cpu.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142
  1. /*
  2. * Copyright (C) 2015-2016 Wills Wang <wills.wang@live.com>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <asm/io.h>
  8. #include <asm/addrspace.h>
  9. #include <asm/types.h>
  10. #include <mach/ath79.h>
  11. #include <mach/ar71xx_regs.h>
  12. struct ath79_soc_desc {
  13. const enum ath79_soc_type soc;
  14. const char *chip;
  15. const int major;
  16. const int minor;
  17. };
  18. static const struct ath79_soc_desc desc[] = {
  19. {ATH79_SOC_AR7130, "7130",
  20. REV_ID_MAJOR_AR71XX, AR71XX_REV_ID_MINOR_AR7130},
  21. {ATH79_SOC_AR7141, "7141",
  22. REV_ID_MAJOR_AR71XX, AR71XX_REV_ID_MINOR_AR7141},
  23. {ATH79_SOC_AR7161, "7161",
  24. REV_ID_MAJOR_AR71XX, AR71XX_REV_ID_MINOR_AR7161},
  25. {ATH79_SOC_AR7240, "7240", REV_ID_MAJOR_AR7240, 0},
  26. {ATH79_SOC_AR7241, "7241", REV_ID_MAJOR_AR7241, 0},
  27. {ATH79_SOC_AR7242, "7242", REV_ID_MAJOR_AR7242, 0},
  28. {ATH79_SOC_AR9130, "9130",
  29. REV_ID_MAJOR_AR913X, AR913X_REV_ID_MINOR_AR9130},
  30. {ATH79_SOC_AR9132, "9132",
  31. REV_ID_MAJOR_AR913X, AR913X_REV_ID_MINOR_AR9132},
  32. {ATH79_SOC_AR9330, "9330", REV_ID_MAJOR_AR9330, 0},
  33. {ATH79_SOC_AR9331, "9331", REV_ID_MAJOR_AR9331, 0},
  34. {ATH79_SOC_AR9341, "9341", REV_ID_MAJOR_AR9341, 0},
  35. {ATH79_SOC_AR9342, "9342", REV_ID_MAJOR_AR9342, 0},
  36. {ATH79_SOC_AR9344, "9344", REV_ID_MAJOR_AR9344, 0},
  37. {ATH79_SOC_QCA9533, "9533", REV_ID_MAJOR_QCA9533, 0},
  38. {ATH79_SOC_QCA9533, "9533",
  39. REV_ID_MAJOR_QCA9533_V2, 0},
  40. {ATH79_SOC_QCA9556, "9556", REV_ID_MAJOR_QCA9556, 0},
  41. {ATH79_SOC_QCA9558, "9558", REV_ID_MAJOR_QCA9558, 0},
  42. {ATH79_SOC_TP9343, "9343", REV_ID_MAJOR_TP9343, 0},
  43. {ATH79_SOC_QCA9561, "9561", REV_ID_MAJOR_QCA9561, 0},
  44. };
  45. int mach_cpu_init(void)
  46. {
  47. void __iomem *base;
  48. enum ath79_soc_type soc = ATH79_SOC_UNKNOWN;
  49. u32 id, major, minor = 0;
  50. u32 rev = 0, ver = 1;
  51. int i;
  52. base = map_physmem(AR71XX_RESET_BASE, AR71XX_RESET_SIZE,
  53. MAP_NOCACHE);
  54. id = readl(base + AR71XX_RESET_REG_REV_ID);
  55. major = id & REV_ID_MAJOR_MASK;
  56. switch (major) {
  57. case REV_ID_MAJOR_AR71XX:
  58. case REV_ID_MAJOR_AR913X:
  59. minor = id & AR71XX_REV_ID_MINOR_MASK;
  60. rev = id >> AR71XX_REV_ID_REVISION_SHIFT;
  61. rev &= AR71XX_REV_ID_REVISION_MASK;
  62. break;
  63. case REV_ID_MAJOR_QCA9533_V2:
  64. ver = 2;
  65. /* drop through */
  66. case REV_ID_MAJOR_AR9341:
  67. case REV_ID_MAJOR_AR9342:
  68. case REV_ID_MAJOR_AR9344:
  69. case REV_ID_MAJOR_QCA9533:
  70. case REV_ID_MAJOR_QCA9556:
  71. case REV_ID_MAJOR_QCA9558:
  72. case REV_ID_MAJOR_TP9343:
  73. case REV_ID_MAJOR_QCA9561:
  74. rev = id & AR71XX_REV_ID_REVISION2_MASK;
  75. break;
  76. default:
  77. rev = id & AR71XX_REV_ID_REVISION_MASK;
  78. break;
  79. }
  80. for (i = 0; i < ARRAY_SIZE(desc); i++) {
  81. if ((desc[i].major == major) &&
  82. (desc[i].minor == minor)) {
  83. soc = desc[i].soc;
  84. break;
  85. }
  86. }
  87. gd->arch.id = id;
  88. gd->arch.soc = soc;
  89. gd->arch.rev = rev;
  90. gd->arch.ver = ver;
  91. return 0;
  92. }
  93. int print_cpuinfo(void)
  94. {
  95. enum ath79_soc_type soc = ATH79_SOC_UNKNOWN;
  96. const char *chip = "????";
  97. u32 id, rev, ver;
  98. int i;
  99. for (i = 0; i < ARRAY_SIZE(desc); i++) {
  100. if (desc[i].soc == gd->arch.soc) {
  101. chip = desc[i].chip;
  102. soc = desc[i].soc;
  103. break;
  104. }
  105. }
  106. id = gd->arch.id;
  107. rev = gd->arch.rev;
  108. ver = gd->arch.ver;
  109. switch (soc) {
  110. case ATH79_SOC_QCA9533:
  111. case ATH79_SOC_QCA9556:
  112. case ATH79_SOC_QCA9558:
  113. case ATH79_SOC_QCA9561:
  114. printf("Qualcomm Atheros QCA%s ver %u rev %u\n", chip,
  115. ver, rev);
  116. break;
  117. case ATH79_SOC_TP9343:
  118. printf("Qualcomm Atheros TP%s rev %u\n", chip, rev);
  119. break;
  120. case ATH79_SOC_UNKNOWN:
  121. printf("ATH79: unknown SoC, id:0x%08x", id);
  122. break;
  123. default:
  124. printf("Atheros AR%s rev %u\n", chip, rev);
  125. }
  126. return 0;
  127. }