cache.c 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143
  1. /*
  2. * (C) Copyright 2002
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <asm/immap.h>
  9. #include <asm/cache.h>
  10. volatile int *cf_icache_status = (int *)ICACHE_STATUS;
  11. volatile int *cf_dcache_status = (int *)DCACHE_STATUS;
  12. void flush_cache(ulong start_addr, ulong size)
  13. {
  14. /* Must be implemented for all M68k processors with copy-back data cache */
  15. }
  16. int icache_status(void)
  17. {
  18. return *cf_icache_status;
  19. }
  20. int dcache_status(void)
  21. {
  22. return *cf_dcache_status;
  23. }
  24. void icache_enable(void)
  25. {
  26. icache_invalid();
  27. *cf_icache_status = 1;
  28. #ifdef CONFIG_CF_V4
  29. __asm__ __volatile__("movec %0, %%acr2"::"r"(CONFIG_SYS_CACHE_ACR2));
  30. __asm__ __volatile__("movec %0, %%acr3"::"r"(CONFIG_SYS_CACHE_ACR3));
  31. #elif defined(CONFIG_CF_V4e)
  32. __asm__ __volatile__("movec %0, %%acr6"::"r"(CONFIG_SYS_CACHE_ACR6));
  33. __asm__ __volatile__("movec %0, %%acr7"::"r"(CONFIG_SYS_CACHE_ACR7));
  34. #else
  35. __asm__ __volatile__("movec %0, %%acr0"::"r"(CONFIG_SYS_CACHE_ACR0));
  36. __asm__ __volatile__("movec %0, %%acr1"::"r"(CONFIG_SYS_CACHE_ACR1));
  37. #endif
  38. __asm__ __volatile__("movec %0, %%cacr"::"r"(CONFIG_SYS_CACHE_ICACR));
  39. }
  40. void icache_disable(void)
  41. {
  42. u32 temp = 0;
  43. *cf_icache_status = 0;
  44. icache_invalid();
  45. #ifdef CONFIG_CF_V4
  46. __asm__ __volatile__("movec %0, %%acr2"::"r"(temp));
  47. __asm__ __volatile__("movec %0, %%acr3"::"r"(temp));
  48. #elif defined(CONFIG_CF_V4e)
  49. __asm__ __volatile__("movec %0, %%acr6"::"r"(temp));
  50. __asm__ __volatile__("movec %0, %%acr7"::"r"(temp));
  51. #else
  52. __asm__ __volatile__("movec %0, %%acr0"::"r"(temp));
  53. __asm__ __volatile__("movec %0, %%acr1"::"r"(temp));
  54. #endif
  55. }
  56. void icache_invalid(void)
  57. {
  58. u32 temp;
  59. temp = CONFIG_SYS_ICACHE_INV;
  60. if (*cf_icache_status)
  61. temp |= CONFIG_SYS_CACHE_ICACR;
  62. __asm__ __volatile__("movec %0, %%cacr"::"r"(temp));
  63. }
  64. /*
  65. * data cache only for ColdFire V4 such as MCF547x_8x, MCF5445x
  66. * the dcache will be dummy in ColdFire V2 and V3
  67. */
  68. void dcache_enable(void)
  69. {
  70. dcache_invalid();
  71. *cf_dcache_status = 1;
  72. #ifdef CONFIG_CF_V4
  73. __asm__ __volatile__("movec %0, %%acr0"::"r"(CONFIG_SYS_CACHE_ACR0));
  74. __asm__ __volatile__("movec %0, %%acr1"::"r"(CONFIG_SYS_CACHE_ACR1));
  75. #elif defined(CONFIG_CF_V4e)
  76. __asm__ __volatile__("movec %0, %%acr4"::"r"(CONFIG_SYS_CACHE_ACR4));
  77. __asm__ __volatile__("movec %0, %%acr5"::"r"(CONFIG_SYS_CACHE_ACR5));
  78. #endif
  79. __asm__ __volatile__("movec %0, %%cacr"::"r"(CONFIG_SYS_CACHE_DCACR));
  80. }
  81. void dcache_disable(void)
  82. {
  83. u32 temp = 0;
  84. *cf_dcache_status = 0;
  85. dcache_invalid();
  86. __asm__ __volatile__("movec %0, %%cacr"::"r"(temp));
  87. #ifdef CONFIG_CF_V4
  88. __asm__ __volatile__("movec %0, %%acr0"::"r"(temp));
  89. __asm__ __volatile__("movec %0, %%acr1"::"r"(temp));
  90. #elif defined(CONFIG_CF_V4e)
  91. __asm__ __volatile__("movec %0, %%acr4"::"r"(temp));
  92. __asm__ __volatile__("movec %0, %%acr5"::"r"(temp));
  93. #endif
  94. }
  95. void dcache_invalid(void)
  96. {
  97. #ifdef CONFIG_CF_V4
  98. u32 temp;
  99. temp = CONFIG_SYS_DCACHE_INV;
  100. if (*cf_dcache_status)
  101. temp |= CONFIG_SYS_CACHE_DCACR;
  102. if (*cf_icache_status)
  103. temp |= CONFIG_SYS_CACHE_ICACR;
  104. __asm__ __volatile__("movec %0, %%cacr"::"r"(temp));
  105. #endif
  106. }
  107. __weak void invalidate_dcache_range(unsigned long start, unsigned long stop)
  108. {
  109. /* An empty stub, real implementation should be in platform code */
  110. }
  111. __weak void flush_dcache_range(unsigned long start, unsigned long stop)
  112. {
  113. /* An empty stub, real implementation should be in platform code */
  114. }