sc64-regs.h 2.8 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576
  1. /*
  2. * UniPhier SC (System Control) block registers for ARMv8 SoCs
  3. *
  4. * Copyright (C) 2016 Socionext Inc.
  5. * Author: Masahiro Yamada <yamada.masahiro@socionext.com>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #ifndef SC64_REGS_H
  10. #define SC64_REGS_H
  11. #define SC_BASE_ADDR 0x61840000
  12. /* PLL type: SSC */
  13. #define SC_CPLLCTRL (SC_BASE_ADDR | 0x1400) /* LD11/20: CPU/ARM */
  14. #define SC_SPLLCTRL (SC_BASE_ADDR | 0x1410) /* LD11/20: misc */
  15. #define SC_SPLL2CTRL (SC_BASE_ADDR | 0x1420) /* LD20: IPP */
  16. #define SC_MPLLCTRL (SC_BASE_ADDR | 0x1430) /* LD11/20: Video codec */
  17. #define SC_VSPLLCTRL (SC_BASE_ADDR | 0x1440) /* LD11 */
  18. #define SC_VPPLLCTRL (SC_BASE_ADDR | 0x1440) /* LD20: VPE etc. */
  19. #define SC_GPPLLCTRL (SC_BASE_ADDR | 0x1450) /* LD20: GPU/Mali */
  20. #define SC_DPLLCTRL (SC_BASE_ADDR | 0x1460) /* LD11: DDR memory */
  21. #define SC_DPLL0CTRL (SC_BASE_ADDR | 0x1460) /* LD20: DDR memory 0 */
  22. #define SC_DPLL1CTRL (SC_BASE_ADDR | 0x1470) /* LD20: DDR memory 1 */
  23. #define SC_DPLL2CTRL (SC_BASE_ADDR | 0x1480) /* LD20: DDR memory 2 */
  24. /* PLL type: VPLL27 */
  25. #define SC_VPLL27FCTRL (SC_BASE_ADDR | 0x1500)
  26. #define SC_VPLL27ACTRL (SC_BASE_ADDR | 0x1520)
  27. /* PLL type: DSPLL */
  28. #define SC_VPLL8KCTRL (SC_BASE_ADDR | 0x1540)
  29. #define SC_A2PLLCTRL (SC_BASE_ADDR | 0x15C0)
  30. #define SC_RSTCTRL (SC_BASE_ADDR | 0x2000)
  31. #define SC_RSTCTRL3 (SC_BASE_ADDR | 0x2008)
  32. #define SC_RSTCTRL4 (SC_BASE_ADDR | 0x200c)
  33. #define SC_RSTCTRL4_ETHER (1 << 6)
  34. #define SC_RSTCTRL4_NAND (1 << 0)
  35. #define SC_RSTCTRL5 (SC_BASE_ADDR | 0x2010)
  36. #define SC_RSTCTRL6 (SC_BASE_ADDR | 0x2014)
  37. #define SC_RSTCTRL7 (SC_BASE_ADDR | 0x2018)
  38. #define SC_RSTCTRL7_UMCSB (1 << 16)
  39. #define SC_RSTCTRL7_UMCA2 (1 << 10)
  40. #define SC_RSTCTRL7_UMCA1 (1 << 9)
  41. #define SC_RSTCTRL7_UMCA0 (1 << 8)
  42. #define SC_RSTCTRL7_UMC32 (1 << 2)
  43. #define SC_RSTCTRL7_UMC31 (1 << 1)
  44. #define SC_RSTCTRL7_UMC30 (1 << 0)
  45. #define SC_CLKCTRL (SC_BASE_ADDR | 0x2100)
  46. #define SC_CLKCTRL3 (SC_BASE_ADDR | 0x2108)
  47. #define SC_CLKCTRL4 (SC_BASE_ADDR | 0x210c)
  48. #define SC_CLKCTRL4_MIO (1 << 10)
  49. #define SC_CLKCTRL4_STDMAC (1 << 8)
  50. #define SC_CLKCTRL4_PERI (1 << 7)
  51. #define SC_CLKCTRL4_ETHER (1 << 6)
  52. #define SC_CLKCTRL4_NAND (1 << 0)
  53. #define SC_CLKCTRL5 (SC_BASE_ADDR | 0x2110)
  54. #define SC_CLKCTRL6 (SC_BASE_ADDR | 0x2114)
  55. #define SC_CLKCTRL7 (SC_BASE_ADDR | 0x2118)
  56. #define SC_CLKCTRL7_UMCSB (1 << 16)
  57. #define SC_CLKCTRL7_UMC32 (1 << 2)
  58. #define SC_CLKCTRL7_UMC31 (1 << 1)
  59. #define SC_CLKCTRL7_UMC30 (1 << 0)
  60. #define SC_CA72_GEARST (SC_BASE_ADDR | 0x8000)
  61. #define SC_CA72_GEARSET (SC_BASE_ADDR | 0x8004)
  62. #define SC_CA72_GEARUPD (SC_BASE_ADDR | 0x8008)
  63. #define SC_CA53_GEARST (SC_BASE_ADDR | 0x8080)
  64. #define SC_CA53_GEARSET (SC_BASE_ADDR | 0x8084)
  65. #define SC_CA53_GEARUPD (SC_BASE_ADDR | 0x8088)
  66. #define SC_CA_GEARUPD (1 << 0)
  67. #endif /* SC64_REGS_H */