xusb-padctl-common.h 2.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101
  1. /*
  2. * Copyright (c) 2014-2015, NVIDIA CORPORATION. All rights reserved.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #ifndef _TEGRA_XUSB_PADCTL_COMMON_H_
  7. #define _TEGRA_XUSB_PADCTL_COMMON_H_
  8. #include <common.h>
  9. #include <fdtdec.h>
  10. #include <asm/io.h>
  11. #include <asm/arch-tegra/xusb-padctl.h>
  12. struct tegra_xusb_padctl_lane {
  13. const char *name;
  14. unsigned int offset;
  15. unsigned int shift;
  16. unsigned int mask;
  17. unsigned int iddq;
  18. const unsigned int *funcs;
  19. unsigned int num_funcs;
  20. };
  21. struct tegra_xusb_phy_ops {
  22. int (*prepare)(struct tegra_xusb_phy *phy);
  23. int (*enable)(struct tegra_xusb_phy *phy);
  24. int (*disable)(struct tegra_xusb_phy *phy);
  25. int (*unprepare)(struct tegra_xusb_phy *phy);
  26. };
  27. struct tegra_xusb_phy {
  28. unsigned int type;
  29. const struct tegra_xusb_phy_ops *ops;
  30. struct tegra_xusb_padctl *padctl;
  31. };
  32. struct tegra_xusb_padctl_pin {
  33. const struct tegra_xusb_padctl_lane *lane;
  34. unsigned int func;
  35. int iddq;
  36. };
  37. #define MAX_GROUPS 5
  38. #define MAX_PINS 7
  39. struct tegra_xusb_padctl_group {
  40. const char *name;
  41. const char *pins[MAX_PINS];
  42. unsigned int num_pins;
  43. const char *func;
  44. int iddq;
  45. };
  46. struct tegra_xusb_padctl_soc {
  47. const struct tegra_xusb_padctl_lane *lanes;
  48. unsigned int num_lanes;
  49. const char *const *functions;
  50. unsigned int num_functions;
  51. struct tegra_xusb_phy *phys;
  52. unsigned int num_phys;
  53. };
  54. struct tegra_xusb_padctl_config {
  55. const char *name;
  56. struct tegra_xusb_padctl_group groups[MAX_GROUPS];
  57. unsigned int num_groups;
  58. };
  59. struct tegra_xusb_padctl {
  60. const struct tegra_xusb_padctl_soc *socdata;
  61. struct tegra_xusb_padctl_config config;
  62. struct fdt_resource regs;
  63. unsigned int enable;
  64. };
  65. extern struct tegra_xusb_padctl padctl;
  66. static inline u32 padctl_readl(struct tegra_xusb_padctl *padctl,
  67. unsigned long offset)
  68. {
  69. return readl(padctl->regs.start + offset);
  70. }
  71. static inline void padctl_writel(struct tegra_xusb_padctl *padctl,
  72. u32 value, unsigned long offset)
  73. {
  74. writel(value, padctl->regs.start + offset);
  75. }
  76. int tegra_xusb_process_nodes(const void *fdt, int nodes[], unsigned int count,
  77. const struct tegra_xusb_padctl_soc *socdata);
  78. #endif