powergate.c 2.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120
  1. /*
  2. * Copyright (c) 2014, NVIDIA CORPORATION. All rights reserved.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #include <common.h>
  7. #include <errno.h>
  8. #include <asm/io.h>
  9. #include <asm/types.h>
  10. #include <asm/arch/flow.h>
  11. #include <asm/arch/powergate.h>
  12. #include <asm/arch/tegra.h>
  13. #define PWRGATE_TOGGLE 0x30
  14. #define PWRGATE_TOGGLE_START (1 << 8)
  15. #define REMOVE_CLAMPING 0x34
  16. #define PWRGATE_STATUS 0x38
  17. static int tegra_powergate_set(enum tegra_powergate id, bool state)
  18. {
  19. u32 value, mask = state ? (1 << id) : 0, old_mask;
  20. unsigned long start, timeout = 25;
  21. value = readl(NV_PA_PMC_BASE + PWRGATE_STATUS);
  22. old_mask = value & (1 << id);
  23. if (mask == old_mask)
  24. return 0;
  25. writel(PWRGATE_TOGGLE_START | id, NV_PA_PMC_BASE + PWRGATE_TOGGLE);
  26. start = get_timer(0);
  27. while (get_timer(start) < timeout) {
  28. value = readl(NV_PA_PMC_BASE + PWRGATE_STATUS);
  29. if ((value & (1 << id)) == mask)
  30. return 0;
  31. }
  32. return -ETIMEDOUT;
  33. }
  34. int tegra_powergate_power_on(enum tegra_powergate id)
  35. {
  36. return tegra_powergate_set(id, true);
  37. }
  38. int tegra_powergate_power_off(enum tegra_powergate id)
  39. {
  40. return tegra_powergate_set(id, false);
  41. }
  42. static int tegra_powergate_remove_clamping(enum tegra_powergate id)
  43. {
  44. unsigned long value;
  45. /*
  46. * The REMOVE_CLAMPING register has the bits for the PCIE and VDEC
  47. * partitions reversed. This was originally introduced on Tegra20 but
  48. * has since been carried forward for backwards-compatibility.
  49. */
  50. if (id == TEGRA_POWERGATE_VDEC)
  51. value = 1 << TEGRA_POWERGATE_PCIE;
  52. else if (id == TEGRA_POWERGATE_PCIE)
  53. value = 1 << TEGRA_POWERGATE_VDEC;
  54. else
  55. value = 1 << id;
  56. writel(value, NV_PA_PMC_BASE + REMOVE_CLAMPING);
  57. return 0;
  58. }
  59. static void tegra_powergate_ram_repair(void)
  60. {
  61. #ifdef CONFIG_TEGRA124
  62. struct flow_ctlr *flow = (struct flow_ctlr *)NV_PA_FLOW_BASE;
  63. /* Request RAM repair for cluster 0 and wait until complete */
  64. setbits_le32(&flow->ram_repair, RAM_REPAIR_REQ);
  65. while (!(readl(&flow->ram_repair) & RAM_REPAIR_STS))
  66. ;
  67. /* Same for cluster 1 */
  68. setbits_le32(&flow->ram_repair_cluster1, RAM_REPAIR_REQ);
  69. while (!(readl(&flow->ram_repair_cluster1) & RAM_REPAIR_STS))
  70. ;
  71. #endif
  72. }
  73. int tegra_powergate_sequence_power_up(enum tegra_powergate id,
  74. enum periph_id periph)
  75. {
  76. int err;
  77. tegra_powergate_ram_repair();
  78. reset_set_enable(periph, 1);
  79. err = tegra_powergate_power_on(id);
  80. if (err < 0)
  81. return err;
  82. clock_enable(periph);
  83. udelay(10);
  84. err = tegra_powergate_remove_clamping(id);
  85. if (err < 0)
  86. return err;
  87. udelay(10);
  88. reset_set_enable(periph, 0);
  89. return 0;
  90. }