board2.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352
  1. /*
  2. * (C) Copyright 2010,2011
  3. * NVIDIA Corporation <www.nvidia.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <dm.h>
  9. #include <errno.h>
  10. #include <ns16550.h>
  11. #include <linux/compiler.h>
  12. #include <linux/sizes.h>
  13. #include <asm/io.h>
  14. #include <asm/arch/clock.h>
  15. #include <asm/arch/funcmux.h>
  16. #include <asm/arch/pinmux.h>
  17. #include <asm/arch/pmu.h>
  18. #include <asm/arch/tegra.h>
  19. #include <asm/arch-tegra/ap.h>
  20. #include <asm/arch-tegra/board.h>
  21. #include <asm/arch-tegra/clk_rst.h>
  22. #include <asm/arch-tegra/pmc.h>
  23. #include <asm/arch-tegra/sys_proto.h>
  24. #include <asm/arch-tegra/uart.h>
  25. #include <asm/arch-tegra/warmboot.h>
  26. #include <asm/arch-tegra/gpu.h>
  27. #ifdef CONFIG_TEGRA_CLOCK_SCALING
  28. #include <asm/arch/emc.h>
  29. #endif
  30. #include <asm/arch-tegra/usb.h>
  31. #ifdef CONFIG_USB_EHCI_TEGRA
  32. #include <usb.h>
  33. #endif
  34. #include <asm/arch-tegra/xusb-padctl.h>
  35. #include <power/as3722.h>
  36. #include <i2c.h>
  37. #include <spi.h>
  38. #include "emc.h"
  39. DECLARE_GLOBAL_DATA_PTR;
  40. #ifdef CONFIG_SPL_BUILD
  41. /* TODO(sjg@chromium.org): Remove once SPL supports device tree */
  42. U_BOOT_DEVICE(tegra_gpios) = {
  43. "gpio_tegra"
  44. };
  45. #endif
  46. __weak void pinmux_init(void) {}
  47. __weak void pin_mux_usb(void) {}
  48. __weak void pin_mux_spi(void) {}
  49. __weak void pin_mux_mmc(void) {}
  50. __weak void gpio_early_init_uart(void) {}
  51. __weak void pin_mux_display(void) {}
  52. __weak void start_cpu_fan(void) {}
  53. #if defined(CONFIG_TEGRA_NAND)
  54. __weak void pin_mux_nand(void)
  55. {
  56. funcmux_select(PERIPH_ID_NDFLASH, FUNCMUX_DEFAULT);
  57. }
  58. #endif
  59. /*
  60. * Routine: power_det_init
  61. * Description: turn off power detects
  62. */
  63. static void power_det_init(void)
  64. {
  65. #if defined(CONFIG_TEGRA20)
  66. struct pmc_ctlr *const pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
  67. /* turn off power detects */
  68. writel(0, &pmc->pmc_pwr_det_latch);
  69. writel(0, &pmc->pmc_pwr_det);
  70. #endif
  71. }
  72. __weak int tegra_board_id(void)
  73. {
  74. return -1;
  75. }
  76. #ifdef CONFIG_DISPLAY_BOARDINFO
  77. int checkboard(void)
  78. {
  79. int board_id = tegra_board_id();
  80. printf("Board: %s", CONFIG_TEGRA_BOARD_STRING);
  81. if (board_id != -1)
  82. printf(", ID: %d\n", board_id);
  83. printf("\n");
  84. return 0;
  85. }
  86. #endif /* CONFIG_DISPLAY_BOARDINFO */
  87. __weak int tegra_lcd_pmic_init(int board_it)
  88. {
  89. return 0;
  90. }
  91. __weak int nvidia_board_init(void)
  92. {
  93. return 0;
  94. }
  95. /*
  96. * Routine: board_init
  97. * Description: Early hardware init.
  98. */
  99. int board_init(void)
  100. {
  101. __maybe_unused int err;
  102. __maybe_unused int board_id;
  103. /* Do clocks and UART first so that printf() works */
  104. clock_init();
  105. clock_verify();
  106. tegra_gpu_config();
  107. #ifdef CONFIG_TEGRA_SPI
  108. pin_mux_spi();
  109. #endif
  110. #ifdef CONFIG_TEGRA_MMC
  111. pin_mux_mmc();
  112. #endif
  113. /* Init is handled automatically in the driver-model case */
  114. #if defined(CONFIG_DM_VIDEO)
  115. pin_mux_display();
  116. #endif
  117. /* boot param addr */
  118. gd->bd->bi_boot_params = (NV_PA_SDRAM_BASE + 0x100);
  119. power_det_init();
  120. #ifdef CONFIG_SYS_I2C_TEGRA
  121. # ifdef CONFIG_TEGRA_PMU
  122. if (pmu_set_nominal())
  123. debug("Failed to select nominal voltages\n");
  124. # ifdef CONFIG_TEGRA_CLOCK_SCALING
  125. err = board_emc_init();
  126. if (err)
  127. debug("Memory controller init failed: %d\n", err);
  128. # endif
  129. # endif /* CONFIG_TEGRA_PMU */
  130. #ifdef CONFIG_AS3722_POWER
  131. err = as3722_init(NULL);
  132. if (err && err != -ENODEV)
  133. return err;
  134. #endif
  135. #endif /* CONFIG_SYS_I2C_TEGRA */
  136. #ifdef CONFIG_USB_EHCI_TEGRA
  137. pin_mux_usb();
  138. #endif
  139. #if defined(CONFIG_DM_VIDEO)
  140. board_id = tegra_board_id();
  141. err = tegra_lcd_pmic_init(board_id);
  142. if (err)
  143. return err;
  144. #endif
  145. #ifdef CONFIG_TEGRA_NAND
  146. pin_mux_nand();
  147. #endif
  148. tegra_xusb_padctl_init(gd->fdt_blob);
  149. #ifdef CONFIG_TEGRA_LP0
  150. /* save Sdram params to PMC 2, 4, and 24 for WB0 */
  151. warmboot_save_sdram_params();
  152. /* prepare the WB code to LP0 location */
  153. warmboot_prepare_code(TEGRA_LP0_ADDR, TEGRA_LP0_SIZE);
  154. #endif
  155. return nvidia_board_init();
  156. }
  157. #ifdef CONFIG_BOARD_EARLY_INIT_F
  158. static void __gpio_early_init(void)
  159. {
  160. }
  161. void gpio_early_init(void) __attribute__((weak, alias("__gpio_early_init")));
  162. int board_early_init_f(void)
  163. {
  164. #if defined(CONFIG_TEGRA_DISCONNECT_UDC_ON_BOOT)
  165. #define USBCMD_FS2 (1 << 15)
  166. {
  167. struct usb_ctlr *usbctlr = (struct usb_ctlr *)0x7d000000;
  168. writel(USBCMD_FS2, &usbctlr->usb_cmd);
  169. }
  170. #endif
  171. /* Do any special system timer/TSC setup */
  172. #if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE)
  173. if (!tegra_cpu_is_non_secure())
  174. #endif
  175. arch_timer_init();
  176. pinmux_init();
  177. board_init_uart_f();
  178. /* Initialize periph GPIOs */
  179. gpio_early_init();
  180. gpio_early_init_uart();
  181. return 0;
  182. }
  183. #endif /* EARLY_INIT */
  184. int board_late_init(void)
  185. {
  186. #if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE)
  187. if (tegra_cpu_is_non_secure()) {
  188. printf("CPU is in NS mode\n");
  189. setenv("cpu_ns_mode", "1");
  190. } else {
  191. setenv("cpu_ns_mode", "");
  192. }
  193. #endif
  194. start_cpu_fan();
  195. return 0;
  196. }
  197. /*
  198. * In some SW environments, a memory carve-out exists to house a secure
  199. * monitor, a trusted OS, and/or various statically allocated media buffers.
  200. *
  201. * This carveout exists at the highest possible address that is within a
  202. * 32-bit physical address space.
  203. *
  204. * This function returns the total size of this carve-out. At present, the
  205. * returned value is hard-coded for simplicity. In the future, it may be
  206. * possible to determine the carve-out size:
  207. * - By querying some run-time information source, such as:
  208. * - A structure passed to U-Boot by earlier boot software.
  209. * - SoC registers.
  210. * - A call into the secure monitor.
  211. * - In the per-board U-Boot configuration header, based on knowledge of the
  212. * SW environment that U-Boot is being built for.
  213. *
  214. * For now, we support two configurations in U-Boot:
  215. * - 32-bit ports without any form of carve-out.
  216. * - 64 bit ports which are assumed to use a carve-out of a conservatively
  217. * hard-coded size.
  218. */
  219. static ulong carveout_size(void)
  220. {
  221. #ifdef CONFIG_ARM64
  222. return SZ_512M;
  223. #else
  224. return 0;
  225. #endif
  226. }
  227. /*
  228. * Determine the amount of usable RAM below 4GiB, taking into account any
  229. * carve-out that may be assigned.
  230. */
  231. static ulong usable_ram_size_below_4g(void)
  232. {
  233. ulong total_size_below_4g;
  234. ulong usable_size_below_4g;
  235. /*
  236. * The total size of RAM below 4GiB is the lesser address of:
  237. * (a) 2GiB itself (RAM starts at 2GiB, and 4GiB - 2GiB == 2GiB).
  238. * (b) The size RAM physically present in the system.
  239. */
  240. if (gd->ram_size < SZ_2G)
  241. total_size_below_4g = gd->ram_size;
  242. else
  243. total_size_below_4g = SZ_2G;
  244. /* Calculate usable RAM by subtracting out any carve-out size */
  245. usable_size_below_4g = total_size_below_4g - carveout_size();
  246. return usable_size_below_4g;
  247. }
  248. /*
  249. * Represent all available RAM in either one or two banks.
  250. *
  251. * The first bank describes any usable RAM below 4GiB.
  252. * The second bank describes any RAM above 4GiB.
  253. *
  254. * This split is driven by the following requirements:
  255. * - The NVIDIA L4T kernel requires separate entries in the DT /memory/reg
  256. * property for memory below and above the 4GiB boundary. The layout of that
  257. * DT property is directly driven by the entries in the U-Boot bank array.
  258. * - The potential existence of a carve-out at the end of RAM below 4GiB can
  259. * only be represented using multiple banks.
  260. *
  261. * Explicitly removing the carve-out RAM from the bank entries makes the RAM
  262. * layout a bit more obvious, e.g. when running "bdinfo" at the U-Boot
  263. * command-line.
  264. *
  265. * This does mean that the DT U-Boot passes to the Linux kernel will not
  266. * include this RAM in /memory/reg at all. An alternative would be to include
  267. * all RAM in the U-Boot banks (and hence DT), and add a /memreserve/ node
  268. * into DT to stop the kernel from using the RAM. IIUC, I don't /think/ the
  269. * Linux kernel will ever need to access any RAM in* the carve-out via a CPU
  270. * mapping, so either way is acceptable.
  271. *
  272. * On 32-bit systems, we never define a bank for RAM above 4GiB, since the
  273. * start address of that bank cannot be represented in the 32-bit .size
  274. * field.
  275. */
  276. void dram_init_banksize(void)
  277. {
  278. gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
  279. gd->bd->bi_dram[0].size = usable_ram_size_below_4g();
  280. #ifdef CONFIG_PCI
  281. gd->pci_ram_top = gd->bd->bi_dram[0].start + gd->bd->bi_dram[0].size;
  282. #endif
  283. #ifdef CONFIG_PHYS_64BIT
  284. if (gd->ram_size > SZ_2G) {
  285. gd->bd->bi_dram[1].start = 0x100000000;
  286. gd->bd->bi_dram[1].size = gd->ram_size - SZ_2G;
  287. } else
  288. #endif
  289. {
  290. gd->bd->bi_dram[1].start = 0;
  291. gd->bd->bi_dram[1].size = 0;
  292. }
  293. }
  294. /*
  295. * Most hardware on 64-bit Tegra is still restricted to DMA to the lower
  296. * 32-bits of the physical address space. Cap the maximum usable RAM area
  297. * at 4 GiB to avoid DMA buffers from being allocated beyond the 32-bit
  298. * boundary that most devices can address. Also, don't let U-Boot use any
  299. * carve-out, as mentioned above.
  300. *
  301. * This function is called before dram_init_banksize(), so we can't simply
  302. * return gd->bd->bi_dram[1].start + gd->bd->bi_dram[1].size.
  303. */
  304. ulong board_get_usable_ram_top(ulong total_size)
  305. {
  306. return CONFIG_SYS_SDRAM_BASE + usable_ram_size_below_4g();
  307. }