board.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302
  1. /*
  2. * (C) Copyright 2012 Henrik Nordstrom <henrik@henriknordstrom.net>
  3. *
  4. * (C) Copyright 2007-2011
  5. * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
  6. * Tom Cubie <tangliang@allwinnertech.com>
  7. *
  8. * Some init for sunxi platform.
  9. *
  10. * SPDX-License-Identifier: GPL-2.0+
  11. */
  12. #include <common.h>
  13. #include <mmc.h>
  14. #include <i2c.h>
  15. #include <serial.h>
  16. #ifdef CONFIG_SPL_BUILD
  17. #include <spl.h>
  18. #endif
  19. #include <asm/gpio.h>
  20. #include <asm/io.h>
  21. #include <asm/arch/clock.h>
  22. #include <asm/arch/gpio.h>
  23. #include <asm/arch/spl.h>
  24. #include <asm/arch/sys_proto.h>
  25. #include <asm/arch/timer.h>
  26. #include <asm/arch/tzpc.h>
  27. #include <asm/arch/mmc.h>
  28. #include <linux/compiler.h>
  29. struct fel_stash {
  30. uint32_t sp;
  31. uint32_t lr;
  32. uint32_t cpsr;
  33. uint32_t sctlr;
  34. uint32_t vbar;
  35. uint32_t cr;
  36. };
  37. struct fel_stash fel_stash __attribute__((section(".data")));
  38. #ifdef CONFIG_MACH_SUN50I
  39. #include <asm/armv8/mmu.h>
  40. static struct mm_region sunxi_mem_map[] = {
  41. {
  42. /* SRAM, MMIO regions */
  43. .virt = 0x0UL,
  44. .phys = 0x0UL,
  45. .size = 0x40000000UL,
  46. .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  47. PTE_BLOCK_NON_SHARE
  48. }, {
  49. /* RAM */
  50. .virt = 0x40000000UL,
  51. .phys = 0x40000000UL,
  52. .size = 0x80000000UL,
  53. .attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
  54. PTE_BLOCK_INNER_SHARE
  55. }, {
  56. /* List terminator */
  57. 0,
  58. }
  59. };
  60. struct mm_region *mem_map = sunxi_mem_map;
  61. #endif
  62. static int gpio_init(void)
  63. {
  64. #if CONFIG_CONS_INDEX == 1 && defined(CONFIG_UART0_PORT_F)
  65. #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
  66. /* disable GPB22,23 as uart0 tx,rx to avoid conflict */
  67. sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUNXI_GPIO_INPUT);
  68. sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUNXI_GPIO_INPUT);
  69. #endif
  70. #if defined(CONFIG_MACH_SUN8I)
  71. sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUN8I_GPF_UART0);
  72. sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUN8I_GPF_UART0);
  73. #else
  74. sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUNXI_GPF_UART0);
  75. sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUNXI_GPF_UART0);
  76. #endif
  77. sunxi_gpio_set_pull(SUNXI_GPF(4), 1);
  78. #elif CONFIG_CONS_INDEX == 1 && (defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I))
  79. sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUN4I_GPB_UART0);
  80. sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUN4I_GPB_UART0);
  81. sunxi_gpio_set_pull(SUNXI_GPB(23), SUNXI_GPIO_PULL_UP);
  82. #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN5I)
  83. sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN5I_GPB_UART0);
  84. sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN5I_GPB_UART0);
  85. sunxi_gpio_set_pull(SUNXI_GPB(20), SUNXI_GPIO_PULL_UP);
  86. #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN6I)
  87. sunxi_gpio_set_cfgpin(SUNXI_GPH(20), SUN6I_GPH_UART0);
  88. sunxi_gpio_set_cfgpin(SUNXI_GPH(21), SUN6I_GPH_UART0);
  89. sunxi_gpio_set_pull(SUNXI_GPH(21), SUNXI_GPIO_PULL_UP);
  90. #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_A33)
  91. sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN8I_A33_GPB_UART0);
  92. sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN8I_A33_GPB_UART0);
  93. sunxi_gpio_set_pull(SUNXI_GPB(1), SUNXI_GPIO_PULL_UP);
  94. #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_H3)
  95. sunxi_gpio_set_cfgpin(SUNXI_GPA(4), SUN8I_H3_GPA_UART0);
  96. sunxi_gpio_set_cfgpin(SUNXI_GPA(5), SUN8I_H3_GPA_UART0);
  97. sunxi_gpio_set_pull(SUNXI_GPA(5), SUNXI_GPIO_PULL_UP);
  98. #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN50I)
  99. sunxi_gpio_set_cfgpin(SUNXI_GPB(8), SUN50I_GPB_UART0);
  100. sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN50I_GPB_UART0);
  101. sunxi_gpio_set_pull(SUNXI_GPB(9), SUNXI_GPIO_PULL_UP);
  102. #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_A83T)
  103. sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN8I_A83T_GPB_UART0);
  104. sunxi_gpio_set_cfgpin(SUNXI_GPB(10), SUN8I_A83T_GPB_UART0);
  105. sunxi_gpio_set_pull(SUNXI_GPB(10), SUNXI_GPIO_PULL_UP);
  106. #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN9I)
  107. sunxi_gpio_set_cfgpin(SUNXI_GPH(12), SUN9I_GPH_UART0);
  108. sunxi_gpio_set_cfgpin(SUNXI_GPH(13), SUN9I_GPH_UART0);
  109. sunxi_gpio_set_pull(SUNXI_GPH(13), SUNXI_GPIO_PULL_UP);
  110. #elif CONFIG_CONS_INDEX == 2 && defined(CONFIG_MACH_SUN5I)
  111. sunxi_gpio_set_cfgpin(SUNXI_GPG(3), SUN5I_GPG_UART1);
  112. sunxi_gpio_set_cfgpin(SUNXI_GPG(4), SUN5I_GPG_UART1);
  113. sunxi_gpio_set_pull(SUNXI_GPG(4), SUNXI_GPIO_PULL_UP);
  114. #elif CONFIG_CONS_INDEX == 3 && defined(CONFIG_MACH_SUN8I)
  115. sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN8I_GPB_UART2);
  116. sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN8I_GPB_UART2);
  117. sunxi_gpio_set_pull(SUNXI_GPB(1), SUNXI_GPIO_PULL_UP);
  118. #elif CONFIG_CONS_INDEX == 5 && defined(CONFIG_MACH_SUN8I)
  119. sunxi_gpio_set_cfgpin(SUNXI_GPL(2), SUN8I_GPL_R_UART);
  120. sunxi_gpio_set_cfgpin(SUNXI_GPL(3), SUN8I_GPL_R_UART);
  121. sunxi_gpio_set_pull(SUNXI_GPL(3), SUNXI_GPIO_PULL_UP);
  122. #else
  123. #error Unsupported console port number. Please fix pin mux settings in board.c
  124. #endif
  125. return 0;
  126. }
  127. #ifdef CONFIG_SPL_BUILD
  128. static int spl_board_load_image(struct spl_image_info *spl_image,
  129. struct spl_boot_device *bootdev)
  130. {
  131. debug("Returning to FEL sp=%x, lr=%x\n", fel_stash.sp, fel_stash.lr);
  132. return_to_fel(fel_stash.sp, fel_stash.lr);
  133. return 0;
  134. }
  135. SPL_LOAD_IMAGE_METHOD("FEL", 0, BOOT_DEVICE_BOARD, spl_board_load_image);
  136. #endif
  137. void s_init(void)
  138. {
  139. /*
  140. * Undocumented magic taken from boot0, without this DRAM
  141. * access gets messed up (seems cache related).
  142. * The boot0 sources describe this as: "config ema for cache sram"
  143. */
  144. #if defined CONFIG_MACH_SUN6I
  145. setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0x1800);
  146. #elif defined CONFIG_MACH_SUN8I
  147. __maybe_unused uint version;
  148. /* Unlock sram version info reg, read it, relock */
  149. setbits_le32(SUNXI_SRAMC_BASE + 0x24, (1 << 15));
  150. version = readl(SUNXI_SRAMC_BASE + 0x24) >> 16;
  151. clrbits_le32(SUNXI_SRAMC_BASE + 0x24, (1 << 15));
  152. /*
  153. * Ideally this would be a switch case, but we do not know exactly
  154. * which versions there are and which version needs which settings,
  155. * so reproduce the per SoC code from the BSP.
  156. */
  157. #if defined CONFIG_MACH_SUN8I_A23
  158. if (version == 0x1650)
  159. setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0x1800);
  160. else /* 0x1661 ? */
  161. setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0xc0);
  162. #elif defined CONFIG_MACH_SUN8I_A33
  163. if (version != 0x1667)
  164. setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0xc0);
  165. #endif
  166. /* A83T BSP never modifies SUNXI_SRAMC_BASE + 0x44 */
  167. /* No H3 BSP, boot0 seems to not modify SUNXI_SRAMC_BASE + 0x44 */
  168. #endif
  169. #if defined CONFIG_MACH_SUN6I || \
  170. defined CONFIG_MACH_SUN7I || \
  171. defined CONFIG_MACH_SUN8I || \
  172. defined CONFIG_MACH_SUN9I
  173. /* Enable SMP mode for CPU0, by setting bit 6 of Auxiliary Ctl reg */
  174. asm volatile(
  175. "mrc p15, 0, r0, c1, c0, 1\n"
  176. "orr r0, r0, #1 << 6\n"
  177. "mcr p15, 0, r0, c1, c0, 1\n");
  178. #endif
  179. #if defined CONFIG_MACH_SUN6I || defined CONFIG_MACH_SUN8I_H3
  180. /* Enable non-secure access to some peripherals */
  181. tzpc_init();
  182. #endif
  183. clock_init();
  184. timer_init();
  185. gpio_init();
  186. i2c_init_board();
  187. eth_init_board();
  188. }
  189. #ifdef CONFIG_SPL_BUILD
  190. DECLARE_GLOBAL_DATA_PTR;
  191. /* The sunxi internal brom will try to loader external bootloader
  192. * from mmc0, nand flash, mmc2.
  193. */
  194. u32 spl_boot_device(void)
  195. {
  196. int boot_source;
  197. /*
  198. * When booting from the SD card or NAND memory, the "eGON.BT0"
  199. * signature is expected to be found in memory at the address 0x0004
  200. * (see the "mksunxiboot" tool, which generates this header).
  201. *
  202. * When booting in the FEL mode over USB, this signature is patched in
  203. * memory and replaced with something else by the 'fel' tool. This other
  204. * signature is selected in such a way, that it can't be present in a
  205. * valid bootable SD card image (because the BROM would refuse to
  206. * execute the SPL in this case).
  207. *
  208. * This checks for the signature and if it is not found returns to
  209. * the FEL code in the BROM to wait and receive the main u-boot
  210. * binary over USB. If it is found, it determines where SPL was
  211. * read from.
  212. */
  213. if (!is_boot0_magic(SPL_ADDR + 4)) /* eGON.BT0 */
  214. return BOOT_DEVICE_BOARD;
  215. boot_source = readb(SPL_ADDR + 0x28);
  216. switch (boot_source) {
  217. case SUNXI_BOOTED_FROM_MMC0:
  218. return BOOT_DEVICE_MMC1;
  219. case SUNXI_BOOTED_FROM_NAND:
  220. return BOOT_DEVICE_NAND;
  221. case SUNXI_BOOTED_FROM_MMC2:
  222. return BOOT_DEVICE_MMC2;
  223. case SUNXI_BOOTED_FROM_SPI:
  224. return BOOT_DEVICE_SPI;
  225. }
  226. panic("Unknown boot source %d\n", boot_source);
  227. return -1; /* Never reached */
  228. }
  229. /* No confirmation data available in SPL yet. Hardcode bootmode */
  230. u32 spl_boot_mode(const u32 boot_device)
  231. {
  232. return MMCSD_MODE_RAW;
  233. }
  234. void board_init_f(ulong dummy)
  235. {
  236. spl_init();
  237. preloader_console_init();
  238. #ifdef CONFIG_SPL_I2C_SUPPORT
  239. /* Needed early by sunxi_board_init if PMU is enabled */
  240. i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  241. #endif
  242. sunxi_board_init();
  243. }
  244. #endif
  245. void reset_cpu(ulong addr)
  246. {
  247. #ifdef CONFIG_SUNXI_GEN_SUN4I
  248. static const struct sunxi_wdog *wdog =
  249. &((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog;
  250. /* Set the watchdog for its shortest interval (.5s) and wait */
  251. writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode);
  252. writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl);
  253. while (1) {
  254. /* sun5i sometimes gets stuck without this */
  255. writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode);
  256. }
  257. #endif
  258. #ifdef CONFIG_SUNXI_GEN_SUN6I
  259. static const struct sunxi_wdog *wdog =
  260. ((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog;
  261. /* Set the watchdog for its shortest interval (.5s) and wait */
  262. writel(WDT_CFG_RESET, &wdog->cfg);
  263. writel(WDT_MODE_EN, &wdog->mode);
  264. writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl);
  265. while (1) { }
  266. #endif
  267. }
  268. #if !defined(CONFIG_SYS_DCACHE_OFF) && !defined(CONFIG_ARM64)
  269. void enable_caches(void)
  270. {
  271. /* Enable D-cache. I-cache is already enabled in start.S */
  272. dcache_enable();
  273. }
  274. #endif