rdc-sema.c 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183
  1. /*
  2. * Copyright (C) 2016 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <asm/io.h>
  8. #include <asm/arch/imx-regs.h>
  9. #include <asm/imx-common/rdc-sema.h>
  10. #include <asm/arch/imx-rdc.h>
  11. #include <linux/errno.h>
  12. /*
  13. * Check if the RDC Semaphore is required for this peripheral.
  14. */
  15. static inline int imx_rdc_check_sema_required(int per_id)
  16. {
  17. struct rdc_regs *imx_rdc = (struct rdc_regs *)RDC_BASE_ADDR;
  18. u32 reg;
  19. reg = readl(&imx_rdc->pdap[per_id]);
  20. /*
  21. * No semaphore:
  22. * Intial value or this peripheral is assigned to only one domain
  23. */
  24. if (!(reg & RDC_PDAP_SREQ_MASK))
  25. return -ENOENT;
  26. return 0;
  27. }
  28. /*
  29. * Check the peripheral read / write access permission on Domain [dom_id].
  30. */
  31. int imx_rdc_check_permission(int per_id, int dom_id)
  32. {
  33. struct rdc_regs *imx_rdc = (struct rdc_regs *)RDC_BASE_ADDR;
  34. u32 reg;
  35. reg = readl(&imx_rdc->pdap[per_id]);
  36. if (!(reg & RDC_PDAP_DRW_MASK(dom_id)))
  37. return -EACCES; /*No access*/
  38. return 0;
  39. }
  40. /*
  41. * Lock up the RDC semaphore for this peripheral if semaphore is required.
  42. */
  43. int imx_rdc_sema_lock(int per_id)
  44. {
  45. struct rdc_sema_regs *imx_rdc_sema;
  46. int ret;
  47. u8 reg;
  48. ret = imx_rdc_check_sema_required(per_id);
  49. if (ret)
  50. return ret;
  51. if (per_id < SEMA_GATES_NUM)
  52. imx_rdc_sema = (struct rdc_sema_regs *)SEMAPHORE1_BASE_ADDR;
  53. else
  54. imx_rdc_sema = (struct rdc_sema_regs *)SEMAPHORE2_BASE_ADDR;
  55. do {
  56. writeb(RDC_SEMA_PROC_ID,
  57. &imx_rdc_sema->gate[per_id % SEMA_GATES_NUM]);
  58. reg = readb(&imx_rdc_sema->gate[per_id % SEMA_GATES_NUM]);
  59. if ((reg & RDC_SEMA_GATE_GTFSM_MASK) == RDC_SEMA_PROC_ID)
  60. break; /* Get the Semaphore*/
  61. } while (1);
  62. return 0;
  63. }
  64. /*
  65. * Unlock the RDC semaphore for this peripheral if main CPU is the
  66. * semaphore owner.
  67. */
  68. int imx_rdc_sema_unlock(int per_id)
  69. {
  70. struct rdc_sema_regs *imx_rdc_sema;
  71. int ret;
  72. u8 reg;
  73. ret = imx_rdc_check_sema_required(per_id);
  74. if (ret)
  75. return ret;
  76. if (per_id < SEMA_GATES_NUM)
  77. imx_rdc_sema = (struct rdc_sema_regs *)SEMAPHORE1_BASE_ADDR;
  78. else
  79. imx_rdc_sema = (struct rdc_sema_regs *)SEMAPHORE2_BASE_ADDR;
  80. reg = readb(&imx_rdc_sema->gate[per_id % SEMA_GATES_NUM]);
  81. if ((reg & RDC_SEMA_GATE_GTFSM_MASK) != RDC_SEMA_PROC_ID)
  82. return 1; /*Not the semaphore owner */
  83. writeb(0x0, &imx_rdc_sema->gate[per_id % SEMA_GATES_NUM]);
  84. return 0;
  85. }
  86. /*
  87. * Setup RDC setting for one peripheral
  88. */
  89. int imx_rdc_setup_peri(rdc_peri_cfg_t p)
  90. {
  91. struct rdc_regs *imx_rdc = (struct rdc_regs *)RDC_BASE_ADDR;
  92. u32 reg = 0;
  93. u32 share_count = 0;
  94. u32 peri_id = p & RDC_PERI_MASK;
  95. u32 domain = (p & RDC_DOMAIN_MASK) >> RDC_DOMAIN_SHIFT_BASE;
  96. /* No domain assigned */
  97. if (domain == 0)
  98. return -EINVAL;
  99. reg |= domain;
  100. share_count = (domain & 0x3)
  101. + ((domain >> 2) & 0x3)
  102. + ((domain >> 4) & 0x3)
  103. + ((domain >> 6) & 0x3);
  104. if (share_count > 0x3)
  105. reg |= RDC_PDAP_SREQ_MASK;
  106. writel(reg, &imx_rdc->pdap[peri_id]);
  107. return 0;
  108. }
  109. /*
  110. * Setup RDC settings for multiple peripherals
  111. */
  112. int imx_rdc_setup_peripherals(rdc_peri_cfg_t const *peripherals_list,
  113. unsigned count)
  114. {
  115. rdc_peri_cfg_t const *p = peripherals_list;
  116. int i, ret;
  117. for (i = 0; i < count; i++) {
  118. ret = imx_rdc_setup_peri(*p);
  119. if (ret)
  120. return ret;
  121. p++;
  122. }
  123. return 0;
  124. }
  125. /*
  126. * Setup RDC setting for one master
  127. */
  128. int imx_rdc_setup_ma(rdc_ma_cfg_t p)
  129. {
  130. struct rdc_regs *imx_rdc = (struct rdc_regs *)RDC_BASE_ADDR;
  131. u32 master_id = (p & RDC_MASTER_MASK) >> RDC_MASTER_SHIFT;
  132. u32 domain = (p & RDC_DOMAIN_MASK) >> RDC_DOMAIN_SHIFT_BASE;
  133. writel((domain & RDC_MDA_DID_MASK), &imx_rdc->mda[master_id]);
  134. return 0;
  135. }
  136. /*
  137. * Setup RDC settings for multiple masters
  138. */
  139. int imx_rdc_setup_masters(rdc_ma_cfg_t const *masters_list, unsigned count)
  140. {
  141. rdc_ma_cfg_t const *p = masters_list;
  142. int i, ret;
  143. for (i = 0; i < count; i++) {
  144. ret = imx_rdc_setup_ma(*p);
  145. if (ret)
  146. return ret;
  147. p++;
  148. }
  149. return 0;
  150. }