iomux-v3.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149
  1. /*
  2. * Based on the iomux-v3.c from Linux kernel:
  3. * Copyright (C) 2008 by Sascha Hauer <kernel@pengutronix.de>
  4. * Copyright (C) 2009 by Jan Weitzel Phytec Messtechnik GmbH,
  5. * <armlinux@phytec.de>
  6. *
  7. * Copyright (C) 2004-2011 Freescale Semiconductor, Inc.
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #include <common.h>
  12. #include <asm/io.h>
  13. #include <asm/arch/imx-regs.h>
  14. #include <asm/imx-common/iomux-v3.h>
  15. #include <asm/imx-common/sys_proto.h>
  16. static void *base = (void *)IOMUXC_BASE_ADDR;
  17. /*
  18. * configures a single pad in the iomuxer
  19. */
  20. void imx_iomux_v3_setup_pad(iomux_v3_cfg_t pad)
  21. {
  22. u32 mux_ctrl_ofs = (pad & MUX_CTRL_OFS_MASK) >> MUX_CTRL_OFS_SHIFT;
  23. u32 mux_mode = (pad & MUX_MODE_MASK) >> MUX_MODE_SHIFT;
  24. u32 sel_input_ofs =
  25. (pad & MUX_SEL_INPUT_OFS_MASK) >> MUX_SEL_INPUT_OFS_SHIFT;
  26. u32 sel_input =
  27. (pad & MUX_SEL_INPUT_MASK) >> MUX_SEL_INPUT_SHIFT;
  28. u32 pad_ctrl_ofs =
  29. (pad & MUX_PAD_CTRL_OFS_MASK) >> MUX_PAD_CTRL_OFS_SHIFT;
  30. u32 pad_ctrl = (pad & MUX_PAD_CTRL_MASK) >> MUX_PAD_CTRL_SHIFT;
  31. #if defined(CONFIG_MX6SL) || defined(CONFIG_MX6SLL)
  32. /* Check whether LVE bit needs to be set */
  33. if (pad_ctrl & PAD_CTL_LVE) {
  34. pad_ctrl &= ~PAD_CTL_LVE;
  35. pad_ctrl |= PAD_CTL_LVE_BIT;
  36. }
  37. #endif
  38. #ifdef CONFIG_IOMUX_LPSR
  39. u32 lpsr = (pad & MUX_MODE_LPSR) >> MUX_MODE_SHIFT;
  40. #ifdef CONFIG_MX7
  41. if (lpsr == IOMUX_CONFIG_LPSR) {
  42. base = (void *)IOMUXC_LPSR_BASE_ADDR;
  43. mux_mode &= ~IOMUX_CONFIG_LPSR;
  44. /* set daisy chain sel_input */
  45. if (sel_input_ofs)
  46. sel_input_ofs += IOMUX_LPSR_SEL_INPUT_OFS;
  47. }
  48. #else
  49. if (is_mx6ull() || is_mx6sll()) {
  50. if (lpsr == IOMUX_CONFIG_LPSR) {
  51. base = (void *)IOMUXC_SNVS_BASE_ADDR;
  52. mux_mode &= ~IOMUX_CONFIG_LPSR;
  53. }
  54. }
  55. #endif
  56. #endif
  57. if (is_mx7() || is_mx6ull() || is_mx6sll() || mux_ctrl_ofs)
  58. __raw_writel(mux_mode, base + mux_ctrl_ofs);
  59. if (sel_input_ofs)
  60. __raw_writel(sel_input, base + sel_input_ofs);
  61. #ifdef CONFIG_IOMUX_SHARE_CONF_REG
  62. if (!(pad_ctrl & NO_PAD_CTRL))
  63. __raw_writel((mux_mode << PAD_MUX_MODE_SHIFT) | pad_ctrl,
  64. base + pad_ctrl_ofs);
  65. #else
  66. if (!(pad_ctrl & NO_PAD_CTRL) && pad_ctrl_ofs)
  67. __raw_writel(pad_ctrl, base + pad_ctrl_ofs);
  68. #if defined(CONFIG_MX6SLL)
  69. else if ((pad_ctrl & NO_PAD_CTRL) && pad_ctrl_ofs)
  70. clrbits_le32(base + pad_ctrl_ofs, PAD_CTL_IPD_BIT);
  71. #endif
  72. #endif
  73. #ifdef CONFIG_IOMUX_LPSR
  74. if (lpsr == IOMUX_CONFIG_LPSR)
  75. base = (void *)IOMUXC_BASE_ADDR;
  76. #endif
  77. }
  78. /* configures a list of pads within declared with IOMUX_PADS macro */
  79. void imx_iomux_v3_setup_multiple_pads(iomux_v3_cfg_t const *pad_list,
  80. unsigned count)
  81. {
  82. iomux_v3_cfg_t const *p = pad_list;
  83. int stride;
  84. int i;
  85. #if defined(CONFIG_MX6QDL)
  86. stride = 2;
  87. if (!is_mx6dq() && !is_mx6dqp())
  88. p += 1;
  89. #else
  90. stride = 1;
  91. #endif
  92. for (i = 0; i < count; i++) {
  93. imx_iomux_v3_setup_pad(*p);
  94. p += stride;
  95. }
  96. }
  97. void imx_iomux_set_gpr_register(int group, int start_bit,
  98. int num_bits, int value)
  99. {
  100. int i = 0;
  101. u32 reg;
  102. reg = readl(base + group * 4);
  103. while (num_bits) {
  104. reg &= ~(1<<(start_bit + i));
  105. i++;
  106. num_bits--;
  107. }
  108. reg |= (value << start_bit);
  109. writel(reg, base + group * 4);
  110. }
  111. #ifdef CONFIG_IOMUX_SHARE_CONF_REG
  112. void imx_iomux_gpio_set_direction(unsigned int gpio,
  113. unsigned int direction)
  114. {
  115. u32 reg;
  116. /*
  117. * Only on Vybrid the input/output buffer enable flags
  118. * are part of the shared mux/conf register.
  119. */
  120. reg = readl(base + (gpio << 2));
  121. if (direction)
  122. reg |= 0x2;
  123. else
  124. reg &= ~0x2;
  125. writel(reg, base + (gpio << 2));
  126. }
  127. void imx_iomux_gpio_get_function(unsigned int gpio, u32 *gpio_state)
  128. {
  129. *gpio_state = readl(base + (gpio << 2)) &
  130. ((0X07 << PAD_MUX_MODE_SHIFT) | PAD_CTL_OBE_IBE_ENABLE);
  131. }
  132. #endif