init.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117
  1. /*
  2. * Copyright 2015 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <asm/io.h>
  7. #include <asm/arch/imx-regs.h>
  8. #include <asm/arch/clock.h>
  9. #include <asm/arch/sys_proto.h>
  10. #include <asm/imx-common/boot_mode.h>
  11. #include <asm/arch/crm_regs.h>
  12. void init_aips(void)
  13. {
  14. struct aipstz_regs *aips1, *aips2, *aips3;
  15. aips1 = (struct aipstz_regs *)AIPS1_BASE_ADDR;
  16. aips2 = (struct aipstz_regs *)AIPS2_BASE_ADDR;
  17. aips3 = (struct aipstz_regs *)AIPS3_BASE_ADDR;
  18. /*
  19. * Set all MPROTx to be non-bufferable, trusted for R/W,
  20. * not forced to user-mode.
  21. */
  22. writel(0x77777777, &aips1->mprot0);
  23. writel(0x77777777, &aips1->mprot1);
  24. writel(0x77777777, &aips2->mprot0);
  25. writel(0x77777777, &aips2->mprot1);
  26. /*
  27. * Set all OPACRx to be non-bufferable, not require
  28. * supervisor privilege level for access,allow for
  29. * write access and untrusted master access.
  30. */
  31. writel(0x00000000, &aips1->opacr0);
  32. writel(0x00000000, &aips1->opacr1);
  33. writel(0x00000000, &aips1->opacr2);
  34. writel(0x00000000, &aips1->opacr3);
  35. writel(0x00000000, &aips1->opacr4);
  36. writel(0x00000000, &aips2->opacr0);
  37. writel(0x00000000, &aips2->opacr1);
  38. writel(0x00000000, &aips2->opacr2);
  39. writel(0x00000000, &aips2->opacr3);
  40. writel(0x00000000, &aips2->opacr4);
  41. if (is_mx6ull() || is_mx6sx() || is_mx7()) {
  42. /*
  43. * Set all MPROTx to be non-bufferable, trusted for R/W,
  44. * not forced to user-mode.
  45. */
  46. writel(0x77777777, &aips3->mprot0);
  47. writel(0x77777777, &aips3->mprot1);
  48. /*
  49. * Set all OPACRx to be non-bufferable, not require
  50. * supervisor privilege level for access,allow for
  51. * write access and untrusted master access.
  52. */
  53. writel(0x00000000, &aips3->opacr0);
  54. writel(0x00000000, &aips3->opacr1);
  55. writel(0x00000000, &aips3->opacr2);
  56. writel(0x00000000, &aips3->opacr3);
  57. writel(0x00000000, &aips3->opacr4);
  58. }
  59. }
  60. void imx_set_wdog_powerdown(bool enable)
  61. {
  62. struct wdog_regs *wdog1 = (struct wdog_regs *)WDOG1_BASE_ADDR;
  63. struct wdog_regs *wdog2 = (struct wdog_regs *)WDOG2_BASE_ADDR;
  64. struct wdog_regs *wdog3 = (struct wdog_regs *)WDOG3_BASE_ADDR;
  65. #ifdef CONFIG_MX7D
  66. struct wdog_regs *wdog4 = (struct wdog_regs *)WDOG4_BASE_ADDR;
  67. #endif
  68. /* Write to the PDE (Power Down Enable) bit */
  69. writew(enable, &wdog1->wmcr);
  70. writew(enable, &wdog2->wmcr);
  71. if (is_mx6sx() || is_mx6ul() || is_mx7())
  72. writew(enable, &wdog3->wmcr);
  73. #ifdef CONFIG_MX7D
  74. writew(enable, &wdog4->wmcr);
  75. #endif
  76. }
  77. #define SRC_SCR_WARM_RESET_ENABLE 0
  78. void init_src(void)
  79. {
  80. struct src *src_regs = (struct src *)SRC_BASE_ADDR;
  81. u32 val;
  82. /*
  83. * force warm reset sources to generate cold reset
  84. * for a more reliable restart
  85. */
  86. val = readl(&src_regs->scr);
  87. val &= ~(1 << SRC_SCR_WARM_RESET_ENABLE);
  88. writel(val, &src_regs->scr);
  89. }
  90. #ifdef CONFIG_CMD_BMODE
  91. void boot_mode_apply(unsigned cfg_val)
  92. {
  93. unsigned reg;
  94. struct src *psrc = (struct src *)SRC_BASE_ADDR;
  95. writel(cfg_val, &psrc->gpr9);
  96. reg = readl(&psrc->gpr10);
  97. if (cfg_val)
  98. reg |= 1 << 28;
  99. else
  100. reg &= ~(1 << 28);
  101. writel(reg, &psrc->gpr10);
  102. }
  103. #endif