zynq-7000.dtsi 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379
  1. /*
  2. * Xilinx Zynq 7000 DTSI
  3. * Describes the hardware common to all Zynq 7000-based boards.
  4. *
  5. * Copyright (C) 2011 - 2015 Xilinx
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. / {
  10. #address-cells = <1>;
  11. #size-cells = <1>;
  12. compatible = "xlnx,zynq-7000";
  13. cpus {
  14. #address-cells = <1>;
  15. #size-cells = <0>;
  16. cpu0: cpu@0 {
  17. compatible = "arm,cortex-a9";
  18. device_type = "cpu";
  19. reg = <0>;
  20. clocks = <&clkc 3>;
  21. clock-latency = <1000>;
  22. cpu0-supply = <&regulator_vccpint>;
  23. operating-points = <
  24. /* kHz uV */
  25. 666667 1000000
  26. 333334 1000000
  27. >;
  28. };
  29. cpu1: cpu@1 {
  30. compatible = "arm,cortex-a9";
  31. device_type = "cpu";
  32. reg = <1>;
  33. clocks = <&clkc 3>;
  34. };
  35. };
  36. pmu@f8891000 {
  37. compatible = "arm,cortex-a9-pmu";
  38. interrupts = <0 5 4>, <0 6 4>;
  39. interrupt-parent = <&intc>;
  40. reg = < 0xf8891000 0x1000 0xf8893000 0x1000 >;
  41. };
  42. regulator_vccpint: fixedregulator {
  43. compatible = "regulator-fixed";
  44. regulator-name = "VCCPINT";
  45. regulator-min-microvolt = <1000000>;
  46. regulator-max-microvolt = <1000000>;
  47. regulator-boot-on;
  48. regulator-always-on;
  49. };
  50. amba: amba {
  51. u-boot,dm-pre-reloc;
  52. compatible = "simple-bus";
  53. #address-cells = <1>;
  54. #size-cells = <1>;
  55. interrupt-parent = <&intc>;
  56. ranges;
  57. adc: adc@f8007100 {
  58. compatible = "xlnx,zynq-xadc-1.00.a";
  59. reg = <0xf8007100 0x20>;
  60. interrupts = <0 7 4>;
  61. interrupt-parent = <&intc>;
  62. clocks = <&clkc 12>;
  63. };
  64. can0: can@e0008000 {
  65. compatible = "xlnx,zynq-can-1.0";
  66. status = "disabled";
  67. clocks = <&clkc 19>, <&clkc 36>;
  68. clock-names = "can_clk", "pclk";
  69. reg = <0xe0008000 0x1000>;
  70. interrupts = <0 28 4>;
  71. interrupt-parent = <&intc>;
  72. tx-fifo-depth = <0x40>;
  73. rx-fifo-depth = <0x40>;
  74. };
  75. can1: can@e0009000 {
  76. compatible = "xlnx,zynq-can-1.0";
  77. status = "disabled";
  78. clocks = <&clkc 20>, <&clkc 37>;
  79. clock-names = "can_clk", "pclk";
  80. reg = <0xe0009000 0x1000>;
  81. interrupts = <0 51 4>;
  82. interrupt-parent = <&intc>;
  83. tx-fifo-depth = <0x40>;
  84. rx-fifo-depth = <0x40>;
  85. };
  86. gpio0: gpio@e000a000 {
  87. compatible = "xlnx,zynq-gpio-1.0";
  88. #gpio-cells = <2>;
  89. #interrupt-cells = <2>;
  90. clocks = <&clkc 42>;
  91. gpio-controller;
  92. interrupt-controller;
  93. interrupt-parent = <&intc>;
  94. interrupts = <0 20 4>;
  95. reg = <0xe000a000 0x1000>;
  96. };
  97. i2c0: i2c@e0004000 {
  98. compatible = "cdns,i2c-r1p10";
  99. status = "disabled";
  100. clocks = <&clkc 38>;
  101. interrupt-parent = <&intc>;
  102. interrupts = <0 25 4>;
  103. reg = <0xe0004000 0x1000>;
  104. #address-cells = <1>;
  105. #size-cells = <0>;
  106. };
  107. i2c1: i2c@e0005000 {
  108. compatible = "cdns,i2c-r1p10";
  109. status = "disabled";
  110. clocks = <&clkc 39>;
  111. interrupt-parent = <&intc>;
  112. interrupts = <0 48 4>;
  113. reg = <0xe0005000 0x1000>;
  114. #address-cells = <1>;
  115. #size-cells = <0>;
  116. };
  117. intc: interrupt-controller@f8f01000 {
  118. compatible = "arm,cortex-a9-gic";
  119. #interrupt-cells = <3>;
  120. interrupt-controller;
  121. reg = <0xF8F01000 0x1000>,
  122. <0xF8F00100 0x100>;
  123. };
  124. L2: cache-controller@f8f02000 {
  125. compatible = "arm,pl310-cache";
  126. reg = <0xF8F02000 0x1000>;
  127. interrupts = <0 2 4>;
  128. arm,data-latency = <3 2 2>;
  129. arm,tag-latency = <2 2 2>;
  130. cache-unified;
  131. cache-level = <2>;
  132. };
  133. mc: memory-controller@f8006000 {
  134. compatible = "xlnx,zynq-ddrc-a05";
  135. reg = <0xf8006000 0x1000>;
  136. };
  137. uart0: serial@e0000000 {
  138. compatible = "xlnx,xuartps", "cdns,uart-r1p8";
  139. status = "disabled";
  140. clocks = <&clkc 23>, <&clkc 40>;
  141. clock-names = "uart_clk", "pclk";
  142. reg = <0xE0000000 0x1000>;
  143. interrupts = <0 27 4>;
  144. };
  145. uart1: serial@e0001000 {
  146. compatible = "xlnx,xuartps", "cdns,uart-r1p8";
  147. status = "disabled";
  148. clocks = <&clkc 24>, <&clkc 41>;
  149. clock-names = "uart_clk", "pclk";
  150. reg = <0xE0001000 0x1000>;
  151. interrupts = <0 50 4>;
  152. };
  153. spi0: spi@e0006000 {
  154. compatible = "xlnx,zynq-spi-r1p6";
  155. reg = <0xe0006000 0x1000>;
  156. status = "disabled";
  157. interrupt-parent = <&intc>;
  158. interrupts = <0 26 4>;
  159. clocks = <&clkc 25>, <&clkc 34>;
  160. clock-names = "ref_clk", "pclk";
  161. spi-max-frequency = <166666700>;
  162. #address-cells = <1>;
  163. #size-cells = <0>;
  164. };
  165. spi1: spi@e0007000 {
  166. compatible = "xlnx,zynq-spi-r1p6";
  167. reg = <0xe0007000 0x1000>;
  168. status = "disabled";
  169. interrupt-parent = <&intc>;
  170. interrupts = <0 49 4>;
  171. clocks = <&clkc 26>, <&clkc 35>;
  172. clock-names = "ref_clk", "pclk";
  173. spi-max-frequency = <166666700>;
  174. #address-cells = <1>;
  175. #size-cells = <0>;
  176. };
  177. qspi: spi@e000d000 {
  178. clock-names = "ref_clk", "pclk";
  179. clocks = <&clkc 10>, <&clkc 43>;
  180. compatible = "xlnx,zynq-qspi-1.0";
  181. status = "disabled";
  182. interrupt-parent = <&intc>;
  183. interrupts = <0 19 4>;
  184. reg = <0xe000d000 0x1000>;
  185. #address-cells = <1>;
  186. #size-cells = <0>;
  187. };
  188. gem0: ethernet@e000b000 {
  189. compatible = "cdns,zynq-gem", "cdns,gem";
  190. reg = <0xe000b000 0x1000>;
  191. status = "disabled";
  192. interrupts = <0 22 4>;
  193. clocks = <&clkc 30>, <&clkc 30>, <&clkc 13>;
  194. clock-names = "pclk", "hclk", "tx_clk";
  195. #address-cells = <1>;
  196. #size-cells = <0>;
  197. };
  198. gem1: ethernet@e000c000 {
  199. compatible = "cdns,zynq-gem", "cdns,gem";
  200. reg = <0xe000c000 0x1000>;
  201. status = "disabled";
  202. interrupts = <0 45 4>;
  203. clocks = <&clkc 31>, <&clkc 31>, <&clkc 14>;
  204. clock-names = "pclk", "hclk", "tx_clk";
  205. #address-cells = <1>;
  206. #size-cells = <0>;
  207. };
  208. sdhci0: sdhci@e0100000 {
  209. compatible = "arasan,sdhci-8.9a";
  210. status = "disabled";
  211. clock-names = "clk_xin", "clk_ahb";
  212. clocks = <&clkc 21>, <&clkc 32>;
  213. interrupt-parent = <&intc>;
  214. interrupts = <0 24 4>;
  215. reg = <0xe0100000 0x1000>;
  216. };
  217. sdhci1: sdhci@e0101000 {
  218. compatible = "arasan,sdhci-8.9a";
  219. status = "disabled";
  220. clock-names = "clk_xin", "clk_ahb";
  221. clocks = <&clkc 22>, <&clkc 33>;
  222. interrupt-parent = <&intc>;
  223. interrupts = <0 47 4>;
  224. reg = <0xe0101000 0x1000>;
  225. };
  226. slcr: slcr@f8000000 {
  227. #address-cells = <1>;
  228. #size-cells = <1>;
  229. compatible = "xlnx,zynq-slcr", "syscon", "simple-mfd";
  230. reg = <0xF8000000 0x1000>;
  231. ranges;
  232. clkc: clkc@100 {
  233. #clock-cells = <1>;
  234. compatible = "xlnx,ps7-clkc";
  235. fclk-enable = <0>;
  236. clock-output-names = "armpll", "ddrpll", "iopll", "cpu_6or4x",
  237. "cpu_3or2x", "cpu_2x", "cpu_1x", "ddr2x", "ddr3x",
  238. "dci", "lqspi", "smc", "pcap", "gem0", "gem1",
  239. "fclk0", "fclk1", "fclk2", "fclk3", "can0", "can1",
  240. "sdio0", "sdio1", "uart0", "uart1", "spi0", "spi1",
  241. "dma", "usb0_aper", "usb1_aper", "gem0_aper",
  242. "gem1_aper", "sdio0_aper", "sdio1_aper",
  243. "spi0_aper", "spi1_aper", "can0_aper", "can1_aper",
  244. "i2c0_aper", "i2c1_aper", "uart0_aper", "uart1_aper",
  245. "gpio_aper", "lqspi_aper", "smc_aper", "swdt",
  246. "dbg_trc", "dbg_apb";
  247. reg = <0x100 0x100>;
  248. };
  249. rstc: rstc@200 {
  250. compatible = "xlnx,zynq-reset";
  251. reg = <0x200 0x48>;
  252. #reset-cells = <1>;
  253. syscon = <&slcr>;
  254. };
  255. pinctrl0: pinctrl@700 {
  256. compatible = "xlnx,pinctrl-zynq";
  257. reg = <0x700 0x200>;
  258. syscon = <&slcr>;
  259. };
  260. };
  261. dmac_s: dmac@f8003000 {
  262. compatible = "arm,pl330", "arm,primecell";
  263. reg = <0xf8003000 0x1000>;
  264. interrupt-parent = <&intc>;
  265. interrupt-names = "abort", "dma0", "dma1", "dma2", "dma3",
  266. "dma4", "dma5", "dma6", "dma7";
  267. interrupts = <0 13 4>,
  268. <0 14 4>, <0 15 4>,
  269. <0 16 4>, <0 17 4>,
  270. <0 40 4>, <0 41 4>,
  271. <0 42 4>, <0 43 4>;
  272. #dma-cells = <1>;
  273. #dma-channels = <8>;
  274. #dma-requests = <4>;
  275. clocks = <&clkc 27>;
  276. clock-names = "apb_pclk";
  277. };
  278. devcfg: devcfg@f8007000 {
  279. compatible = "xlnx,zynq-devcfg-1.0";
  280. interrupt-parent = <&intc>;
  281. interrupts = <0 8 4>;
  282. reg = <0xf8007000 0x100>;
  283. clocks = <&clkc 12>, <&clkc 15>, <&clkc 16>, <&clkc 17>, <&clkc 18>;
  284. clock-names = "ref_clk", "fclk0", "fclk1", "fclk2", "fclk3";
  285. syscon = <&slcr>;
  286. };
  287. global_timer: timer@f8f00200 {
  288. compatible = "arm,cortex-a9-global-timer";
  289. reg = <0xf8f00200 0x20>;
  290. interrupts = <1 11 0x301>;
  291. interrupt-parent = <&intc>;
  292. clocks = <&clkc 4>;
  293. };
  294. ttc0: timer@f8001000 {
  295. interrupt-parent = <&intc>;
  296. interrupts = <0 10 4>, <0 11 4>, <0 12 4>;
  297. compatible = "cdns,ttc";
  298. clocks = <&clkc 6>;
  299. reg = <0xF8001000 0x1000>;
  300. };
  301. ttc1: timer@f8002000 {
  302. interrupt-parent = <&intc>;
  303. interrupts = <0 37 4>, <0 38 4>, <0 39 4>;
  304. compatible = "cdns,ttc";
  305. clocks = <&clkc 6>;
  306. reg = <0xF8002000 0x1000>;
  307. };
  308. scutimer: timer@f8f00600 {
  309. interrupt-parent = <&intc>;
  310. interrupts = <1 13 0x301>;
  311. compatible = "arm,cortex-a9-twd-timer";
  312. reg = <0xf8f00600 0x20>;
  313. clocks = <&clkc 4>;
  314. };
  315. usb0: usb@e0002000 {
  316. compatible = "xlnx,zynq-usb-2.20a", "chipidea,usb2";
  317. status = "disabled";
  318. clocks = <&clkc 28>;
  319. interrupt-parent = <&intc>;
  320. interrupts = <0 21 4>;
  321. reg = <0xe0002000 0x1000>;
  322. phy_type = "ulpi";
  323. };
  324. usb1: usb@e0003000 {
  325. compatible = "xlnx,zynq-usb-2.20a", "chipidea,usb2";
  326. status = "disabled";
  327. clocks = <&clkc 29>;
  328. interrupt-parent = <&intc>;
  329. interrupts = <0 44 4>;
  330. reg = <0xe0003000 0x1000>;
  331. phy_type = "ulpi";
  332. };
  333. watchdog0: watchdog@f8005000 {
  334. clocks = <&clkc 45>;
  335. compatible = "cdns,wdt-r1p2";
  336. interrupt-parent = <&intc>;
  337. interrupts = <0 9 1>;
  338. reg = <0xf8005000 0x1000>;
  339. timeout-sec = <10>;
  340. };
  341. };
  342. };