uniphier-pro4.dtsi 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625
  1. /*
  2. * Device Tree Source for UniPhier Pro4 SoC
  3. *
  4. * Copyright (C) 2015-2016 Socionext Inc.
  5. * Author: Masahiro Yamada <yamada.masahiro@socionext.com>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+ X11
  8. */
  9. /include/ "skeleton.dtsi"
  10. / {
  11. compatible = "socionext,uniphier-pro4";
  12. cpus {
  13. #address-cells = <1>;
  14. #size-cells = <0>;
  15. cpu@0 {
  16. device_type = "cpu";
  17. compatible = "arm,cortex-a9";
  18. reg = <0>;
  19. enable-method = "psci";
  20. next-level-cache = <&l2>;
  21. };
  22. cpu@1 {
  23. device_type = "cpu";
  24. compatible = "arm,cortex-a9";
  25. reg = <1>;
  26. enable-method = "psci";
  27. next-level-cache = <&l2>;
  28. };
  29. };
  30. psci {
  31. compatible = "arm,psci-0.2";
  32. method = "smc";
  33. };
  34. clocks {
  35. refclk: ref {
  36. compatible = "fixed-clock";
  37. #clock-cells = <0>;
  38. clock-frequency = <25000000>;
  39. };
  40. arm_timer_clk: arm_timer_clk {
  41. #clock-cells = <0>;
  42. compatible = "fixed-clock";
  43. clock-frequency = <50000000>;
  44. };
  45. };
  46. soc {
  47. compatible = "simple-bus";
  48. #address-cells = <1>;
  49. #size-cells = <1>;
  50. ranges;
  51. interrupt-parent = <&intc>;
  52. u-boot,dm-pre-reloc;
  53. l2: l2-cache@500c0000 {
  54. compatible = "socionext,uniphier-system-cache";
  55. reg = <0x500c0000 0x2000>, <0x503c0100 0x4>,
  56. <0x506c0000 0x400>;
  57. interrupts = <0 174 4>, <0 175 4>;
  58. cache-unified;
  59. cache-size = <(768 * 1024)>;
  60. cache-sets = <256>;
  61. cache-line-size = <128>;
  62. cache-level = <2>;
  63. };
  64. serial0: serial@54006800 {
  65. compatible = "socionext,uniphier-uart";
  66. status = "disabled";
  67. reg = <0x54006800 0x40>;
  68. interrupts = <0 33 4>;
  69. pinctrl-names = "default";
  70. pinctrl-0 = <&pinctrl_uart0>;
  71. clocks = <&peri_clk 0>;
  72. clock-frequency = <73728000>;
  73. };
  74. serial1: serial@54006900 {
  75. compatible = "socionext,uniphier-uart";
  76. status = "disabled";
  77. reg = <0x54006900 0x40>;
  78. interrupts = <0 35 4>;
  79. pinctrl-names = "default";
  80. pinctrl-0 = <&pinctrl_uart1>;
  81. clocks = <&peri_clk 1>;
  82. clock-frequency = <73728000>;
  83. };
  84. serial2: serial@54006a00 {
  85. compatible = "socionext,uniphier-uart";
  86. status = "disabled";
  87. reg = <0x54006a00 0x40>;
  88. interrupts = <0 37 4>;
  89. pinctrl-names = "default";
  90. pinctrl-0 = <&pinctrl_uart2>;
  91. clocks = <&peri_clk 2>;
  92. clock-frequency = <73728000>;
  93. };
  94. serial3: serial@54006b00 {
  95. compatible = "socionext,uniphier-uart";
  96. status = "disabled";
  97. reg = <0x54006b00 0x40>;
  98. interrupts = <0 177 4>;
  99. pinctrl-names = "default";
  100. pinctrl-0 = <&pinctrl_uart3>;
  101. clocks = <&peri_clk 3>;
  102. clock-frequency = <73728000>;
  103. };
  104. port0x: gpio@55000008 {
  105. compatible = "socionext,uniphier-gpio";
  106. reg = <0x55000008 0x8>;
  107. gpio-controller;
  108. #gpio-cells = <2>;
  109. };
  110. port1x: gpio@55000010 {
  111. compatible = "socionext,uniphier-gpio";
  112. reg = <0x55000010 0x8>;
  113. gpio-controller;
  114. #gpio-cells = <2>;
  115. };
  116. port2x: gpio@55000018 {
  117. compatible = "socionext,uniphier-gpio";
  118. reg = <0x55000018 0x8>;
  119. gpio-controller;
  120. #gpio-cells = <2>;
  121. };
  122. port3x: gpio@55000020 {
  123. compatible = "socionext,uniphier-gpio";
  124. reg = <0x55000020 0x8>;
  125. gpio-controller;
  126. #gpio-cells = <2>;
  127. };
  128. port4: gpio@55000028 {
  129. compatible = "socionext,uniphier-gpio";
  130. reg = <0x55000028 0x8>;
  131. gpio-controller;
  132. #gpio-cells = <2>;
  133. };
  134. port5x: gpio@55000030 {
  135. compatible = "socionext,uniphier-gpio";
  136. reg = <0x55000030 0x8>;
  137. gpio-controller;
  138. #gpio-cells = <2>;
  139. };
  140. port6x: gpio@55000038 {
  141. compatible = "socionext,uniphier-gpio";
  142. reg = <0x55000038 0x8>;
  143. gpio-controller;
  144. #gpio-cells = <2>;
  145. };
  146. port7x: gpio@55000040 {
  147. compatible = "socionext,uniphier-gpio";
  148. reg = <0x55000040 0x8>;
  149. gpio-controller;
  150. #gpio-cells = <2>;
  151. };
  152. port8x: gpio@55000048 {
  153. compatible = "socionext,uniphier-gpio";
  154. reg = <0x55000048 0x8>;
  155. gpio-controller;
  156. #gpio-cells = <2>;
  157. };
  158. port9x: gpio@55000050 {
  159. compatible = "socionext,uniphier-gpio";
  160. reg = <0x55000050 0x8>;
  161. gpio-controller;
  162. #gpio-cells = <2>;
  163. };
  164. port10x: gpio@55000058 {
  165. compatible = "socionext,uniphier-gpio";
  166. reg = <0x55000058 0x8>;
  167. gpio-controller;
  168. #gpio-cells = <2>;
  169. };
  170. port11x: gpio@55000060 {
  171. compatible = "socionext,uniphier-gpio";
  172. reg = <0x55000060 0x8>;
  173. gpio-controller;
  174. #gpio-cells = <2>;
  175. };
  176. port12x: gpio@55000068 {
  177. compatible = "socionext,uniphier-gpio";
  178. reg = <0x55000068 0x8>;
  179. gpio-controller;
  180. #gpio-cells = <2>;
  181. };
  182. port13x: gpio@55000070 {
  183. compatible = "socionext,uniphier-gpio";
  184. reg = <0x55000070 0x8>;
  185. gpio-controller;
  186. #gpio-cells = <2>;
  187. };
  188. port14x: gpio@55000078 {
  189. compatible = "socionext,uniphier-gpio";
  190. reg = <0x55000078 0x8>;
  191. gpio-controller;
  192. #gpio-cells = <2>;
  193. };
  194. port17x: gpio@550000a0 {
  195. compatible = "socionext,uniphier-gpio";
  196. reg = <0x550000a0 0x8>;
  197. gpio-controller;
  198. #gpio-cells = <2>;
  199. };
  200. port18x: gpio@550000a8 {
  201. compatible = "socionext,uniphier-gpio";
  202. reg = <0x550000a8 0x8>;
  203. gpio-controller;
  204. #gpio-cells = <2>;
  205. };
  206. port19x: gpio@550000b0 {
  207. compatible = "socionext,uniphier-gpio";
  208. reg = <0x550000b0 0x8>;
  209. gpio-controller;
  210. #gpio-cells = <2>;
  211. };
  212. port20x: gpio@550000b8 {
  213. compatible = "socionext,uniphier-gpio";
  214. reg = <0x550000b8 0x8>;
  215. gpio-controller;
  216. #gpio-cells = <2>;
  217. };
  218. port21x: gpio@550000c0 {
  219. compatible = "socionext,uniphier-gpio";
  220. reg = <0x550000c0 0x8>;
  221. gpio-controller;
  222. #gpio-cells = <2>;
  223. };
  224. port22x: gpio@550000c8 {
  225. compatible = "socionext,uniphier-gpio";
  226. reg = <0x550000c8 0x8>;
  227. gpio-controller;
  228. #gpio-cells = <2>;
  229. };
  230. port23x: gpio@550000d0 {
  231. compatible = "socionext,uniphier-gpio";
  232. reg = <0x550000d0 0x8>;
  233. gpio-controller;
  234. #gpio-cells = <2>;
  235. };
  236. port24x: gpio@550000d8 {
  237. compatible = "socionext,uniphier-gpio";
  238. reg = <0x550000d8 0x8>;
  239. gpio-controller;
  240. #gpio-cells = <2>;
  241. };
  242. port25x: gpio@550000e0 {
  243. compatible = "socionext,uniphier-gpio";
  244. reg = <0x550000e0 0x8>;
  245. gpio-controller;
  246. #gpio-cells = <2>;
  247. };
  248. port26x: gpio@550000e8 {
  249. compatible = "socionext,uniphier-gpio";
  250. reg = <0x550000e8 0x8>;
  251. gpio-controller;
  252. #gpio-cells = <2>;
  253. };
  254. port27x: gpio@550000f0 {
  255. compatible = "socionext,uniphier-gpio";
  256. reg = <0x550000f0 0x8>;
  257. gpio-controller;
  258. #gpio-cells = <2>;
  259. };
  260. port28x: gpio@550000f8 {
  261. compatible = "socionext,uniphier-gpio";
  262. reg = <0x550000f8 0x8>;
  263. gpio-controller;
  264. #gpio-cells = <2>;
  265. };
  266. port29x: gpio@55000100 {
  267. compatible = "socionext,uniphier-gpio";
  268. reg = <0x55000100 0x8>;
  269. gpio-controller;
  270. #gpio-cells = <2>;
  271. };
  272. port30x: gpio@55000108 {
  273. compatible = "socionext,uniphier-gpio";
  274. reg = <0x55000108 0x8>;
  275. gpio-controller;
  276. #gpio-cells = <2>;
  277. };
  278. i2c0: i2c@58780000 {
  279. compatible = "socionext,uniphier-fi2c";
  280. status = "disabled";
  281. reg = <0x58780000 0x80>;
  282. #address-cells = <1>;
  283. #size-cells = <0>;
  284. interrupts = <0 41 4>;
  285. pinctrl-names = "default";
  286. pinctrl-0 = <&pinctrl_i2c0>;
  287. clocks = <&peri_clk 4>;
  288. clock-frequency = <100000>;
  289. };
  290. i2c1: i2c@58781000 {
  291. compatible = "socionext,uniphier-fi2c";
  292. status = "disabled";
  293. reg = <0x58781000 0x80>;
  294. #address-cells = <1>;
  295. #size-cells = <0>;
  296. interrupts = <0 42 4>;
  297. pinctrl-names = "default";
  298. pinctrl-0 = <&pinctrl_i2c1>;
  299. clocks = <&peri_clk 5>;
  300. clock-frequency = <100000>;
  301. };
  302. i2c2: i2c@58782000 {
  303. compatible = "socionext,uniphier-fi2c";
  304. status = "disabled";
  305. reg = <0x58782000 0x80>;
  306. #address-cells = <1>;
  307. #size-cells = <0>;
  308. interrupts = <0 43 4>;
  309. pinctrl-names = "default";
  310. pinctrl-0 = <&pinctrl_i2c2>;
  311. clocks = <&peri_clk 6>;
  312. clock-frequency = <100000>;
  313. };
  314. i2c3: i2c@58783000 {
  315. compatible = "socionext,uniphier-fi2c";
  316. status = "disabled";
  317. reg = <0x58783000 0x80>;
  318. #address-cells = <1>;
  319. #size-cells = <0>;
  320. interrupts = <0 44 4>;
  321. pinctrl-names = "default";
  322. pinctrl-0 = <&pinctrl_i2c3>;
  323. clocks = <&peri_clk 7>;
  324. clock-frequency = <100000>;
  325. };
  326. /* i2c4 does not exist */
  327. /* chip-internal connection for DMD */
  328. i2c5: i2c@58785000 {
  329. compatible = "socionext,uniphier-fi2c";
  330. reg = <0x58785000 0x80>;
  331. #address-cells = <1>;
  332. #size-cells = <0>;
  333. interrupts = <0 25 4>;
  334. clocks = <&peri_clk 9>;
  335. clock-frequency = <400000>;
  336. };
  337. /* chip-internal connection for HDMI */
  338. i2c6: i2c@58786000 {
  339. compatible = "socionext,uniphier-fi2c";
  340. reg = <0x58786000 0x80>;
  341. #address-cells = <1>;
  342. #size-cells = <0>;
  343. interrupts = <0 26 4>;
  344. clocks = <&peri_clk 10>;
  345. clock-frequency = <400000>;
  346. };
  347. system_bus: system-bus@58c00000 {
  348. compatible = "socionext,uniphier-system-bus";
  349. status = "disabled";
  350. reg = <0x58c00000 0x400>;
  351. #address-cells = <2>;
  352. #size-cells = <1>;
  353. pinctrl-names = "default";
  354. pinctrl-0 = <&pinctrl_system_bus>;
  355. };
  356. smpctrl@59800000 {
  357. compatible = "socionext,uniphier-smpctrl";
  358. reg = <0x59801000 0x400>;
  359. };
  360. mioctrl@59810000 {
  361. compatible = "socionext,uniphier-pro4-mioctrl",
  362. "simple-mfd", "syscon";
  363. reg = <0x59810000 0x800>;
  364. u-boot,dm-pre-reloc;
  365. mio_clk: clock {
  366. compatible = "socionext,uniphier-pro4-mio-clock";
  367. #clock-cells = <1>;
  368. };
  369. mio_rst: reset {
  370. compatible = "socionext,uniphier-pro4-mio-reset";
  371. #reset-cells = <1>;
  372. };
  373. };
  374. perictrl@59820000 {
  375. compatible = "socionext,uniphier-pro4-perictrl",
  376. "simple-mfd", "syscon";
  377. reg = <0x59820000 0x200>;
  378. peri_clk: clock {
  379. compatible = "socionext,uniphier-pro4-peri-clock";
  380. #clock-cells = <1>;
  381. };
  382. peri_rst: reset {
  383. compatible = "socionext,uniphier-pro4-peri-reset";
  384. #reset-cells = <1>;
  385. };
  386. };
  387. sd: sdhc@5a400000 {
  388. compatible = "socionext,uniphier-sdhc";
  389. status = "disabled";
  390. reg = <0x5a400000 0x200>;
  391. interrupts = <0 76 4>;
  392. pinctrl-names = "default", "1.8v";
  393. pinctrl-0 = <&pinctrl_sd>;
  394. pinctrl-1 = <&pinctrl_sd_1v8>;
  395. clocks = <&mio_clk 0>;
  396. reset-names = "host", "bridge";
  397. resets = <&mio_rst 0>, <&mio_rst 3>;
  398. bus-width = <4>;
  399. cap-sd-highspeed;
  400. sd-uhs-sdr12;
  401. sd-uhs-sdr25;
  402. sd-uhs-sdr50;
  403. };
  404. emmc: sdhc@5a500000 {
  405. compatible = "socionext,uniphier-sdhc";
  406. status = "disabled";
  407. reg = <0x5a500000 0x200>;
  408. interrupts = <0 78 4>;
  409. pinctrl-names = "default", "1.8v";
  410. pinctrl-0 = <&pinctrl_emmc>;
  411. pinctrl-1 = <&pinctrl_emmc_1v8>;
  412. clocks = <&mio_clk 1>;
  413. reset-names = "host", "bridge";
  414. resets = <&mio_rst 1>, <&mio_rst 4>;
  415. bus-width = <8>;
  416. non-removable;
  417. cap-mmc-highspeed;
  418. cap-mmc-hw-reset;
  419. };
  420. sd1: sdhc@5a600000 {
  421. compatible = "socionext,uniphier-sdhc";
  422. status = "disabled";
  423. reg = <0x5a600000 0x200>;
  424. interrupts = <0 85 4>;
  425. pinctrl-names = "default", "1.8v";
  426. pinctrl-0 = <&pinctrl_sd1>;
  427. pinctrl-1 = <&pinctrl_sd1_1v8>;
  428. clocks = <&mio_clk 2>;
  429. resets = <&mio_rst 2>, <&mio_rst 5>;
  430. bus-width = <4>;
  431. cap-sd-highspeed;
  432. sd-uhs-sdr12;
  433. sd-uhs-sdr25;
  434. sd-uhs-sdr50;
  435. };
  436. usb2: usb@5a800100 {
  437. compatible = "socionext,uniphier-ehci", "generic-ehci";
  438. status = "disabled";
  439. reg = <0x5a800100 0x100>;
  440. interrupts = <0 80 4>;
  441. pinctrl-names = "default";
  442. pinctrl-0 = <&pinctrl_usb2>;
  443. clocks = <&mio_clk 7>, <&mio_clk 8>, <&mio_clk 12>;
  444. resets = <&sys_rst 8>, <&mio_rst 7>, <&mio_rst 8>,
  445. <&mio_rst 12>;
  446. };
  447. usb3: usb@5a810100 {
  448. compatible = "socionext,uniphier-ehci", "generic-ehci";
  449. status = "disabled";
  450. reg = <0x5a810100 0x100>;
  451. interrupts = <0 81 4>;
  452. pinctrl-names = "default";
  453. pinctrl-0 = <&pinctrl_usb3>;
  454. clocks = <&mio_clk 7>, <&mio_clk 9>, <&mio_clk 13>;
  455. resets = <&sys_rst 8>, <&mio_rst 7>, <&mio_rst 9>,
  456. <&mio_rst 13>;
  457. };
  458. soc-glue@5f800000 {
  459. compatible = "socionext,uniphier-pro4-soc-glue",
  460. "simple-mfd", "syscon";
  461. reg = <0x5f800000 0x2000>;
  462. u-boot,dm-pre-reloc;
  463. pinctrl: pinctrl {
  464. compatible = "socionext,uniphier-pro4-pinctrl";
  465. u-boot,dm-pre-reloc;
  466. };
  467. };
  468. aidet@5fc20000 {
  469. compatible = "simple-mfd", "syscon";
  470. reg = <0x5fc20000 0x200>;
  471. };
  472. timer@60000200 {
  473. compatible = "arm,cortex-a9-global-timer";
  474. reg = <0x60000200 0x20>;
  475. interrupts = <1 11 0x304>;
  476. clocks = <&arm_timer_clk>;
  477. };
  478. timer@60000600 {
  479. compatible = "arm,cortex-a9-twd-timer";
  480. reg = <0x60000600 0x20>;
  481. interrupts = <1 13 0x304>;
  482. clocks = <&arm_timer_clk>;
  483. };
  484. intc: interrupt-controller@60001000 {
  485. compatible = "arm,cortex-a9-gic";
  486. reg = <0x60001000 0x1000>,
  487. <0x60000100 0x100>;
  488. #interrupt-cells = <3>;
  489. interrupt-controller;
  490. };
  491. sysctrl@61840000 {
  492. compatible = "socionext,uniphier-pro4-sysctrl",
  493. "simple-mfd", "syscon";
  494. reg = <0x61840000 0x10000>;
  495. sys_clk: clock {
  496. compatible = "socionext,uniphier-pro4-clock";
  497. #clock-cells = <1>;
  498. };
  499. sys_rst: reset {
  500. compatible = "socionext,uniphier-pro4-reset";
  501. #reset-cells = <1>;
  502. };
  503. };
  504. usb0: usb@65b00000 {
  505. compatible = "socionext,uniphier-pro4-dwc3";
  506. status = "disabled";
  507. reg = <0x65b00000 0x1000>;
  508. #address-cells = <1>;
  509. #size-cells = <1>;
  510. ranges;
  511. pinctrl-names = "default";
  512. pinctrl-0 = <&pinctrl_usb0>;
  513. dwc3@65a00000 {
  514. compatible = "snps,dwc3";
  515. reg = <0x65a00000 0x10000>;
  516. interrupts = <0 134 4>;
  517. tx-fifo-resize;
  518. };
  519. };
  520. usb1: usb@65d00000 {
  521. compatible = "socionext,uniphier-pro4-dwc3";
  522. status = "disabled";
  523. reg = <0x65d00000 0x1000>;
  524. #address-cells = <1>;
  525. #size-cells = <1>;
  526. ranges;
  527. pinctrl-names = "default";
  528. pinctrl-0 = <&pinctrl_usb1>;
  529. dwc3@65c00000 {
  530. compatible = "snps,dwc3";
  531. reg = <0x65c00000 0x10000>;
  532. interrupts = <0 137 4>;
  533. tx-fifo-resize;
  534. };
  535. };
  536. nand: nand@68000000 {
  537. compatible = "socionext,denali-nand-v5a";
  538. status = "disabled";
  539. reg-names = "nand_data", "denali_reg";
  540. reg = <0x68000000 0x20>, <0x68100000 0x1000>;
  541. interrupts = <0 65 4>;
  542. pinctrl-names = "default";
  543. pinctrl-0 = <&pinctrl_nand>;
  544. clocks = <&sys_clk 2>;
  545. nand-ecc-strength = <8>;
  546. };
  547. };
  548. };
  549. /include/ "uniphier-pinctrl.dtsi"