uniphier-ld11.dtsi 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394
  1. /*
  2. * Device Tree Source for UniPhier LD11 SoC
  3. *
  4. * Copyright (C) 2016 Socionext Inc.
  5. * Author: Masahiro Yamada <yamada.masahiro@socionext.com>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+ X11
  8. */
  9. /memreserve/ 0x80000000 0x00080000;
  10. / {
  11. compatible = "socionext,uniphier-ld11";
  12. #address-cells = <2>;
  13. #size-cells = <2>;
  14. interrupt-parent = <&gic>;
  15. cpus {
  16. #address-cells = <2>;
  17. #size-cells = <0>;
  18. cpu-map {
  19. cluster0 {
  20. core0 {
  21. cpu = <&cpu0>;
  22. };
  23. core1 {
  24. cpu = <&cpu1>;
  25. };
  26. };
  27. };
  28. cpu0: cpu@0 {
  29. device_type = "cpu";
  30. compatible = "arm,cortex-a53", "arm,armv8";
  31. reg = <0 0x000>;
  32. clocks = <&sys_clk 33>;
  33. enable-method = "psci";
  34. operating-points-v2 = <&cluster0_opp>;
  35. };
  36. cpu1: cpu@1 {
  37. device_type = "cpu";
  38. compatible = "arm,cortex-a53", "arm,armv8";
  39. reg = <0 0x001>;
  40. clocks = <&sys_clk 33>;
  41. enable-method = "psci";
  42. operating-points-v2 = <&cluster0_opp>;
  43. };
  44. };
  45. cluster0_opp: opp_table {
  46. compatible = "operating-points-v2";
  47. opp-shared;
  48. opp@245000000 {
  49. opp-hz = /bits/ 64 <245000000>;
  50. clock-latency-ns = <300>;
  51. };
  52. opp@250000000 {
  53. opp-hz = /bits/ 64 <250000000>;
  54. clock-latency-ns = <300>;
  55. };
  56. opp@490000000 {
  57. opp-hz = /bits/ 64 <490000000>;
  58. clock-latency-ns = <300>;
  59. };
  60. opp@500000000 {
  61. opp-hz = /bits/ 64 <500000000>;
  62. clock-latency-ns = <300>;
  63. };
  64. opp@653334000 {
  65. opp-hz = /bits/ 64 <653334000>;
  66. clock-latency-ns = <300>;
  67. };
  68. opp@666667000 {
  69. opp-hz = /bits/ 64 <666667000>;
  70. clock-latency-ns = <300>;
  71. };
  72. opp@980000000 {
  73. opp-hz = /bits/ 64 <980000000>;
  74. clock-latency-ns = <300>;
  75. };
  76. };
  77. psci {
  78. compatible = "arm,psci-1.0";
  79. method = "smc";
  80. };
  81. clocks {
  82. refclk: ref {
  83. compatible = "fixed-clock";
  84. #clock-cells = <0>;
  85. clock-frequency = <25000000>;
  86. };
  87. };
  88. timer {
  89. compatible = "arm,armv8-timer";
  90. interrupts = <1 13 4>,
  91. <1 14 4>,
  92. <1 11 4>,
  93. <1 10 4>;
  94. };
  95. soc {
  96. compatible = "simple-bus";
  97. #address-cells = <1>;
  98. #size-cells = <1>;
  99. ranges = <0 0 0 0xffffffff>;
  100. u-boot,dm-pre-reloc;
  101. serial0: serial@54006800 {
  102. compatible = "socionext,uniphier-uart";
  103. status = "disabled";
  104. reg = <0x54006800 0x40>;
  105. interrupts = <0 33 4>;
  106. pinctrl-names = "default";
  107. pinctrl-0 = <&pinctrl_uart0>;
  108. clocks = <&peri_clk 0>;
  109. clock-frequency = <58820000>;
  110. };
  111. serial1: serial@54006900 {
  112. compatible = "socionext,uniphier-uart";
  113. status = "disabled";
  114. reg = <0x54006900 0x40>;
  115. interrupts = <0 35 4>;
  116. pinctrl-names = "default";
  117. pinctrl-0 = <&pinctrl_uart1>;
  118. clocks = <&peri_clk 1>;
  119. clock-frequency = <58820000>;
  120. };
  121. serial2: serial@54006a00 {
  122. compatible = "socionext,uniphier-uart";
  123. status = "disabled";
  124. reg = <0x54006a00 0x40>;
  125. interrupts = <0 37 4>;
  126. pinctrl-names = "default";
  127. pinctrl-0 = <&pinctrl_uart2>;
  128. clocks = <&peri_clk 2>;
  129. clock-frequency = <58820000>;
  130. };
  131. serial3: serial@54006b00 {
  132. compatible = "socionext,uniphier-uart";
  133. status = "disabled";
  134. reg = <0x54006b00 0x40>;
  135. interrupts = <0 177 4>;
  136. pinctrl-names = "default";
  137. pinctrl-0 = <&pinctrl_uart3>;
  138. clocks = <&peri_clk 3>;
  139. clock-frequency = <58820000>;
  140. };
  141. i2c0: i2c@58780000 {
  142. compatible = "socionext,uniphier-fi2c";
  143. status = "disabled";
  144. reg = <0x58780000 0x80>;
  145. #address-cells = <1>;
  146. #size-cells = <0>;
  147. interrupts = <0 41 4>;
  148. pinctrl-names = "default";
  149. pinctrl-0 = <&pinctrl_i2c0>;
  150. clocks = <&peri_clk 4>;
  151. clock-frequency = <100000>;
  152. };
  153. i2c1: i2c@58781000 {
  154. compatible = "socionext,uniphier-fi2c";
  155. status = "disabled";
  156. reg = <0x58781000 0x80>;
  157. #address-cells = <1>;
  158. #size-cells = <0>;
  159. interrupts = <0 42 4>;
  160. pinctrl-names = "default";
  161. pinctrl-0 = <&pinctrl_i2c1>;
  162. clocks = <&peri_clk 5>;
  163. clock-frequency = <100000>;
  164. };
  165. i2c2: i2c@58782000 {
  166. compatible = "socionext,uniphier-fi2c";
  167. reg = <0x58782000 0x80>;
  168. #address-cells = <1>;
  169. #size-cells = <0>;
  170. interrupts = <0 43 4>;
  171. clocks = <&peri_clk 6>;
  172. clock-frequency = <400000>;
  173. };
  174. i2c3: i2c@58783000 {
  175. compatible = "socionext,uniphier-fi2c";
  176. status = "disabled";
  177. reg = <0x58783000 0x80>;
  178. #address-cells = <1>;
  179. #size-cells = <0>;
  180. interrupts = <0 44 4>;
  181. pinctrl-names = "default";
  182. pinctrl-0 = <&pinctrl_i2c3>;
  183. clocks = <&peri_clk 7>;
  184. clock-frequency = <100000>;
  185. };
  186. i2c4: i2c@58784000 {
  187. compatible = "socionext,uniphier-fi2c";
  188. status = "disabled";
  189. reg = <0x58784000 0x80>;
  190. #address-cells = <1>;
  191. #size-cells = <0>;
  192. interrupts = <0 45 4>;
  193. pinctrl-names = "default";
  194. pinctrl-0 = <&pinctrl_i2c4>;
  195. clocks = <&peri_clk 8>;
  196. clock-frequency = <100000>;
  197. };
  198. i2c5: i2c@58785000 {
  199. compatible = "socionext,uniphier-fi2c";
  200. reg = <0x58785000 0x80>;
  201. #address-cells = <1>;
  202. #size-cells = <0>;
  203. interrupts = <0 25 4>;
  204. clocks = <&peri_clk 9>;
  205. clock-frequency = <400000>;
  206. };
  207. system_bus: system-bus@58c00000 {
  208. compatible = "socionext,uniphier-system-bus";
  209. status = "disabled";
  210. reg = <0x58c00000 0x400>;
  211. #address-cells = <2>;
  212. #size-cells = <1>;
  213. pinctrl-names = "default";
  214. pinctrl-0 = <&pinctrl_system_bus>;
  215. };
  216. smpctrl@59800000 {
  217. compatible = "socionext,uniphier-smpctrl";
  218. reg = <0x59801000 0x400>;
  219. };
  220. sdctrl@59810000 {
  221. compatible = "socionext,uniphier-ld11-sdctrl",
  222. "simple-mfd", "syscon";
  223. reg = <0x59810000 0x400>;
  224. sd_rst: reset {
  225. compatible = "socionext,uniphier-ld11-sd-reset";
  226. #reset-cells = <1>;
  227. };
  228. };
  229. perictrl@59820000 {
  230. compatible = "socionext,uniphier-ld11-perictrl",
  231. "simple-mfd", "syscon";
  232. reg = <0x59820000 0x200>;
  233. peri_clk: clock {
  234. compatible = "socionext,uniphier-ld11-peri-clock";
  235. #clock-cells = <1>;
  236. };
  237. peri_rst: reset {
  238. compatible = "socionext,uniphier-ld11-peri-reset";
  239. #reset-cells = <1>;
  240. };
  241. };
  242. emmc: sdhc@5a000000 {
  243. compatible = "cdns,sd4hc";
  244. reg = <0x5a000000 0x400>;
  245. interrupts = <0 78 4>;
  246. pinctrl-names = "default";
  247. pinctrl-0 = <&pinctrl_emmc_1v8>;
  248. clocks = <&sys_clk 4>;
  249. bus-width = <8>;
  250. mmc-ddr-1_8v;
  251. mmc-hs200-1_8v;
  252. /* mmc-hs400-1_8v; support depends on board design */
  253. };
  254. usb0: usb@5a800100 {
  255. compatible = "socionext,uniphier-ehci", "generic-ehci";
  256. status = "disabled";
  257. reg = <0x5a800100 0x100>;
  258. interrupts = <0 243 4>;
  259. pinctrl-names = "default";
  260. pinctrl-0 = <&pinctrl_usb0>;
  261. clocks = <&mio_clk 7>, <&mio_clk 8>, <&mio_clk 12>;
  262. resets = <&sys_rst 8>, <&mio_rst 7>, <&mio_rst 8>,
  263. <&mio_rst 12>;
  264. };
  265. usb1: usb@5a810100 {
  266. compatible = "socionext,uniphier-ehci", "generic-ehci";
  267. status = "disabled";
  268. reg = <0x5a810100 0x100>;
  269. interrupts = <0 244 4>;
  270. pinctrl-names = "default";
  271. pinctrl-0 = <&pinctrl_usb1>;
  272. clocks = <&mio_clk 7>, <&mio_clk 9>, <&mio_clk 13>;
  273. resets = <&sys_rst 8>, <&mio_rst 7>, <&mio_rst 9>,
  274. <&mio_rst 13>;
  275. };
  276. usb2: usb@5a820100 {
  277. compatible = "socionext,uniphier-ehci", "generic-ehci";
  278. status = "disabled";
  279. reg = <0x5a820100 0x100>;
  280. interrupts = <0 245 4>;
  281. pinctrl-names = "default";
  282. pinctrl-0 = <&pinctrl_usb2>;
  283. clocks = <&mio_clk 7>, <&mio_clk 10>, <&mio_clk 14>;
  284. resets = <&sys_rst 8>, <&mio_rst 7>, <&mio_rst 10>,
  285. <&mio_rst 14>;
  286. };
  287. mioctrl@5b3e0000 {
  288. compatible = "socionext,uniphier-mioctrl",
  289. "simple-mfd", "syscon";
  290. reg = <0x5b3e0000 0x800>;
  291. mio_clk: clock {
  292. compatible = "socionext,uniphier-ld11-mio-clock";
  293. #clock-cells = <1>;
  294. };
  295. mio_rst: reset {
  296. compatible = "socionext,uniphier-ld11-mio-reset";
  297. #reset-cells = <1>;
  298. resets = <&sys_rst 7>;
  299. };
  300. };
  301. soc-glue@5f800000 {
  302. compatible = "socionext,uniphier-ld11-soc-glue",
  303. "simple-mfd", "syscon";
  304. reg = <0x5f800000 0x2000>;
  305. u-boot,dm-pre-reloc;
  306. pinctrl: pinctrl {
  307. compatible = "socionext,uniphier-ld11-pinctrl";
  308. u-boot,dm-pre-reloc;
  309. };
  310. };
  311. aidet@5fc20000 {
  312. compatible = "simple-mfd", "syscon";
  313. reg = <0x5fc20000 0x200>;
  314. };
  315. gic: interrupt-controller@5fe00000 {
  316. compatible = "arm,gic-v3";
  317. reg = <0x5fe00000 0x10000>, /* GICD */
  318. <0x5fe40000 0x80000>; /* GICR */
  319. interrupt-controller;
  320. #interrupt-cells = <3>;
  321. interrupts = <1 9 4>;
  322. };
  323. sysctrl@61840000 {
  324. compatible = "socionext,uniphier-ld11-sysctrl",
  325. "simple-mfd", "syscon";
  326. reg = <0x61840000 0x10000>;
  327. sys_clk: clock {
  328. compatible = "socionext,uniphier-ld11-clock";
  329. #clock-cells = <1>;
  330. };
  331. sys_rst: reset {
  332. compatible = "socionext,uniphier-ld11-reset";
  333. #reset-cells = <1>;
  334. };
  335. };
  336. nand: nand@68000000 {
  337. compatible = "socionext,denali-nand-v5b";
  338. status = "disabled";
  339. reg-names = "nand_data", "denali_reg";
  340. reg = <0x68000000 0x20>, <0x68100000 0x1000>;
  341. interrupts = <0 65 4>;
  342. pinctrl-names = "default";
  343. pinctrl-0 = <&pinctrl_nand>;
  344. clocks = <&sys_clk 2>;
  345. nand-ecc-strength = <8>;
  346. };
  347. };
  348. };
  349. /include/ "uniphier-pinctrl.dtsi"