imx6sll-evk.dts 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801
  1. /*
  2. * Copyright (C) 2016 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. /dts-v1/;
  9. #include <dt-bindings/gpio/gpio.h>
  10. #include <dt-bindings/input/input.h>
  11. #include "imx6sll.dtsi"
  12. / {
  13. model = "Freescale i.MX6SLL EVK Board";
  14. compatible = "fsl,imx6sll-evk", "fsl,imx6sll";
  15. memory {
  16. reg = <0x80000000 0x80000000>;
  17. };
  18. backlight {
  19. compatible = "pwm-backlight";
  20. pwms = <&pwm1 0 5000000>;
  21. brightness-levels = <0 4 8 16 32 64 128 255>;
  22. default-brightness-level = <6>;
  23. status = "okay";
  24. };
  25. battery: max8903@0 {
  26. compatible = "fsl,max8903-charger";
  27. pinctrl-names = "default";
  28. dok_input = <&gpio4 13 1>;
  29. uok_input = <&gpio4 13 1>;
  30. chg_input = <&gpio4 15 1>;
  31. flt_input = <&gpio4 14 1>;
  32. fsl,dcm_always_high;
  33. fsl,dc_valid;
  34. fsl,adc_disable;
  35. status = "okay";
  36. };
  37. pxp_v4l2_out {
  38. compatible = "fsl,imx6sl-pxp-v4l2";
  39. status = "okay";
  40. };
  41. regulators {
  42. compatible = "simple-bus";
  43. #address-cells = <1>;
  44. #size-cells = <0>;
  45. reg_usb_otg1_vbus: regulator@0 {
  46. compatible = "regulator-fixed";
  47. reg = <0>;
  48. regulator-name = "usb_otg1_vbus";
  49. regulator-min-microvolt = <5000000>;
  50. regulator-max-microvolt = <5000000>;
  51. gpio = <&gpio4 0 GPIO_ACTIVE_HIGH>;
  52. enable-active-high;
  53. };
  54. reg_usb_otg2_vbus: regulator@1 {
  55. compatible = "regulator-fixed";
  56. reg = <1>;
  57. regulator-name = "usb_otg2_vbus";
  58. regulator-min-microvolt = <5000000>;
  59. regulator-max-microvolt = <5000000>;
  60. gpio = <&gpio4 2 GPIO_ACTIVE_HIGH>;
  61. enable-active-high;
  62. };
  63. reg_aud3v: regulator@2 {
  64. compatible = "regulator-fixed";
  65. reg = <2>;
  66. regulator-name = "wm8962-supply-3v15";
  67. regulator-min-microvolt = <3150000>;
  68. regulator-max-microvolt = <3150000>;
  69. regulator-boot-on;
  70. };
  71. reg_aud4v: regulator@3 {
  72. compatible = "regulator-fixed";
  73. reg = <3>;
  74. regulator-name = "wm8962-supply-4v2";
  75. regulator-min-microvolt = <4325000>;
  76. regulator-max-microvolt = <4325000>;
  77. regulator-boot-on;
  78. };
  79. reg_lcd: regulator@4 {
  80. compatible = "regulator-fixed";
  81. reg = <4>;
  82. regulator-name = "lcd-pwr";
  83. gpio = <&gpio4 8 0>;
  84. enable-active-high;
  85. };
  86. reg_sd1_vmmc: sd1_vmmc {
  87. compatible = "regulator-fixed";
  88. regulator-name = "SD1_SPWR";
  89. regulator-min-microvolt = <3000000>;
  90. regulator-max-microvolt = <3000000>;
  91. gpio = <&gpio3 30 GPIO_ACTIVE_HIGH>;
  92. enable-active-high;
  93. };
  94. reg_sd2_vmmc: sd2_vmmc {
  95. compatible = "regulator-fixed";
  96. regulator-name = "eMMC-VCCQ";
  97. regulator-min-microvolt = <1800000>;
  98. regulator-max-microvolt = <1800000>;
  99. regulator-boot-on;
  100. };
  101. reg_sd3_vmmc: sd3_vmmc {
  102. compatible = "regulator-fixed";
  103. regulator-name = "SD3_WIFI";
  104. regulator-min-microvolt = <3000000>;
  105. regulator-max-microvolt = <3000000>;
  106. gpio = <&gpio4 4 GPIO_ACTIVE_HIGH>;
  107. enable-active-high;
  108. };
  109. };
  110. sound {
  111. compatible = "fsl,imx6sl-evk-wm8962", "fsl,imx-audio-wm8962";
  112. model = "wm8962-audio";
  113. cpu-dai = <&ssi2>;
  114. audio-codec = <&codec>;
  115. audio-routing =
  116. "Headphone Jack", "HPOUTL",
  117. "Headphone Jack", "HPOUTR",
  118. "Ext Spk", "SPKOUTL",
  119. "Ext Spk", "SPKOUTR",
  120. "AMIC", "MICBIAS",
  121. "IN3R", "AMIC";
  122. mux-int-port = <2>;
  123. mux-ext-port = <3>;
  124. codec-master;
  125. hp-det-gpios = <&gpio4 24 1>;
  126. };
  127. };
  128. &audmux {
  129. pinctrl-names = "default";
  130. pinctrl-0 = <&pinctrl_audmux3>;
  131. status = "okay";
  132. };
  133. &clks {
  134. assigned-clocks = <&clks IMX6SLL_CLK_PLL4_AUDIO_DIV>;
  135. assigned-clock-rates = <393216000>;
  136. };
  137. &cpu0 {
  138. arm-supply = <&sw1a_reg>;
  139. soc-supply = <&sw1c_reg>;
  140. };
  141. &i2c1 {
  142. clock-frequency = <100000>;
  143. pinctrl-names = "default";
  144. pinctrl-0 = <&pinctrl_i2c1>;
  145. status = "okay";
  146. pmic: pfuze100@08 {
  147. compatible = "fsl,pfuze100";
  148. reg = <0x08>;
  149. regulators {
  150. sw1a_reg: sw1ab {
  151. regulator-min-microvolt = <300000>;
  152. regulator-max-microvolt = <1875000>;
  153. regulator-boot-on;
  154. regulator-always-on;
  155. regulator-ramp-delay = <6250>;
  156. };
  157. sw1c_reg: sw1c {
  158. regulator-min-microvolt = <300000>;
  159. regulator-max-microvolt = <1875000>;
  160. regulator-boot-on;
  161. regulator-always-on;
  162. regulator-ramp-delay = <6250>;
  163. };
  164. sw2_reg: sw2 {
  165. regulator-min-microvolt = <800000>;
  166. regulator-max-microvolt = <3300000>;
  167. regulator-boot-on;
  168. regulator-always-on;
  169. };
  170. sw3a_reg: sw3a {
  171. regulator-min-microvolt = <400000>;
  172. regulator-max-microvolt = <1975000>;
  173. regulator-boot-on;
  174. regulator-always-on;
  175. };
  176. sw3b_reg: sw3b {
  177. regulator-min-microvolt = <400000>;
  178. regulator-max-microvolt = <1975000>;
  179. regulator-boot-on;
  180. regulator-always-on;
  181. };
  182. sw4_reg: sw4 {
  183. regulator-min-microvolt = <800000>;
  184. regulator-max-microvolt = <3300000>;
  185. };
  186. swbst_reg: swbst {
  187. regulator-min-microvolt = <5000000>;
  188. regulator-max-microvolt = <5150000>;
  189. };
  190. snvs_reg: vsnvs {
  191. regulator-min-microvolt = <1000000>;
  192. regulator-max-microvolt = <3000000>;
  193. regulator-boot-on;
  194. regulator-always-on;
  195. };
  196. vref_reg: vrefddr {
  197. regulator-boot-on;
  198. regulator-always-on;
  199. };
  200. vgen1_reg: vgen1 {
  201. regulator-min-microvolt = <800000>;
  202. regulator-max-microvolt = <1550000>;
  203. regulator-always-on;
  204. };
  205. vgen2_reg: vgen2 {
  206. regulator-min-microvolt = <800000>;
  207. regulator-max-microvolt = <1550000>;
  208. };
  209. vgen3_reg: vgen3 {
  210. regulator-min-microvolt = <1800000>;
  211. regulator-max-microvolt = <3300000>;
  212. };
  213. vgen4_reg: vgen4 {
  214. regulator-min-microvolt = <1800000>;
  215. regulator-max-microvolt = <3300000>;
  216. regulator-always-on;
  217. };
  218. vgen5_reg: vgen5 {
  219. regulator-min-microvolt = <1800000>;
  220. regulator-max-microvolt = <3300000>;
  221. regulator-always-on;
  222. };
  223. vgen6_reg: vgen6 {
  224. regulator-min-microvolt = <1800000>;
  225. regulator-max-microvolt = <3300000>;
  226. regulator-always-on;
  227. };
  228. };
  229. };
  230. max17135: max17135@48 {
  231. pinctrl-names = "default";
  232. pinctrl-0 = <&pinctrl_max17135>;
  233. compatible = "maxim,max17135";
  234. reg = <0x48>;
  235. status = "okay";
  236. vneg_pwrup = <1>;
  237. gvee_pwrup = <2>;
  238. vpos_pwrup = <10>;
  239. gvdd_pwrup = <12>;
  240. gvdd_pwrdn = <1>;
  241. vpos_pwrdn = <2>;
  242. gvee_pwrdn = <8>;
  243. vneg_pwrdn = <10>;
  244. gpio_pmic_pwrgood = <&gpio2 13 0>;
  245. gpio_pmic_vcom_ctrl = <&gpio2 3 0>;
  246. gpio_pmic_wakeup = <&gpio2 14 0>;
  247. gpio_pmic_v3p3 = <&gpio2 7 0>;
  248. gpio_pmic_intr = <&gpio2 12 0>;
  249. regulators {
  250. DISPLAY_reg: DISPLAY {
  251. regulator-name = "DISPLAY";
  252. };
  253. GVDD_reg: GVDD {
  254. /* 20v */
  255. regulator-name = "GVDD";
  256. };
  257. GVEE_reg: GVEE {
  258. /* -22v */
  259. regulator-name = "GVEE";
  260. };
  261. HVINN_reg: HVINN {
  262. /* -22v */
  263. regulator-name = "HVINN";
  264. };
  265. HVINP_reg: HVINP {
  266. /* 20v */
  267. regulator-name = "HVINP";
  268. };
  269. VCOM_reg: VCOM {
  270. regulator-name = "VCOM";
  271. /* 2's-compliment, -4325000 */
  272. regulator-min-microvolt = <0xffbe0178>;
  273. /* 2's-compliment, -500000 */
  274. regulator-max-microvolt = <0xfff85ee0>;
  275. };
  276. VNEG_reg: VNEG {
  277. /* -15v */
  278. regulator-name = "VNEG";
  279. };
  280. VPOS_reg: VPOS {
  281. /* 15v */
  282. regulator-name = "VPOS";
  283. };
  284. V3P3_reg: V3P3 {
  285. regulator-name = "V3P3";
  286. };
  287. };
  288. };
  289. };
  290. &i2c3 {
  291. clock-frequency = <100000>;
  292. pinctrl-names = "default";
  293. pinctrl-0 = <&pinctrl_i2c3>;
  294. status = "okay";
  295. codec: wm8962@1a {
  296. compatible = "wlf,wm8962";
  297. reg = <0x1a>;
  298. clocks = <&clks IMX6SLL_CLK_EXTERN_AUDIO>;
  299. DCVDD-supply = <&vgen3_reg>;
  300. DBVDD-supply = <&reg_aud3v>;
  301. AVDD-supply = <&vgen3_reg>;
  302. CPVDD-supply = <&vgen3_reg>;
  303. MICVDD-supply = <&reg_aud3v>;
  304. PLLVDD-supply = <&vgen3_reg>;
  305. SPKVDD1-supply = <&reg_aud4v>;
  306. SPKVDD2-supply = <&reg_aud4v>;
  307. amic-mono;
  308. };
  309. };
  310. &gpc {
  311. fsl,ldo-bypass = <1>;
  312. };
  313. &iomuxc {
  314. pinctrl-names = "default";
  315. pinctrl-0 = <&pinctrl_hog>;
  316. imx6sll-evk {
  317. pinctrl_hog: hoggrp {
  318. fsl,pins = <
  319. MX6SLL_PAD_KEY_ROW7__GPIO4_IO07 0x17059
  320. MX6SLL_PAD_GPIO4_IO22__GPIO4_IO22 0x17059
  321. MX6SLL_PAD_KEY_COL3__GPIO3_IO30 0x17059
  322. /*
  323. * Must set the LVE of pad SD2_RESET, otherwise current
  324. * leakage through eMMC chip will pull high the VCCQ to
  325. * 2.6v, which will impact SD1 and SD3 SD3.0 voltage switch.
  326. */
  327. MX6SLL_PAD_SD2_RESET__GPIO4_IO27 0x417059
  328. MX6SLL_PAD_KEY_COL4__GPIO4_IO00 0x17059
  329. MX6SLL_PAD_REF_CLK_32K__GPIO3_IO22 0x17059 /* SD3 CD */
  330. MX6SLL_PAD_KEY_COL6__GPIO4_IO04 0x17059 /*SD3 RESET */
  331. MX6SLL_PAD_KEY_COL5__GPIO4_IO02 0x17059
  332. MX6SLL_PAD_GPIO4_IO24__GPIO4_IO24 0x17059 /* HP DETECT */
  333. /* CHG_FLT, CHG_UOK/DOK, CHG_STATUS */
  334. MX6SLL_PAD_ECSPI2_MISO__GPIO4_IO14 0x17000
  335. MX6SLL_PAD_ECSPI2_MOSI__GPIO4_IO13 0x17000
  336. MX6SLL_PAD_ECSPI2_SS0__GPIO4_IO15 0x17000
  337. >;
  338. };
  339. pinctrl_audmux3: audmux3grp {
  340. fsl,pins = <
  341. MX6SLL_PAD_AUD_TXC__AUD3_TXC 0x4130b0
  342. MX6SLL_PAD_AUD_TXFS__AUD3_TXFS 0x4130b0
  343. MX6SLL_PAD_AUD_TXD__AUD3_TXD 0x4110b0
  344. MX6SLL_PAD_AUD_RXD__AUD3_RXD 0x4130b0
  345. MX6SLL_PAD_AUD_MCLK__AUDIO_CLK_OUT 0x4130b0
  346. >;
  347. };
  348. pinctrl_csi1: csi1grp {
  349. fsl,pins = <
  350. MX6SLL_PAD_EPDC_GDRL__CSI_MCLK 0x1b088
  351. MX6SLL_PAD_EPDC_GDCLK__CSI_PIXCLK 0x1b088
  352. MX6SLL_PAD_EPDC_GDSP__CSI_VSYNC 0x1b088
  353. MX6SLL_PAD_EPDC_GDOE__CSI_HSYNC 0x1b088
  354. MX6SLL_PAD_EPDC_DATA02__CSI_DATA02 0x1b088
  355. MX6SLL_PAD_EPDC_DATA03__CSI_DATA03 0x1b088
  356. MX6SLL_PAD_EPDC_DATA04__CSI_DATA04 0x1b088
  357. MX6SLL_PAD_EPDC_DATA05__CSI_DATA05 0x1b088
  358. MX6SLL_PAD_EPDC_DATA06__CSI_DATA06 0x1b088
  359. MX6SLL_PAD_EPDC_DATA07__CSI_DATA07 0x1b088
  360. MX6SLL_PAD_EPDC_SDCLK__CSI_DATA08 0x1b088
  361. MX6SLL_PAD_EPDC_SDLE__CSI_DATA09 0x1b088
  362. MX6SLL_PAD_EPDC_SDSHR__GPIO1_IO26 0x80000000
  363. MX6SLL_PAD_EPDC_SDOE__GPIO1_IO25 0x80000000
  364. >;
  365. };
  366. pinctrl_epdc0: epdcgrp0 {
  367. fsl,pins = <
  368. MX6SLL_PAD_EPDC_DATA00__EPDC_DATA00 0x100b1
  369. MX6SLL_PAD_EPDC_DATA01__EPDC_DATA01 0x100b1
  370. MX6SLL_PAD_EPDC_DATA02__EPDC_DATA02 0x100b1
  371. MX6SLL_PAD_EPDC_DATA03__EPDC_DATA03 0x100b1
  372. MX6SLL_PAD_EPDC_DATA04__EPDC_DATA04 0x100b1
  373. MX6SLL_PAD_EPDC_DATA05__EPDC_DATA05 0x100b1
  374. MX6SLL_PAD_EPDC_DATA06__EPDC_DATA06 0x100b1
  375. MX6SLL_PAD_EPDC_DATA07__EPDC_DATA07 0x100b1
  376. MX6SLL_PAD_EPDC_DATA08__EPDC_DATA08 0x100b1
  377. MX6SLL_PAD_EPDC_DATA09__EPDC_DATA09 0x100b1
  378. MX6SLL_PAD_EPDC_DATA10__EPDC_DATA10 0x100b1
  379. MX6SLL_PAD_EPDC_DATA11__EPDC_DATA11 0x100b1
  380. MX6SLL_PAD_EPDC_DATA12__EPDC_DATA12 0x100b1
  381. MX6SLL_PAD_EPDC_DATA13__EPDC_DATA13 0x100b1
  382. MX6SLL_PAD_EPDC_DATA14__EPDC_DATA14 0x100b1
  383. MX6SLL_PAD_EPDC_DATA15__EPDC_DATA15 0x100b1
  384. MX6SLL_PAD_EPDC_SDCLK__EPDC_SDCLK_P 0x100b1
  385. MX6SLL_PAD_EPDC_SDLE__EPDC_SDLE 0x100b1
  386. MX6SLL_PAD_EPDC_SDOE__EPDC_SDOE 0x100b1
  387. MX6SLL_PAD_EPDC_SDSHR__EPDC_SDSHR 0x100b1
  388. MX6SLL_PAD_EPDC_SDCE0__EPDC_SDCE0 0x100b1
  389. MX6SLL_PAD_EPDC_GDCLK__EPDC_GDCLK 0x100b1
  390. MX6SLL_PAD_EPDC_GDOE__EPDC_GDOE 0x100b1
  391. MX6SLL_PAD_EPDC_GDRL__EPDC_GDRL 0x100b1
  392. MX6SLL_PAD_EPDC_GDSP__EPDC_GDSP 0x100b1
  393. >;
  394. };
  395. pinctrl_lcdif_dat: lcdifdatgrp {
  396. fsl,pins = <
  397. MX6SLL_PAD_LCD_DATA00__LCD_DATA00 0x79
  398. MX6SLL_PAD_LCD_DATA01__LCD_DATA01 0x79
  399. MX6SLL_PAD_LCD_DATA02__LCD_DATA02 0x79
  400. MX6SLL_PAD_LCD_DATA03__LCD_DATA03 0x79
  401. MX6SLL_PAD_LCD_DATA04__LCD_DATA04 0x79
  402. MX6SLL_PAD_LCD_DATA05__LCD_DATA05 0x79
  403. MX6SLL_PAD_LCD_DATA06__LCD_DATA06 0x79
  404. MX6SLL_PAD_LCD_DATA07__LCD_DATA07 0x79
  405. MX6SLL_PAD_LCD_DATA08__LCD_DATA08 0x79
  406. MX6SLL_PAD_LCD_DATA09__LCD_DATA09 0x79
  407. MX6SLL_PAD_LCD_DATA10__LCD_DATA10 0x79
  408. MX6SLL_PAD_LCD_DATA11__LCD_DATA11 0x79
  409. MX6SLL_PAD_LCD_DATA12__LCD_DATA12 0x79
  410. MX6SLL_PAD_LCD_DATA13__LCD_DATA13 0x79
  411. MX6SLL_PAD_LCD_DATA14__LCD_DATA14 0x79
  412. MX6SLL_PAD_LCD_DATA15__LCD_DATA15 0x79
  413. MX6SLL_PAD_LCD_DATA16__LCD_DATA16 0x79
  414. MX6SLL_PAD_LCD_DATA17__LCD_DATA17 0x79
  415. MX6SLL_PAD_LCD_DATA18__LCD_DATA18 0x79
  416. MX6SLL_PAD_LCD_DATA19__LCD_DATA19 0x79
  417. MX6SLL_PAD_LCD_DATA20__LCD_DATA20 0x79
  418. MX6SLL_PAD_LCD_DATA21__LCD_DATA21 0x79
  419. MX6SLL_PAD_LCD_DATA22__LCD_DATA22 0x79
  420. MX6SLL_PAD_LCD_DATA23__LCD_DATA23 0x79
  421. >;
  422. };
  423. pinctrl_lcdif_ctrl: lcdifctrlgrp {
  424. fsl,pins = <
  425. MX6SLL_PAD_LCD_CLK__LCD_CLK 0x79
  426. MX6SLL_PAD_LCD_ENABLE__LCD_ENABLE 0x79
  427. MX6SLL_PAD_LCD_HSYNC__LCD_HSYNC 0x79
  428. MX6SLL_PAD_LCD_VSYNC__LCD_VSYNC 0x79
  429. MX6SLL_PAD_LCD_RESET__LCD_RESET 0x79
  430. MX6SLL_PAD_ECSPI1_SCLK__GPIO4_IO08 0x79
  431. >;
  432. };
  433. pinctrl_max17135: max17135grp-1 {
  434. fsl,pins = <
  435. MX6SLL_PAD_EPDC_PWR_STAT__GPIO2_IO13 0x80000000 /* pwrgood */
  436. MX6SLL_PAD_EPDC_VCOM0__GPIO2_IO03 0x80000000 /* vcom_ctrl */
  437. MX6SLL_PAD_EPDC_PWR_WAKE__GPIO2_IO14 0x80000000 /* wakeup */
  438. MX6SLL_PAD_EPDC_PWR_CTRL0__GPIO2_IO07 0x80000000 /* v3p3 */
  439. MX6SLL_PAD_EPDC_PWR_IRQ__GPIO2_IO12 0x80000000 /* pwr int */
  440. >;
  441. };
  442. pinctrl_spdif: spdifgrp {
  443. fsl,pins = <
  444. MX6SLL_PAD_SD2_DATA4__SPDIF_OUT 0x4130b0
  445. >;
  446. };
  447. pinctrl_uart1: uart1grp {
  448. fsl,pins = <
  449. MX6SLL_PAD_UART1_TXD__UART1_DCE_TX 0x1b0b1
  450. MX6SLL_PAD_UART1_RXD__UART1_DCE_RX 0x1b0b1
  451. >;
  452. };
  453. pinctrl_uart5: uart5grp {
  454. fsl,pins = <
  455. MX6SLL_PAD_KEY_ROW1__GPIO3_IO27 0x1b0b1 /* bt reg on */
  456. MX6SLL_PAD_ECSPI1_MOSI__UART5_DCE_TX 0x1b0b1
  457. MX6SLL_PAD_ECSPI1_SCLK__UART5_DCE_RX 0x1b0b1
  458. MX6SLL_PAD_ECSPI1_SS0__UART5_DCE_CTS 0x1b0b1
  459. MX6SLL_PAD_ECSPI1_MISO__UART5_DCE_RTS 0x1b0b1
  460. >;
  461. };
  462. pinctrl_uart5dte: uart5dtegrp {
  463. fsl,pins = <
  464. MX6SLL_PAD_ECSPI1_MOSI__UART5_DTE_RX 0x1b0b1
  465. MX6SLL_PAD_ECSPI1_SCLK__UART5_DTE_TX 0x1b0b1
  466. MX6SLL_PAD_ECSPI1_SS0__UART5_DTE_RTS 0x1b0b1
  467. MX6SLL_PAD_ECSPI1_MISO__UART5_DTE_CTS 0x1b0b1
  468. >;
  469. };
  470. pinctrl_usdhc1: usdhc1grp {
  471. fsl,pins = <
  472. MX6SLL_PAD_SD1_CMD__SD1_CMD 0x17059
  473. MX6SLL_PAD_SD1_CLK__SD1_CLK 0x13059
  474. MX6SLL_PAD_SD1_DATA0__SD1_DATA0 0x17059
  475. MX6SLL_PAD_SD1_DATA1__SD1_DATA1 0x17059
  476. MX6SLL_PAD_SD1_DATA2__SD1_DATA2 0x17059
  477. MX6SLL_PAD_SD1_DATA3__SD1_DATA3 0x17059
  478. >;
  479. };
  480. pinctrl_usdhc1_100mhz: usdhc1grp_100mhz {
  481. fsl,pins = <
  482. MX6SLL_PAD_SD1_CMD__SD1_CMD 0x170b9
  483. MX6SLL_PAD_SD1_CLK__SD1_CLK 0x130b9
  484. MX6SLL_PAD_SD1_DATA0__SD1_DATA0 0x170b9
  485. MX6SLL_PAD_SD1_DATA1__SD1_DATA1 0x170b9
  486. MX6SLL_PAD_SD1_DATA2__SD1_DATA2 0x170b9
  487. MX6SLL_PAD_SD1_DATA3__SD1_DATA3 0x170b9
  488. >;
  489. };
  490. pinctrl_usdhc1_200mhz: usdhc1grp_200mhz {
  491. fsl,pins = <
  492. MX6SLL_PAD_SD1_CMD__SD1_CMD 0x170f9
  493. MX6SLL_PAD_SD1_CLK__SD1_CLK 0x130f9
  494. MX6SLL_PAD_SD1_DATA0__SD1_DATA0 0x170f9
  495. MX6SLL_PAD_SD1_DATA1__SD1_DATA1 0x170f9
  496. MX6SLL_PAD_SD1_DATA2__SD1_DATA2 0x170f9
  497. MX6SLL_PAD_SD1_DATA3__SD1_DATA3 0x170f9
  498. >;
  499. };
  500. pinctrl_usdhc2: usdhc2grp {
  501. fsl,pins = <
  502. MX6SLL_PAD_SD2_CMD__SD2_CMD 0x17059
  503. MX6SLL_PAD_SD2_CLK__SD2_CLK 0x13059
  504. MX6SLL_PAD_SD2_DATA0__SD2_DATA0 0x17059
  505. MX6SLL_PAD_SD2_DATA1__SD2_DATA1 0x17059
  506. MX6SLL_PAD_SD2_DATA2__SD2_DATA2 0x17059
  507. MX6SLL_PAD_SD2_DATA3__SD2_DATA3 0x17059
  508. MX6SLL_PAD_SD2_DATA4__SD2_DATA4 0x17059
  509. MX6SLL_PAD_SD2_DATA5__SD2_DATA5 0x17059
  510. MX6SLL_PAD_SD2_DATA6__SD2_DATA6 0x17059
  511. MX6SLL_PAD_SD2_DATA7__SD2_DATA7 0x17059
  512. MX6SLL_PAD_GPIO4_IO21__SD2_STROBE 0x413059
  513. >;
  514. };
  515. pinctrl_usdhc2_100mhz: usdhc2grp_100mhz {
  516. fsl,pins = <
  517. MX6SLL_PAD_SD2_CMD__SD2_CMD 0x170b9
  518. MX6SLL_PAD_SD2_CLK__SD2_CLK 0x130b9
  519. MX6SLL_PAD_SD2_DATA0__SD2_DATA0 0x170b9
  520. MX6SLL_PAD_SD2_DATA1__SD2_DATA1 0x170b9
  521. MX6SLL_PAD_SD2_DATA2__SD2_DATA2 0x170b9
  522. MX6SLL_PAD_SD2_DATA3__SD2_DATA3 0x170b9
  523. MX6SLL_PAD_SD2_DATA4__SD2_DATA4 0x170b9
  524. MX6SLL_PAD_SD2_DATA5__SD2_DATA5 0x170b9
  525. MX6SLL_PAD_SD2_DATA6__SD2_DATA6 0x170b9
  526. MX6SLL_PAD_SD2_DATA7__SD2_DATA7 0x170b9
  527. MX6SLL_PAD_GPIO4_IO21__SD2_STROBE 0x4130b9
  528. >;
  529. };
  530. pinctrl_usdhc2_200mhz: usdhc2grp_200mhz {
  531. fsl,pins = <
  532. MX6SLL_PAD_SD2_CMD__SD2_CMD 0x170f9
  533. MX6SLL_PAD_SD2_CLK__SD2_CLK 0x130f9
  534. MX6SLL_PAD_SD2_DATA0__SD2_DATA0 0x170f9
  535. MX6SLL_PAD_SD2_DATA1__SD2_DATA1 0x170f9
  536. MX6SLL_PAD_SD2_DATA2__SD2_DATA2 0x170f9
  537. MX6SLL_PAD_SD2_DATA3__SD2_DATA3 0x170f9
  538. MX6SLL_PAD_SD2_DATA4__SD2_DATA4 0x170f9
  539. MX6SLL_PAD_SD2_DATA5__SD2_DATA5 0x170f9
  540. MX6SLL_PAD_SD2_DATA6__SD2_DATA6 0x170f9
  541. MX6SLL_PAD_SD2_DATA7__SD2_DATA7 0x170f9
  542. MX6SLL_PAD_GPIO4_IO21__SD2_STROBE 0x4130f9
  543. >;
  544. };
  545. pinctrl_usdhc3: usdhc3grp {
  546. fsl,pins = <
  547. MX6SLL_PAD_SD3_CMD__SD3_CMD 0x17059
  548. MX6SLL_PAD_SD3_CLK__SD3_CLK 0x13059
  549. MX6SLL_PAD_SD3_DATA0__SD3_DATA0 0x17059
  550. MX6SLL_PAD_SD3_DATA1__SD3_DATA1 0x17059
  551. MX6SLL_PAD_SD3_DATA2__SD3_DATA2 0x17059
  552. MX6SLL_PAD_SD3_DATA3__SD3_DATA3 0x17059
  553. >;
  554. };
  555. pinctrl_usdhc3_100mhz: usdhc3grp_100mhz {
  556. fsl,pins = <
  557. MX6SLL_PAD_SD3_CMD__SD3_CMD 0x170b9
  558. MX6SLL_PAD_SD3_CLK__SD3_CLK 0x130b9
  559. MX6SLL_PAD_SD3_DATA0__SD3_DATA0 0x170b9
  560. MX6SLL_PAD_SD3_DATA1__SD3_DATA1 0x170b9
  561. MX6SLL_PAD_SD3_DATA2__SD3_DATA2 0x170b9
  562. MX6SLL_PAD_SD3_DATA3__SD3_DATA3 0x170b9
  563. >;
  564. };
  565. pinctrl_usdhc3_200mhz: usdhc3grp_200mhz {
  566. fsl,pins = <
  567. MX6SLL_PAD_SD3_CMD__SD3_CMD 0x170f9
  568. MX6SLL_PAD_SD3_CLK__SD3_CLK 0x130f9
  569. MX6SLL_PAD_SD3_DATA0__SD3_DATA0 0x170f9
  570. MX6SLL_PAD_SD3_DATA1__SD3_DATA1 0x170f9
  571. MX6SLL_PAD_SD3_DATA2__SD3_DATA2 0x170f9
  572. MX6SLL_PAD_SD3_DATA3__SD3_DATA3 0x170f9
  573. >;
  574. };
  575. pinctrl_usbotg1: usbotg1grp {
  576. fsl,pins = <
  577. MX6SLL_PAD_EPDC_PWR_COM__USB_OTG1_ID 0x17059
  578. >;
  579. };
  580. pinctrl_i2c1: i2c1grp {
  581. fsl,pins = <
  582. MX6SLL_PAD_I2C1_SCL__I2C1_SCL 0x4001b8b1
  583. MX6SLL_PAD_I2C1_SDA__I2C1_SDA 0x4001b8b1
  584. >;
  585. };
  586. pinctrl_i2c3: i2c3grp {
  587. fsl,pins = <
  588. MX6SLL_PAD_AUD_RXFS__I2C3_SCL 0x4041b8b1
  589. MX6SLL_PAD_AUD_RXC__I2C3_SDA 0x4041b8b1
  590. >;
  591. };
  592. pinctrl_pwm1: pmw1grp {
  593. fsl,pins = <
  594. MX6SLL_PAD_PWM1__PWM1_OUT 0x110b0
  595. >;
  596. };
  597. };
  598. };
  599. &lcdif {
  600. pinctrl-names = "default";
  601. pinctrl-0 = <&pinctrl_lcdif_dat
  602. &pinctrl_lcdif_ctrl>;
  603. lcd-supply = <&reg_lcd>;
  604. display = <&display>;
  605. status = "okay";
  606. display: display {
  607. bits-per-pixel = <16>;
  608. bus-width = <24>;
  609. display-timings {
  610. native-mode = <&timing0>;
  611. timing0: timing0 {
  612. clock-frequency = <33500000>;
  613. hactive = <800>;
  614. vactive = <480>;
  615. hback-porch = <89>;
  616. hfront-porch = <164>;
  617. vback-porch = <23>;
  618. vfront-porch = <10>;
  619. hsync-len = <10>;
  620. vsync-len = <10>;
  621. hsync-active = <0>;
  622. vsync-active = <0>;
  623. de-active = <1>;
  624. pixelclk-active = <0>;
  625. };
  626. };
  627. };
  628. };
  629. &pxp {
  630. status = "okay";
  631. };
  632. &pwm1 {
  633. pinctrl-names = "default";
  634. pinctrl-0 = <&pinctrl_pwm1>;
  635. status = "okay";
  636. };
  637. &uart1 {
  638. pinctrl-names = "default";
  639. pinctrl-0 = <&pinctrl_uart1>;
  640. status = "okay";
  641. };
  642. &uart5 {
  643. pinctrl-names = "default";
  644. pinctrl-0 = <&pinctrl_uart5>;
  645. fsl,uart-has-rtscts;
  646. /* for DTE mode, add below change */
  647. /* fsl,dte-mode; */
  648. /* pinctrl-0 = <&pinctrl_uart5dte>; */
  649. status = "disabled";
  650. };
  651. &usdhc1 {
  652. pinctrl-names = "default", "state_100mhz", "state_200mhz";
  653. pinctrl-0 = <&pinctrl_usdhc1>;
  654. pinctrl-1 = <&pinctrl_usdhc1_100mhz>;
  655. pinctrl-2 = <&pinctrl_usdhc1_200mhz>;
  656. cd-gpios = <&gpio4 7 GPIO_ACTIVE_LOW>;
  657. wp-gpios = <&gpio4 22 GPIO_ACTIVE_HIGH>;
  658. keep-power-in-suspend;
  659. enable-sdio-wakeup;
  660. vmmc-supply = <&reg_sd1_vmmc>;
  661. status = "okay";
  662. };
  663. &usdhc2 {
  664. pinctrl-names = "default", "state_100mhz", "state_200mhz";
  665. pinctrl-0 = <&pinctrl_usdhc2>;
  666. pinctrl-1 = <&pinctrl_usdhc2_100mhz>;
  667. pinctrl-2 = <&pinctrl_usdhc2_200mhz>;
  668. vqmmc-supply = <&reg_sd2_vmmc>;
  669. bus-width = <8>;
  670. no-removable;
  671. status = "okay";
  672. };
  673. &usdhc3 {
  674. pinctrl-names = "default", "state_100mhz", "state_200mhz";
  675. pinctrl-0 = <&pinctrl_usdhc3>;
  676. pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
  677. pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
  678. cd-gpios = <&gpio3 22 GPIO_ACTIVE_LOW>;
  679. keep-power-in-suspend;
  680. enable-sdio-wakeup;
  681. vmmc-supply = <&reg_sd3_vmmc>;
  682. status = "okay";
  683. };
  684. &usbotg1 {
  685. vbus-supply = <&reg_usb_otg1_vbus>;
  686. pinctrl-names = "default";
  687. pinctrl-0 = <&pinctrl_usbotg1>;
  688. disable-over-current;
  689. srp-disable;
  690. hnp-disable;
  691. adp-disable;
  692. status = "okay";
  693. };
  694. &usbotg2 {
  695. vbus-supply = <&reg_usb_otg2_vbus>;
  696. dr_mode = "host";
  697. disable-over-current;
  698. status = "okay";
  699. };
  700. &epdc {
  701. pinctrl-names = "default";
  702. pinctrl-0 = <&pinctrl_epdc0>;
  703. V3P3-supply = <&V3P3_reg>;
  704. VCOM-supply = <&VCOM_reg>;
  705. DISPLAY-supply = <&DISPLAY_reg>;
  706. status = "okay";
  707. };
  708. &ssi2 {
  709. status = "okay";
  710. };