at91sam9263.dtsi 28 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034
  1. /*
  2. * at91sam9263.dtsi - Device Tree Include file for AT91SAM9263 family SoC
  3. *
  4. * Copyright (C) 2012 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
  5. *
  6. * Licensed under GPLv2 only.
  7. */
  8. #include "skeleton.dtsi"
  9. #include <dt-bindings/pinctrl/at91.h>
  10. #include <dt-bindings/interrupt-controller/irq.h>
  11. #include <dt-bindings/gpio/gpio.h>
  12. #include <dt-bindings/clock/at91.h>
  13. / {
  14. model = "Atmel AT91SAM9263 family SoC";
  15. compatible = "atmel,at91sam9263";
  16. interrupt-parent = <&aic>;
  17. aliases {
  18. serial0 = &dbgu;
  19. serial1 = &usart0;
  20. serial2 = &usart1;
  21. serial3 = &usart2;
  22. gpio0 = &pioA;
  23. gpio1 = &pioB;
  24. gpio2 = &pioC;
  25. gpio3 = &pioD;
  26. gpio4 = &pioE;
  27. tcb0 = &tcb0;
  28. i2c0 = &i2c0;
  29. ssc0 = &ssc0;
  30. ssc1 = &ssc1;
  31. pwm0 = &pwm0;
  32. };
  33. cpus {
  34. #address-cells = <0>;
  35. #size-cells = <0>;
  36. cpu {
  37. compatible = "arm,arm926ej-s";
  38. device_type = "cpu";
  39. };
  40. };
  41. memory {
  42. reg = <0x20000000 0x08000000>;
  43. };
  44. clocks {
  45. main_xtal: main_xtal {
  46. compatible = "fixed-clock";
  47. #clock-cells = <0>;
  48. clock-frequency = <0>;
  49. };
  50. slow_xtal: slow_xtal {
  51. compatible = "fixed-clock";
  52. #clock-cells = <0>;
  53. clock-frequency = <0>;
  54. };
  55. };
  56. sram0: sram@00300000 {
  57. compatible = "mmio-sram";
  58. reg = <0x00300000 0x14000>;
  59. };
  60. sram1: sram@00500000 {
  61. compatible = "mmio-sram";
  62. reg = <0x00500000 0x4000>;
  63. };
  64. ahb {
  65. compatible = "simple-bus";
  66. #address-cells = <1>;
  67. #size-cells = <1>;
  68. ranges;
  69. apb {
  70. compatible = "simple-bus";
  71. #address-cells = <1>;
  72. #size-cells = <1>;
  73. ranges;
  74. aic: interrupt-controller@fffff000 {
  75. #interrupt-cells = <3>;
  76. compatible = "atmel,at91rm9200-aic";
  77. interrupt-controller;
  78. reg = <0xfffff000 0x200>;
  79. atmel,external-irqs = <30 31>;
  80. };
  81. pmc: pmc@fffffc00 {
  82. compatible = "atmel,at91rm9200-pmc", "syscon";
  83. reg = <0xfffffc00 0x100>;
  84. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  85. interrupt-controller;
  86. #address-cells = <1>;
  87. #size-cells = <0>;
  88. #interrupt-cells = <1>;
  89. main_osc: main_osc {
  90. compatible = "atmel,at91rm9200-clk-main-osc";
  91. #clock-cells = <0>;
  92. interrupts-extended = <&pmc AT91_PMC_MOSCS>;
  93. clocks = <&main_xtal>;
  94. };
  95. main: mainck {
  96. compatible = "atmel,at91rm9200-clk-main";
  97. #clock-cells = <0>;
  98. clocks = <&main_osc>;
  99. };
  100. plla: pllack {
  101. compatible = "atmel,at91rm9200-clk-pll";
  102. #clock-cells = <0>;
  103. interrupts-extended = <&pmc AT91_PMC_LOCKA>;
  104. clocks = <&main>;
  105. reg = <0>;
  106. atmel,clk-input-range = <1000000 32000000>;
  107. #atmel,pll-clk-output-range-cells = <4>;
  108. atmel,pll-clk-output-ranges = <80000000 200000000 0 1>,
  109. <190000000 240000000 2 1>;
  110. };
  111. pllb: pllbck {
  112. compatible = "atmel,at91rm9200-clk-pll";
  113. #clock-cells = <0>;
  114. interrupts-extended = <&pmc AT91_PMC_LOCKB>;
  115. clocks = <&main>;
  116. reg = <1>;
  117. atmel,clk-input-range = <1000000 32000000>;
  118. #atmel,pll-clk-output-range-cells = <4>;
  119. atmel,pll-clk-output-ranges = <80000000 200000000 0 1>,
  120. <190000000 240000000 2 1>;
  121. };
  122. mck: masterck {
  123. compatible = "atmel,at91rm9200-clk-master";
  124. #clock-cells = <0>;
  125. interrupts-extended = <&pmc AT91_PMC_MCKRDY>;
  126. clocks = <&slow_xtal>, <&main>, <&plla>, <&pllb>;
  127. atmel,clk-output-range = <0 120000000>;
  128. atmel,clk-divisors = <1 2 4 0>;
  129. };
  130. usb: usbck {
  131. compatible = "atmel,at91rm9200-clk-usb";
  132. #clock-cells = <0>;
  133. atmel,clk-divisors = <1 2 4 0>;
  134. clocks = <&pllb>;
  135. };
  136. prog: progck {
  137. compatible = "atmel,at91rm9200-clk-programmable";
  138. #address-cells = <1>;
  139. #size-cells = <0>;
  140. interrupt-parent = <&pmc>;
  141. clocks = <&slow_xtal>, <&main>, <&plla>, <&pllb>;
  142. prog0: prog0 {
  143. #clock-cells = <0>;
  144. reg = <0>;
  145. interrupts = <AT91_PMC_PCKRDY(0)>;
  146. };
  147. prog1: prog1 {
  148. #clock-cells = <0>;
  149. reg = <1>;
  150. interrupts = <AT91_PMC_PCKRDY(1)>;
  151. };
  152. prog2: prog2 {
  153. #clock-cells = <0>;
  154. reg = <2>;
  155. interrupts = <AT91_PMC_PCKRDY(2)>;
  156. };
  157. prog3: prog3 {
  158. #clock-cells = <0>;
  159. reg = <3>;
  160. interrupts = <AT91_PMC_PCKRDY(3)>;
  161. };
  162. };
  163. systemck {
  164. compatible = "atmel,at91rm9200-clk-system";
  165. #address-cells = <1>;
  166. #size-cells = <0>;
  167. uhpck: uhpck {
  168. #clock-cells = <0>;
  169. reg = <6>;
  170. clocks = <&usb>;
  171. };
  172. udpck: udpck {
  173. #clock-cells = <0>;
  174. reg = <7>;
  175. clocks = <&usb>;
  176. };
  177. pck0: pck0 {
  178. #clock-cells = <0>;
  179. reg = <8>;
  180. clocks = <&prog0>;
  181. };
  182. pck1: pck1 {
  183. #clock-cells = <0>;
  184. reg = <9>;
  185. clocks = <&prog1>;
  186. };
  187. pck2: pck2 {
  188. #clock-cells = <0>;
  189. reg = <10>;
  190. clocks = <&prog2>;
  191. };
  192. pck3: pck3 {
  193. #clock-cells = <0>;
  194. reg = <11>;
  195. clocks = <&prog3>;
  196. };
  197. };
  198. periphck {
  199. compatible = "atmel,at91rm9200-clk-peripheral";
  200. #address-cells = <1>;
  201. #size-cells = <0>;
  202. clocks = <&mck>;
  203. pioA_clk: pioA_clk {
  204. #clock-cells = <0>;
  205. reg = <2>;
  206. };
  207. pioB_clk: pioB_clk {
  208. #clock-cells = <0>;
  209. reg = <3>;
  210. };
  211. pioCDE_clk: pioCDE_clk {
  212. #clock-cells = <0>;
  213. reg = <4>;
  214. };
  215. usart0_clk: usart0_clk {
  216. #clock-cells = <0>;
  217. reg = <7>;
  218. };
  219. usart1_clk: usart1_clk {
  220. #clock-cells = <0>;
  221. reg = <8>;
  222. };
  223. usart2_clk: usart2_clk {
  224. #clock-cells = <0>;
  225. reg = <9>;
  226. };
  227. mci0_clk: mci0_clk {
  228. #clock-cells = <0>;
  229. reg = <10>;
  230. };
  231. mci1_clk: mci1_clk {
  232. #clock-cells = <0>;
  233. reg = <11>;
  234. };
  235. can_clk: can_clk {
  236. #clock-cells = <0>;
  237. reg = <12>;
  238. };
  239. twi0_clk: twi0_clk {
  240. #clock-cells = <0>;
  241. reg = <13>;
  242. };
  243. spi0_clk: spi0_clk {
  244. #clock-cells = <0>;
  245. reg = <14>;
  246. };
  247. spi1_clk: spi1_clk {
  248. #clock-cells = <0>;
  249. reg = <15>;
  250. };
  251. ssc0_clk: ssc0_clk {
  252. #clock-cells = <0>;
  253. reg = <16>;
  254. };
  255. ssc1_clk: ssc1_clk {
  256. #clock-cells = <0>;
  257. reg = <17>;
  258. };
  259. ac97_clk: ac97_clk {
  260. #clock-cells = <0>;
  261. reg = <18>;
  262. };
  263. tcb_clk: tcb_clk {
  264. #clock-cells = <0>;
  265. reg = <19>;
  266. };
  267. pwm_clk: pwm_clk {
  268. #clock-cells = <0>;
  269. reg = <20>;
  270. };
  271. macb0_clk: macb0_clk {
  272. #clock-cells = <0>;
  273. reg = <21>;
  274. };
  275. g2de_clk: g2de_clk {
  276. #clock-cells = <0>;
  277. reg = <23>;
  278. };
  279. udc_clk: udc_clk {
  280. #clock-cells = <0>;
  281. reg = <24>;
  282. };
  283. isi_clk: isi_clk {
  284. #clock-cells = <0>;
  285. reg = <25>;
  286. };
  287. lcd_clk: lcd_clk {
  288. #clock-cells = <0>;
  289. reg = <26>;
  290. };
  291. dma_clk: dma_clk {
  292. #clock-cells = <0>;
  293. reg = <27>;
  294. };
  295. ohci_clk: ohci_clk {
  296. #clock-cells = <0>;
  297. reg = <29>;
  298. };
  299. };
  300. };
  301. ramc0: ramc@ffffe200 {
  302. compatible = "atmel,at91sam9260-sdramc";
  303. reg = <0xffffe200 0x200>;
  304. };
  305. ramc1: ramc@ffffe800 {
  306. compatible = "atmel,at91sam9260-sdramc";
  307. reg = <0xffffe800 0x200>;
  308. };
  309. pit: timer@fffffd30 {
  310. compatible = "atmel,at91sam9260-pit";
  311. reg = <0xfffffd30 0xf>;
  312. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  313. clocks = <&mck>;
  314. };
  315. tcb0: timer@fff7c000 {
  316. compatible = "atmel,at91rm9200-tcb";
  317. reg = <0xfff7c000 0x100>;
  318. interrupts = <19 IRQ_TYPE_LEVEL_HIGH 0>;
  319. clocks = <&tcb_clk>, <&slow_xtal>;
  320. clock-names = "t0_clk", "slow_clk";
  321. };
  322. rstc@fffffd00 {
  323. compatible = "atmel,at91sam9260-rstc";
  324. reg = <0xfffffd00 0x10>;
  325. clocks = <&slow_xtal>;
  326. };
  327. shdwc@fffffd10 {
  328. compatible = "atmel,at91sam9260-shdwc";
  329. reg = <0xfffffd10 0x10>;
  330. clocks = <&slow_xtal>;
  331. };
  332. pinctrl@fffff200 {
  333. #address-cells = <1>;
  334. #size-cells = <1>;
  335. compatible = "atmel,at91rm9200-pinctrl", "simple-bus";
  336. ranges = <0xfffff200 0xfffff200 0xa00>;
  337. atmel,mux-mask = <
  338. /* A B */
  339. 0xfffffffb 0xffffe07f /* pioA */
  340. 0x0007ffff 0x39072fff /* pioB */
  341. 0xffffffff 0x3ffffff8 /* pioC */
  342. 0xfffffbff 0xffffffff /* pioD */
  343. 0xffe00fff 0xfbfcff00 /* pioE */
  344. >;
  345. /* shared pinctrl settings */
  346. dbgu {
  347. pinctrl_dbgu: dbgu-0 {
  348. atmel,pins =
  349. <AT91_PIOC 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC30 periph A */
  350. AT91_PIOC 31 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PC31 periph with pullup */
  351. };
  352. };
  353. usart0 {
  354. pinctrl_usart0: usart0-0 {
  355. atmel,pins =
  356. <AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA26 periph A with pullup */
  357. AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA27 periph A */
  358. };
  359. pinctrl_usart0_rts: usart0_rts-0 {
  360. atmel,pins =
  361. <AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA28 periph A */
  362. };
  363. pinctrl_usart0_cts: usart0_cts-0 {
  364. atmel,pins =
  365. <AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA29 periph A */
  366. };
  367. };
  368. usart1 {
  369. pinctrl_usart1: usart1-0 {
  370. atmel,pins =
  371. <AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD0 periph A with pullup */
  372. AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD1 periph A */
  373. };
  374. pinctrl_usart1_rts: usart1_rts-0 {
  375. atmel,pins =
  376. <AT91_PIOD 7 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD7 periph B */
  377. };
  378. pinctrl_usart1_cts: usart1_cts-0 {
  379. atmel,pins =
  380. <AT91_PIOD 8 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD8 periph B */
  381. };
  382. };
  383. usart2 {
  384. pinctrl_usart2: usart2-0 {
  385. atmel,pins =
  386. <AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD2 periph A with pullup */
  387. AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD3 periph A */
  388. };
  389. pinctrl_usart2_rts: usart2_rts-0 {
  390. atmel,pins =
  391. <AT91_PIOD 5 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD5 periph B */
  392. };
  393. pinctrl_usart2_cts: usart2_cts-0 {
  394. atmel,pins =
  395. <AT91_PIOD 6 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD6 periph B */
  396. };
  397. };
  398. nand {
  399. pinctrl_nand: nand-0 {
  400. atmel,pins =
  401. <AT91_PIOA 22 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP /* PA22 gpio RDY pin pull_up*/
  402. AT91_PIOD 15 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>; /* PD15 gpio enable pin pull_up */
  403. };
  404. };
  405. macb {
  406. pinctrl_macb_rmii: macb_rmii-0 {
  407. atmel,pins =
  408. <AT91_PIOC 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC25 periph B */
  409. AT91_PIOE 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE21 periph A */
  410. AT91_PIOE 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE23 periph A */
  411. AT91_PIOE 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE24 periph A */
  412. AT91_PIOE 25 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE25 periph A */
  413. AT91_PIOE 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE26 periph A */
  414. AT91_PIOE 27 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE27 periph A */
  415. AT91_PIOE 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE28 periph A */
  416. AT91_PIOE 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* PE29 periph A */
  417. AT91_PIOE 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PE30 periph A */
  418. };
  419. pinctrl_macb_rmii_mii: macb_rmii_mii-0 {
  420. atmel,pins =
  421. <AT91_PIOC 20 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC20 periph B */
  422. AT91_PIOC 21 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC21 periph B */
  423. AT91_PIOC 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC22 periph B */
  424. AT91_PIOC 23 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC23 periph B */
  425. AT91_PIOC 24 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC24 periph B */
  426. AT91_PIOC 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC25 periph B */
  427. AT91_PIOC 27 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC27 periph B */
  428. AT91_PIOE 22 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PE22 periph B */
  429. };
  430. };
  431. mmc0 {
  432. pinctrl_mmc0_clk: mmc0_clk-0 {
  433. atmel,pins =
  434. <AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA12 periph A */
  435. };
  436. pinctrl_mmc0_slot0_cmd_dat0: mmc0_slot0_cmd_dat0-0 {
  437. atmel,pins =
  438. <AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA1 periph A with pullup */
  439. AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA0 periph A with pullup */
  440. };
  441. pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 {
  442. atmel,pins =
  443. <AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA3 periph A with pullup */
  444. AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA4 periph A with pullup */
  445. AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA5 periph A with pullup */
  446. };
  447. pinctrl_mmc0_slot1_cmd_dat0: mmc0_slot1_cmd_dat0-0 {
  448. atmel,pins =
  449. <AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA16 periph A with pullup */
  450. AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA17 periph A with pullup */
  451. };
  452. pinctrl_mmc0_slot1_dat1_3: mmc0_slot1_dat1_3-0 {
  453. atmel,pins =
  454. <AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA18 periph A with pullup */
  455. AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA19 periph A with pullup */
  456. AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA20 periph A with pullup */
  457. };
  458. };
  459. mmc1 {
  460. pinctrl_mmc1_clk: mmc1_clk-0 {
  461. atmel,pins =
  462. <AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA6 periph A */
  463. };
  464. pinctrl_mmc1_slot0_cmd_dat0: mmc1_slot0_cmd_dat0-0 {
  465. atmel,pins =
  466. <AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA7 periph A with pullup */
  467. AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA8 periph A with pullup */
  468. };
  469. pinctrl_mmc1_slot0_dat1_3: mmc1_slot0_dat1_3-0 {
  470. atmel,pins =
  471. <AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA9 periph A with pullup */
  472. AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA10 periph A with pullup */
  473. AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA11 periph A with pullup */
  474. };
  475. pinctrl_mmc1_slot1_cmd_dat0: mmc1_slot1_cmd_dat0-0 {
  476. atmel,pins =
  477. <AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA21 periph A with pullup */
  478. AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA22 periph A with pullup */
  479. };
  480. pinctrl_mmc1_slot1_dat1_3: mmc1_slot1_dat1_3-0 {
  481. atmel,pins =
  482. <AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA23 periph A with pullup */
  483. AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA24 periph A with pullup */
  484. AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA25 periph A with pullup */
  485. };
  486. };
  487. ssc0 {
  488. pinctrl_ssc0_tx: ssc0_tx-0 {
  489. atmel,pins =
  490. <AT91_PIOB 0 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB0 periph B */
  491. AT91_PIOB 1 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB1 periph B */
  492. AT91_PIOB 2 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB2 periph B */
  493. };
  494. pinctrl_ssc0_rx: ssc0_rx-0 {
  495. atmel,pins =
  496. <AT91_PIOB 3 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB3 periph B */
  497. AT91_PIOB 4 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB4 periph B */
  498. AT91_PIOB 5 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB5 periph B */
  499. };
  500. };
  501. ssc1 {
  502. pinctrl_ssc1_tx: ssc1_tx-0 {
  503. atmel,pins =
  504. <AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB6 periph A */
  505. AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB7 periph A */
  506. AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB8 periph A */
  507. };
  508. pinctrl_ssc1_rx: ssc1_rx-0 {
  509. atmel,pins =
  510. <AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A */
  511. AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB10 periph A */
  512. AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB11 periph A */
  513. };
  514. };
  515. spi0 {
  516. pinctrl_spi0: spi0-0 {
  517. atmel,pins =
  518. <AT91_PIOA 0 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA0 periph B SPI0_MISO pin */
  519. AT91_PIOA 1 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA1 periph B SPI0_MOSI pin */
  520. AT91_PIOA 2 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA2 periph B SPI0_SPCK pin */
  521. };
  522. };
  523. spi1 {
  524. pinctrl_spi1: spi1-0 {
  525. atmel,pins =
  526. <AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A SPI1_MISO pin */
  527. AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A SPI1_MOSI pin */
  528. AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB14 periph A SPI1_SPCK pin */
  529. };
  530. };
  531. tcb0 {
  532. pinctrl_tcb0_tclk0: tcb0_tclk0-0 {
  533. atmel,pins = <AT91_PIOB 28 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  534. };
  535. pinctrl_tcb0_tclk1: tcb0_tclk1-0 {
  536. atmel,pins = <AT91_PIOC 28 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  537. };
  538. pinctrl_tcb0_tclk2: tcb0_tclk2-0 {
  539. atmel,pins = <AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  540. };
  541. pinctrl_tcb0_tioa0: tcb0_tioa0-0 {
  542. atmel,pins = <AT91_PIOE 18 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  543. };
  544. pinctrl_tcb0_tioa1: tcb0_tioa1-0 {
  545. atmel,pins = <AT91_PIOE 8 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  546. };
  547. pinctrl_tcb0_tioa2: tcb0_tioa2-0 {
  548. atmel,pins = <AT91_PIOB 17 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  549. };
  550. pinctrl_tcb0_tiob0: tcb0_tiob0-0 {
  551. atmel,pins = <AT91_PIOE 19 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  552. };
  553. pinctrl_tcb0_tiob1: tcb0_tiob1-0 {
  554. atmel,pins = <AT91_PIOE 9 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  555. };
  556. pinctrl_tcb0_tiob2: tcb0_tiob2-0 {
  557. atmel,pins = <AT91_PIOB 18 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  558. };
  559. };
  560. fb {
  561. pinctrl_fb: fb-0 {
  562. atmel,pins =
  563. <AT91_PIOC 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC1 periph A */
  564. AT91_PIOC 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC2 periph A */
  565. AT91_PIOC 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC3 periph A */
  566. AT91_PIOB 9 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB9 periph B */
  567. AT91_PIOC 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC6 periph A */
  568. AT91_PIOC 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC7 periph A */
  569. AT91_PIOC 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC8 periph A */
  570. AT91_PIOC 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC9 periph A */
  571. AT91_PIOC 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC10 periph A */
  572. AT91_PIOC 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC11 periph A */
  573. AT91_PIOC 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC14 periph A */
  574. AT91_PIOC 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC15 periph A */
  575. AT91_PIOC 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC16 periph A */
  576. AT91_PIOC 12 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC12 periph B */
  577. AT91_PIOC 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC18 periph A */
  578. AT91_PIOC 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC19 periph A */
  579. AT91_PIOC 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC22 periph A */
  580. AT91_PIOC 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC23 periph A */
  581. AT91_PIOC 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC24 periph A */
  582. AT91_PIOC 17 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC17 periph B */
  583. AT91_PIOC 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC26 periph A */
  584. AT91_PIOC 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC27 periph A */
  585. };
  586. };
  587. can {
  588. pinctrl_can_rx_tx: can_rx_tx {
  589. atmel,pins =
  590. <AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* CANRX, conflicts with IRQ0 */
  591. AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* CANTX, conflicts with PCK0 */
  592. };
  593. };
  594. ac97 {
  595. pinctrl_ac97: ac97-0 {
  596. atmel,pins =
  597. <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A AC97FS pin */
  598. AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A AC97CK pin */
  599. AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB14 periph A AC97TX pin */
  600. AT91_PIOB 3 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB14 periph A AC97RX pin */
  601. };
  602. };
  603. pioA: gpio@fffff200 {
  604. compatible = "atmel,at91rm9200-gpio";
  605. reg = <0xfffff200 0x200>;
  606. interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
  607. #gpio-cells = <2>;
  608. gpio-controller;
  609. interrupt-controller;
  610. #interrupt-cells = <2>;
  611. clocks = <&pioA_clk>;
  612. };
  613. pioB: gpio@fffff400 {
  614. compatible = "atmel,at91rm9200-gpio";
  615. reg = <0xfffff400 0x200>;
  616. interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
  617. #gpio-cells = <2>;
  618. gpio-controller;
  619. interrupt-controller;
  620. #interrupt-cells = <2>;
  621. clocks = <&pioB_clk>;
  622. };
  623. pioC: gpio@fffff600 {
  624. compatible = "atmel,at91rm9200-gpio";
  625. reg = <0xfffff600 0x200>;
  626. interrupts = <4 IRQ_TYPE_LEVEL_HIGH 1>;
  627. #gpio-cells = <2>;
  628. gpio-controller;
  629. interrupt-controller;
  630. #interrupt-cells = <2>;
  631. clocks = <&pioCDE_clk>;
  632. };
  633. pioD: gpio@fffff800 {
  634. compatible = "atmel,at91rm9200-gpio";
  635. reg = <0xfffff800 0x200>;
  636. interrupts = <4 IRQ_TYPE_LEVEL_HIGH 1>;
  637. #gpio-cells = <2>;
  638. gpio-controller;
  639. interrupt-controller;
  640. #interrupt-cells = <2>;
  641. clocks = <&pioCDE_clk>;
  642. };
  643. pioE: gpio@fffffa00 {
  644. compatible = "atmel,at91rm9200-gpio";
  645. reg = <0xfffffa00 0x200>;
  646. interrupts = <4 IRQ_TYPE_LEVEL_HIGH 1>;
  647. #gpio-cells = <2>;
  648. gpio-controller;
  649. interrupt-controller;
  650. #interrupt-cells = <2>;
  651. clocks = <&pioCDE_clk>;
  652. };
  653. };
  654. dbgu: serial@ffffee00 {
  655. compatible = "atmel,at91sam9260-dbgu", "atmel,at91sam9260-usart";
  656. reg = <0xffffee00 0x200>;
  657. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  658. pinctrl-names = "default";
  659. pinctrl-0 = <&pinctrl_dbgu>;
  660. clocks = <&mck>;
  661. clock-names = "usart";
  662. status = "disabled";
  663. };
  664. usart0: serial@fff8c000 {
  665. compatible = "atmel,at91sam9260-usart";
  666. reg = <0xfff8c000 0x200>;
  667. interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>;
  668. atmel,use-dma-rx;
  669. atmel,use-dma-tx;
  670. pinctrl-names = "default";
  671. pinctrl-0 = <&pinctrl_usart0>;
  672. clocks = <&usart0_clk>;
  673. clock-names = "usart";
  674. status = "disabled";
  675. };
  676. usart1: serial@fff90000 {
  677. compatible = "atmel,at91sam9260-usart";
  678. reg = <0xfff90000 0x200>;
  679. interrupts = <8 IRQ_TYPE_LEVEL_HIGH 5>;
  680. atmel,use-dma-rx;
  681. atmel,use-dma-tx;
  682. pinctrl-names = "default";
  683. pinctrl-0 = <&pinctrl_usart1>;
  684. clocks = <&usart1_clk>;
  685. clock-names = "usart";
  686. status = "disabled";
  687. };
  688. usart2: serial@fff94000 {
  689. compatible = "atmel,at91sam9260-usart";
  690. reg = <0xfff94000 0x200>;
  691. interrupts = <9 IRQ_TYPE_LEVEL_HIGH 5>;
  692. atmel,use-dma-rx;
  693. atmel,use-dma-tx;
  694. pinctrl-names = "default";
  695. pinctrl-0 = <&pinctrl_usart2>;
  696. clocks = <&usart2_clk>;
  697. clock-names = "usart";
  698. status = "disabled";
  699. };
  700. ssc0: ssc@fff98000 {
  701. compatible = "atmel,at91rm9200-ssc";
  702. reg = <0xfff98000 0x4000>;
  703. interrupts = <16 IRQ_TYPE_LEVEL_HIGH 5>;
  704. pinctrl-names = "default";
  705. pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
  706. clocks = <&ssc0_clk>;
  707. clock-names = "pclk";
  708. status = "disabled";
  709. };
  710. ssc1: ssc@fff9c000 {
  711. compatible = "atmel,at91rm9200-ssc";
  712. reg = <0xfff9c000 0x4000>;
  713. interrupts = <17 IRQ_TYPE_LEVEL_HIGH 5>;
  714. pinctrl-names = "default";
  715. pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>;
  716. clocks = <&ssc1_clk>;
  717. clock-names = "pclk";
  718. status = "disabled";
  719. };
  720. ac97: sound@fffa0000 {
  721. compatible = "atmel,at91sam9263-ac97c";
  722. reg = <0xfffa0000 0x4000>;
  723. interrupts = <18 IRQ_TYPE_LEVEL_HIGH 5>;
  724. pinctrl-names = "default";
  725. pinctrl-0 = <&pinctrl_ac97>;
  726. clocks = <&ac97_clk>;
  727. clock-names = "ac97_clk";
  728. status = "disabled";
  729. };
  730. macb0: ethernet@fffbc000 {
  731. compatible = "cdns,at91sam9260-macb", "cdns,macb";
  732. reg = <0xfffbc000 0x100>;
  733. interrupts = <21 IRQ_TYPE_LEVEL_HIGH 3>;
  734. pinctrl-names = "default";
  735. pinctrl-0 = <&pinctrl_macb_rmii>;
  736. clocks = <&macb0_clk>, <&macb0_clk>;
  737. clock-names = "hclk", "pclk";
  738. status = "disabled";
  739. };
  740. usb1: gadget@fff78000 {
  741. compatible = "atmel,at91sam9263-udc";
  742. reg = <0xfff78000 0x4000>;
  743. interrupts = <24 IRQ_TYPE_LEVEL_HIGH 2>;
  744. clocks = <&udc_clk>, <&udpck>;
  745. clock-names = "pclk", "hclk";
  746. status = "disabled";
  747. };
  748. i2c0: i2c@fff88000 {
  749. compatible = "atmel,at91sam9260-i2c";
  750. reg = <0xfff88000 0x100>;
  751. interrupts = <13 IRQ_TYPE_LEVEL_HIGH 6>;
  752. #address-cells = <1>;
  753. #size-cells = <0>;
  754. clocks = <&twi0_clk>;
  755. status = "disabled";
  756. };
  757. mmc0: mmc@fff80000 {
  758. compatible = "atmel,hsmci";
  759. reg = <0xfff80000 0x600>;
  760. interrupts = <10 IRQ_TYPE_LEVEL_HIGH 0>;
  761. pinctrl-names = "default";
  762. #address-cells = <1>;
  763. #size-cells = <0>;
  764. clocks = <&mci0_clk>;
  765. clock-names = "mci_clk";
  766. status = "disabled";
  767. };
  768. mmc1: mmc@fff84000 {
  769. compatible = "atmel,hsmci";
  770. reg = <0xfff84000 0x600>;
  771. interrupts = <11 IRQ_TYPE_LEVEL_HIGH 0>;
  772. pinctrl-names = "default";
  773. #address-cells = <1>;
  774. #size-cells = <0>;
  775. clocks = <&mci1_clk>;
  776. clock-names = "mci_clk";
  777. status = "disabled";
  778. };
  779. watchdog@fffffd40 {
  780. compatible = "atmel,at91sam9260-wdt";
  781. reg = <0xfffffd40 0x10>;
  782. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  783. clocks = <&slow_xtal>;
  784. atmel,watchdog-type = "hardware";
  785. atmel,reset-type = "all";
  786. atmel,dbg-halt;
  787. status = "disabled";
  788. };
  789. spi0: spi@fffa4000 {
  790. #address-cells = <1>;
  791. #size-cells = <0>;
  792. compatible = "atmel,at91rm9200-spi";
  793. reg = <0xfffa4000 0x200>;
  794. interrupts = <14 IRQ_TYPE_LEVEL_HIGH 3>;
  795. pinctrl-names = "default";
  796. pinctrl-0 = <&pinctrl_spi0>;
  797. clocks = <&spi0_clk>;
  798. clock-names = "spi_clk";
  799. status = "disabled";
  800. };
  801. spi1: spi@fffa8000 {
  802. #address-cells = <1>;
  803. #size-cells = <0>;
  804. compatible = "atmel,at91rm9200-spi";
  805. reg = <0xfffa8000 0x200>;
  806. interrupts = <15 IRQ_TYPE_LEVEL_HIGH 3>;
  807. pinctrl-names = "default";
  808. pinctrl-0 = <&pinctrl_spi1>;
  809. clocks = <&spi1_clk>;
  810. clock-names = "spi_clk";
  811. status = "disabled";
  812. };
  813. pwm0: pwm@fffb8000 {
  814. compatible = "atmel,at91sam9rl-pwm";
  815. reg = <0xfffb8000 0x300>;
  816. interrupts = <20 IRQ_TYPE_LEVEL_HIGH 4>;
  817. #pwm-cells = <3>;
  818. clocks = <&pwm_clk>;
  819. clock-names = "pwm_clk";
  820. status = "disabled";
  821. };
  822. can: can@fffac000 {
  823. compatible = "atmel,at91sam9263-can";
  824. reg = <0xfffac000 0x300>;
  825. interrupts = <12 IRQ_TYPE_LEVEL_HIGH 3>;
  826. pinctrl-names = "default";
  827. pinctrl-0 = <&pinctrl_can_rx_tx>;
  828. clocks = <&can_clk>;
  829. clock-names = "can_clk";
  830. };
  831. rtc@fffffd20 {
  832. compatible = "atmel,at91sam9260-rtt";
  833. reg = <0xfffffd20 0x10>;
  834. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  835. clocks = <&slow_xtal>;
  836. status = "disabled";
  837. };
  838. rtc@fffffd50 {
  839. compatible = "atmel,at91sam9260-rtt";
  840. reg = <0xfffffd50 0x10>;
  841. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  842. clocks = <&slow_xtal>;
  843. status = "disabled";
  844. };
  845. gpbr: syscon@fffffd60 {
  846. compatible = "atmel,at91sam9260-gpbr", "syscon";
  847. reg = <0xfffffd60 0x50>;
  848. status = "disabled";
  849. };
  850. };
  851. fb0: fb@0x00700000 {
  852. compatible = "atmel,at91sam9263-lcdc";
  853. reg = <0x00700000 0x1000>;
  854. interrupts = <26 IRQ_TYPE_LEVEL_HIGH 3>;
  855. pinctrl-names = "default";
  856. pinctrl-0 = <&pinctrl_fb>;
  857. clocks = <&lcd_clk>, <&lcd_clk>;
  858. clock-names = "lcdc_clk", "hclk";
  859. status = "disabled";
  860. };
  861. nand0: nand@40000000 {
  862. compatible = "atmel,at91rm9200-nand";
  863. #address-cells = <1>;
  864. #size-cells = <1>;
  865. reg = <0x40000000 0x10000000
  866. 0xffffe000 0x200
  867. >;
  868. atmel,nand-addr-offset = <21>;
  869. atmel,nand-cmd-offset = <22>;
  870. pinctrl-names = "default";
  871. pinctrl-0 = <&pinctrl_nand>;
  872. gpios = <&pioA 22 GPIO_ACTIVE_HIGH
  873. &pioD 15 GPIO_ACTIVE_HIGH
  874. 0
  875. >;
  876. status = "disabled";
  877. };
  878. usb0: ohci@00a00000 {
  879. compatible = "atmel,at91rm9200-ohci", "usb-ohci";
  880. reg = <0x00a00000 0x100000>;
  881. interrupts = <29 IRQ_TYPE_LEVEL_HIGH 2>;
  882. clocks = <&ohci_clk>, <&ohci_clk>, <&uhpck>;
  883. clock-names = "ohci_clk", "hclk", "uhpck";
  884. status = "disabled";
  885. };
  886. };
  887. i2c@0 {
  888. compatible = "i2c-gpio";
  889. gpios = <&pioB 4 GPIO_ACTIVE_HIGH /* sda */
  890. &pioB 5 GPIO_ACTIVE_HIGH /* scl */
  891. >;
  892. i2c-gpio,sda-open-drain;
  893. i2c-gpio,scl-open-drain;
  894. i2c-gpio,delay-us = <2>; /* ~100 kHz */
  895. #address-cells = <1>;
  896. #size-cells = <0>;
  897. status = "disabled";
  898. };
  899. };