wm8961.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996
  1. /*
  2. * wm8961.c -- WM8961 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009-10 Wolfson Microelectronics, plc
  5. *
  6. * Author: Mark Brown
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * Currently unimplemented features:
  13. * - ALC
  14. */
  15. #include <linux/module.h>
  16. #include <linux/moduleparam.h>
  17. #include <linux/init.h>
  18. #include <linux/delay.h>
  19. #include <linux/pm.h>
  20. #include <linux/i2c.h>
  21. #include <linux/regmap.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/pcm.h>
  25. #include <sound/pcm_params.h>
  26. #include <sound/soc.h>
  27. #include <sound/initval.h>
  28. #include <sound/tlv.h>
  29. #include "wm8961.h"
  30. #define WM8961_MAX_REGISTER 0xFC
  31. static const struct reg_default wm8961_reg_defaults[] = {
  32. { 0, 0x009F }, /* R0 - Left Input volume */
  33. { 1, 0x009F }, /* R1 - Right Input volume */
  34. { 2, 0x0000 }, /* R2 - LOUT1 volume */
  35. { 3, 0x0000 }, /* R3 - ROUT1 volume */
  36. { 4, 0x0020 }, /* R4 - Clocking1 */
  37. { 5, 0x0008 }, /* R5 - ADC & DAC Control 1 */
  38. { 6, 0x0000 }, /* R6 - ADC & DAC Control 2 */
  39. { 7, 0x000A }, /* R7 - Audio Interface 0 */
  40. { 8, 0x01F4 }, /* R8 - Clocking2 */
  41. { 9, 0x0000 }, /* R9 - Audio Interface 1 */
  42. { 10, 0x00FF }, /* R10 - Left DAC volume */
  43. { 11, 0x00FF }, /* R11 - Right DAC volume */
  44. { 14, 0x0040 }, /* R14 - Audio Interface 2 */
  45. { 17, 0x007B }, /* R17 - ALC1 */
  46. { 18, 0x0000 }, /* R18 - ALC2 */
  47. { 19, 0x0032 }, /* R19 - ALC3 */
  48. { 20, 0x0000 }, /* R20 - Noise Gate */
  49. { 21, 0x00C0 }, /* R21 - Left ADC volume */
  50. { 22, 0x00C0 }, /* R22 - Right ADC volume */
  51. { 23, 0x0120 }, /* R23 - Additional control(1) */
  52. { 24, 0x0000 }, /* R24 - Additional control(2) */
  53. { 25, 0x0000 }, /* R25 - Pwr Mgmt (1) */
  54. { 26, 0x0000 }, /* R26 - Pwr Mgmt (2) */
  55. { 27, 0x0000 }, /* R27 - Additional Control (3) */
  56. { 28, 0x0000 }, /* R28 - Anti-pop */
  57. { 30, 0x005F }, /* R30 - Clocking 3 */
  58. { 32, 0x0000 }, /* R32 - ADCL signal path */
  59. { 33, 0x0000 }, /* R33 - ADCR signal path */
  60. { 40, 0x0000 }, /* R40 - LOUT2 volume */
  61. { 41, 0x0000 }, /* R41 - ROUT2 volume */
  62. { 47, 0x0000 }, /* R47 - Pwr Mgmt (3) */
  63. { 48, 0x0023 }, /* R48 - Additional Control (4) */
  64. { 49, 0x0000 }, /* R49 - Class D Control 1 */
  65. { 51, 0x0003 }, /* R51 - Class D Control 2 */
  66. { 56, 0x0106 }, /* R56 - Clocking 4 */
  67. { 57, 0x0000 }, /* R57 - DSP Sidetone 0 */
  68. { 58, 0x0000 }, /* R58 - DSP Sidetone 1 */
  69. { 60, 0x0000 }, /* R60 - DC Servo 0 */
  70. { 61, 0x0000 }, /* R61 - DC Servo 1 */
  71. { 63, 0x015E }, /* R63 - DC Servo 3 */
  72. { 65, 0x0010 }, /* R65 - DC Servo 5 */
  73. { 68, 0x0003 }, /* R68 - Analogue PGA Bias */
  74. { 69, 0x0000 }, /* R69 - Analogue HP 0 */
  75. { 71, 0x01FB }, /* R71 - Analogue HP 2 */
  76. { 72, 0x0000 }, /* R72 - Charge Pump 1 */
  77. { 82, 0x0000 }, /* R82 - Charge Pump B */
  78. { 87, 0x0000 }, /* R87 - Write Sequencer 1 */
  79. { 88, 0x0000 }, /* R88 - Write Sequencer 2 */
  80. { 89, 0x0000 }, /* R89 - Write Sequencer 3 */
  81. { 90, 0x0000 }, /* R90 - Write Sequencer 4 */
  82. { 91, 0x0000 }, /* R91 - Write Sequencer 5 */
  83. { 92, 0x0000 }, /* R92 - Write Sequencer 6 */
  84. { 93, 0x0000 }, /* R93 - Write Sequencer 7 */
  85. { 252, 0x0001 }, /* R252 - General test 1 */
  86. };
  87. struct wm8961_priv {
  88. struct regmap *regmap;
  89. int sysclk;
  90. };
  91. static bool wm8961_volatile(struct device *dev, unsigned int reg)
  92. {
  93. switch (reg) {
  94. case WM8961_SOFTWARE_RESET:
  95. case WM8961_WRITE_SEQUENCER_7:
  96. case WM8961_DC_SERVO_1:
  97. return true;
  98. default:
  99. return false;
  100. }
  101. }
  102. static bool wm8961_readable(struct device *dev, unsigned int reg)
  103. {
  104. switch (reg) {
  105. case WM8961_LEFT_INPUT_VOLUME:
  106. case WM8961_RIGHT_INPUT_VOLUME:
  107. case WM8961_LOUT1_VOLUME:
  108. case WM8961_ROUT1_VOLUME:
  109. case WM8961_CLOCKING1:
  110. case WM8961_ADC_DAC_CONTROL_1:
  111. case WM8961_ADC_DAC_CONTROL_2:
  112. case WM8961_AUDIO_INTERFACE_0:
  113. case WM8961_CLOCKING2:
  114. case WM8961_AUDIO_INTERFACE_1:
  115. case WM8961_LEFT_DAC_VOLUME:
  116. case WM8961_RIGHT_DAC_VOLUME:
  117. case WM8961_AUDIO_INTERFACE_2:
  118. case WM8961_SOFTWARE_RESET:
  119. case WM8961_ALC1:
  120. case WM8961_ALC2:
  121. case WM8961_ALC3:
  122. case WM8961_NOISE_GATE:
  123. case WM8961_LEFT_ADC_VOLUME:
  124. case WM8961_RIGHT_ADC_VOLUME:
  125. case WM8961_ADDITIONAL_CONTROL_1:
  126. case WM8961_ADDITIONAL_CONTROL_2:
  127. case WM8961_PWR_MGMT_1:
  128. case WM8961_PWR_MGMT_2:
  129. case WM8961_ADDITIONAL_CONTROL_3:
  130. case WM8961_ANTI_POP:
  131. case WM8961_CLOCKING_3:
  132. case WM8961_ADCL_SIGNAL_PATH:
  133. case WM8961_ADCR_SIGNAL_PATH:
  134. case WM8961_LOUT2_VOLUME:
  135. case WM8961_ROUT2_VOLUME:
  136. case WM8961_PWR_MGMT_3:
  137. case WM8961_ADDITIONAL_CONTROL_4:
  138. case WM8961_CLASS_D_CONTROL_1:
  139. case WM8961_CLASS_D_CONTROL_2:
  140. case WM8961_CLOCKING_4:
  141. case WM8961_DSP_SIDETONE_0:
  142. case WM8961_DSP_SIDETONE_1:
  143. case WM8961_DC_SERVO_0:
  144. case WM8961_DC_SERVO_1:
  145. case WM8961_DC_SERVO_3:
  146. case WM8961_DC_SERVO_5:
  147. case WM8961_ANALOGUE_PGA_BIAS:
  148. case WM8961_ANALOGUE_HP_0:
  149. case WM8961_ANALOGUE_HP_2:
  150. case WM8961_CHARGE_PUMP_1:
  151. case WM8961_CHARGE_PUMP_B:
  152. case WM8961_WRITE_SEQUENCER_1:
  153. case WM8961_WRITE_SEQUENCER_2:
  154. case WM8961_WRITE_SEQUENCER_3:
  155. case WM8961_WRITE_SEQUENCER_4:
  156. case WM8961_WRITE_SEQUENCER_5:
  157. case WM8961_WRITE_SEQUENCER_6:
  158. case WM8961_WRITE_SEQUENCER_7:
  159. case WM8961_GENERAL_TEST_1:
  160. return true;
  161. default:
  162. return false;
  163. }
  164. }
  165. /*
  166. * The headphone output supports special anti-pop sequences giving
  167. * silent power up and power down.
  168. */
  169. static int wm8961_hp_event(struct snd_soc_dapm_widget *w,
  170. struct snd_kcontrol *kcontrol, int event)
  171. {
  172. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  173. u16 hp_reg = snd_soc_read(codec, WM8961_ANALOGUE_HP_0);
  174. u16 cp_reg = snd_soc_read(codec, WM8961_CHARGE_PUMP_1);
  175. u16 pwr_reg = snd_soc_read(codec, WM8961_PWR_MGMT_2);
  176. u16 dcs_reg = snd_soc_read(codec, WM8961_DC_SERVO_1);
  177. int timeout = 500;
  178. if (event & SND_SOC_DAPM_POST_PMU) {
  179. /* Make sure the output is shorted */
  180. hp_reg &= ~(WM8961_HPR_RMV_SHORT | WM8961_HPL_RMV_SHORT);
  181. snd_soc_write(codec, WM8961_ANALOGUE_HP_0, hp_reg);
  182. /* Enable the charge pump */
  183. cp_reg |= WM8961_CP_ENA;
  184. snd_soc_write(codec, WM8961_CHARGE_PUMP_1, cp_reg);
  185. mdelay(5);
  186. /* Enable the PGA */
  187. pwr_reg |= WM8961_LOUT1_PGA | WM8961_ROUT1_PGA;
  188. snd_soc_write(codec, WM8961_PWR_MGMT_2, pwr_reg);
  189. /* Enable the amplifier */
  190. hp_reg |= WM8961_HPR_ENA | WM8961_HPL_ENA;
  191. snd_soc_write(codec, WM8961_ANALOGUE_HP_0, hp_reg);
  192. /* Second stage enable */
  193. hp_reg |= WM8961_HPR_ENA_DLY | WM8961_HPL_ENA_DLY;
  194. snd_soc_write(codec, WM8961_ANALOGUE_HP_0, hp_reg);
  195. /* Enable the DC servo & trigger startup */
  196. dcs_reg |=
  197. WM8961_DCS_ENA_CHAN_HPR | WM8961_DCS_TRIG_STARTUP_HPR |
  198. WM8961_DCS_ENA_CHAN_HPL | WM8961_DCS_TRIG_STARTUP_HPL;
  199. dev_dbg(codec->dev, "Enabling DC servo\n");
  200. snd_soc_write(codec, WM8961_DC_SERVO_1, dcs_reg);
  201. do {
  202. msleep(1);
  203. dcs_reg = snd_soc_read(codec, WM8961_DC_SERVO_1);
  204. } while (--timeout &&
  205. dcs_reg & (WM8961_DCS_TRIG_STARTUP_HPR |
  206. WM8961_DCS_TRIG_STARTUP_HPL));
  207. if (dcs_reg & (WM8961_DCS_TRIG_STARTUP_HPR |
  208. WM8961_DCS_TRIG_STARTUP_HPL))
  209. dev_err(codec->dev, "DC servo timed out\n");
  210. else
  211. dev_dbg(codec->dev, "DC servo startup complete\n");
  212. /* Enable the output stage */
  213. hp_reg |= WM8961_HPR_ENA_OUTP | WM8961_HPL_ENA_OUTP;
  214. snd_soc_write(codec, WM8961_ANALOGUE_HP_0, hp_reg);
  215. /* Remove the short on the output stage */
  216. hp_reg |= WM8961_HPR_RMV_SHORT | WM8961_HPL_RMV_SHORT;
  217. snd_soc_write(codec, WM8961_ANALOGUE_HP_0, hp_reg);
  218. }
  219. if (event & SND_SOC_DAPM_PRE_PMD) {
  220. /* Short the output */
  221. hp_reg &= ~(WM8961_HPR_RMV_SHORT | WM8961_HPL_RMV_SHORT);
  222. snd_soc_write(codec, WM8961_ANALOGUE_HP_0, hp_reg);
  223. /* Disable the output stage */
  224. hp_reg &= ~(WM8961_HPR_ENA_OUTP | WM8961_HPL_ENA_OUTP);
  225. snd_soc_write(codec, WM8961_ANALOGUE_HP_0, hp_reg);
  226. /* Disable DC offset cancellation */
  227. dcs_reg &= ~(WM8961_DCS_ENA_CHAN_HPR |
  228. WM8961_DCS_ENA_CHAN_HPL);
  229. snd_soc_write(codec, WM8961_DC_SERVO_1, dcs_reg);
  230. /* Finish up */
  231. hp_reg &= ~(WM8961_HPR_ENA_DLY | WM8961_HPR_ENA |
  232. WM8961_HPL_ENA_DLY | WM8961_HPL_ENA);
  233. snd_soc_write(codec, WM8961_ANALOGUE_HP_0, hp_reg);
  234. /* Disable the PGA */
  235. pwr_reg &= ~(WM8961_LOUT1_PGA | WM8961_ROUT1_PGA);
  236. snd_soc_write(codec, WM8961_PWR_MGMT_2, pwr_reg);
  237. /* Disable the charge pump */
  238. dev_dbg(codec->dev, "Disabling charge pump\n");
  239. snd_soc_write(codec, WM8961_CHARGE_PUMP_1,
  240. cp_reg & ~WM8961_CP_ENA);
  241. }
  242. return 0;
  243. }
  244. static int wm8961_spk_event(struct snd_soc_dapm_widget *w,
  245. struct snd_kcontrol *kcontrol, int event)
  246. {
  247. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  248. u16 pwr_reg = snd_soc_read(codec, WM8961_PWR_MGMT_2);
  249. u16 spk_reg = snd_soc_read(codec, WM8961_CLASS_D_CONTROL_1);
  250. if (event & SND_SOC_DAPM_POST_PMU) {
  251. /* Enable the PGA */
  252. pwr_reg |= WM8961_SPKL_PGA | WM8961_SPKR_PGA;
  253. snd_soc_write(codec, WM8961_PWR_MGMT_2, pwr_reg);
  254. /* Enable the amplifier */
  255. spk_reg |= WM8961_SPKL_ENA | WM8961_SPKR_ENA;
  256. snd_soc_write(codec, WM8961_CLASS_D_CONTROL_1, spk_reg);
  257. }
  258. if (event & SND_SOC_DAPM_PRE_PMD) {
  259. /* Disable the amplifier */
  260. spk_reg &= ~(WM8961_SPKL_ENA | WM8961_SPKR_ENA);
  261. snd_soc_write(codec, WM8961_CLASS_D_CONTROL_1, spk_reg);
  262. /* Disable the PGA */
  263. pwr_reg &= ~(WM8961_SPKL_PGA | WM8961_SPKR_PGA);
  264. snd_soc_write(codec, WM8961_PWR_MGMT_2, pwr_reg);
  265. }
  266. return 0;
  267. }
  268. static const char *adc_hpf_text[] = {
  269. "Hi-fi", "Voice 1", "Voice 2", "Voice 3",
  270. };
  271. static SOC_ENUM_SINGLE_DECL(adc_hpf,
  272. WM8961_ADC_DAC_CONTROL_2, 7, adc_hpf_text);
  273. static const char *dac_deemph_text[] = {
  274. "None", "32kHz", "44.1kHz", "48kHz",
  275. };
  276. static SOC_ENUM_SINGLE_DECL(dac_deemph,
  277. WM8961_ADC_DAC_CONTROL_1, 1, dac_deemph_text);
  278. static const DECLARE_TLV_DB_SCALE(out_tlv, -12100, 100, 1);
  279. static const DECLARE_TLV_DB_SCALE(hp_sec_tlv, -700, 100, 0);
  280. static const DECLARE_TLV_DB_SCALE(adc_tlv, -7200, 75, 1);
  281. static const DECLARE_TLV_DB_SCALE(sidetone_tlv, -3600, 300, 0);
  282. static const DECLARE_TLV_DB_RANGE(boost_tlv,
  283. 0, 0, TLV_DB_SCALE_ITEM(0, 0, 0),
  284. 1, 1, TLV_DB_SCALE_ITEM(13, 0, 0),
  285. 2, 2, TLV_DB_SCALE_ITEM(20, 0, 0),
  286. 3, 3, TLV_DB_SCALE_ITEM(29, 0, 0)
  287. );
  288. static const DECLARE_TLV_DB_SCALE(pga_tlv, -2325, 75, 0);
  289. static const struct snd_kcontrol_new wm8961_snd_controls[] = {
  290. SOC_DOUBLE_R_TLV("Headphone Volume", WM8961_LOUT1_VOLUME, WM8961_ROUT1_VOLUME,
  291. 0, 127, 0, out_tlv),
  292. SOC_DOUBLE_TLV("Headphone Secondary Volume", WM8961_ANALOGUE_HP_2,
  293. 6, 3, 7, 0, hp_sec_tlv),
  294. SOC_DOUBLE_R("Headphone ZC Switch", WM8961_LOUT1_VOLUME, WM8961_ROUT1_VOLUME,
  295. 7, 1, 0),
  296. SOC_DOUBLE_R_TLV("Speaker Volume", WM8961_LOUT2_VOLUME, WM8961_ROUT2_VOLUME,
  297. 0, 127, 0, out_tlv),
  298. SOC_DOUBLE_R("Speaker ZC Switch", WM8961_LOUT2_VOLUME, WM8961_ROUT2_VOLUME,
  299. 7, 1, 0),
  300. SOC_SINGLE("Speaker AC Gain", WM8961_CLASS_D_CONTROL_2, 0, 7, 0),
  301. SOC_SINGLE("DAC x128 OSR Switch", WM8961_ADC_DAC_CONTROL_2, 0, 1, 0),
  302. SOC_ENUM("DAC Deemphasis", dac_deemph),
  303. SOC_SINGLE("DAC Soft Mute Switch", WM8961_ADC_DAC_CONTROL_2, 3, 1, 0),
  304. SOC_DOUBLE_R_TLV("Sidetone Volume", WM8961_DSP_SIDETONE_0,
  305. WM8961_DSP_SIDETONE_1, 4, 12, 0, sidetone_tlv),
  306. SOC_SINGLE("ADC High Pass Filter Switch", WM8961_ADC_DAC_CONTROL_1, 0, 1, 0),
  307. SOC_ENUM("ADC High Pass Filter Mode", adc_hpf),
  308. SOC_DOUBLE_R_TLV("Capture Volume",
  309. WM8961_LEFT_ADC_VOLUME, WM8961_RIGHT_ADC_VOLUME,
  310. 1, 119, 0, adc_tlv),
  311. SOC_DOUBLE_R_TLV("Capture Boost Volume",
  312. WM8961_ADCL_SIGNAL_PATH, WM8961_ADCR_SIGNAL_PATH,
  313. 4, 3, 0, boost_tlv),
  314. SOC_DOUBLE_R_TLV("Capture PGA Volume",
  315. WM8961_LEFT_INPUT_VOLUME, WM8961_RIGHT_INPUT_VOLUME,
  316. 0, 62, 0, pga_tlv),
  317. SOC_DOUBLE_R("Capture PGA ZC Switch",
  318. WM8961_LEFT_INPUT_VOLUME, WM8961_RIGHT_INPUT_VOLUME,
  319. 6, 1, 1),
  320. SOC_DOUBLE_R("Capture PGA Switch",
  321. WM8961_LEFT_INPUT_VOLUME, WM8961_RIGHT_INPUT_VOLUME,
  322. 7, 1, 1),
  323. };
  324. static const char *sidetone_text[] = {
  325. "None", "Left", "Right"
  326. };
  327. static SOC_ENUM_SINGLE_DECL(dacl_sidetone,
  328. WM8961_DSP_SIDETONE_0, 2, sidetone_text);
  329. static SOC_ENUM_SINGLE_DECL(dacr_sidetone,
  330. WM8961_DSP_SIDETONE_1, 2, sidetone_text);
  331. static const struct snd_kcontrol_new dacl_mux =
  332. SOC_DAPM_ENUM("DACL Sidetone", dacl_sidetone);
  333. static const struct snd_kcontrol_new dacr_mux =
  334. SOC_DAPM_ENUM("DACR Sidetone", dacr_sidetone);
  335. static const struct snd_soc_dapm_widget wm8961_dapm_widgets[] = {
  336. SND_SOC_DAPM_INPUT("LINPUT"),
  337. SND_SOC_DAPM_INPUT("RINPUT"),
  338. SND_SOC_DAPM_SUPPLY("CLK_DSP", WM8961_CLOCKING2, 4, 0, NULL, 0),
  339. SND_SOC_DAPM_PGA("Left Input", WM8961_PWR_MGMT_1, 5, 0, NULL, 0),
  340. SND_SOC_DAPM_PGA("Right Input", WM8961_PWR_MGMT_1, 4, 0, NULL, 0),
  341. SND_SOC_DAPM_ADC("ADCL", "HiFi Capture", WM8961_PWR_MGMT_1, 3, 0),
  342. SND_SOC_DAPM_ADC("ADCR", "HiFi Capture", WM8961_PWR_MGMT_1, 2, 0),
  343. SND_SOC_DAPM_SUPPLY("MICBIAS", WM8961_PWR_MGMT_1, 1, 0, NULL, 0),
  344. SND_SOC_DAPM_MUX("DACL Sidetone", SND_SOC_NOPM, 0, 0, &dacl_mux),
  345. SND_SOC_DAPM_MUX("DACR Sidetone", SND_SOC_NOPM, 0, 0, &dacr_mux),
  346. SND_SOC_DAPM_DAC("DACL", "HiFi Playback", WM8961_PWR_MGMT_2, 8, 0),
  347. SND_SOC_DAPM_DAC("DACR", "HiFi Playback", WM8961_PWR_MGMT_2, 7, 0),
  348. /* Handle as a mono path for DCS */
  349. SND_SOC_DAPM_PGA_E("Headphone Output", SND_SOC_NOPM,
  350. 4, 0, NULL, 0, wm8961_hp_event,
  351. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  352. SND_SOC_DAPM_PGA_E("Speaker Output", SND_SOC_NOPM,
  353. 4, 0, NULL, 0, wm8961_spk_event,
  354. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  355. SND_SOC_DAPM_OUTPUT("HP_L"),
  356. SND_SOC_DAPM_OUTPUT("HP_R"),
  357. SND_SOC_DAPM_OUTPUT("SPK_LN"),
  358. SND_SOC_DAPM_OUTPUT("SPK_LP"),
  359. SND_SOC_DAPM_OUTPUT("SPK_RN"),
  360. SND_SOC_DAPM_OUTPUT("SPK_RP"),
  361. };
  362. static const struct snd_soc_dapm_route audio_paths[] = {
  363. { "DACL", NULL, "CLK_DSP" },
  364. { "DACL", NULL, "DACL Sidetone" },
  365. { "DACR", NULL, "CLK_DSP" },
  366. { "DACR", NULL, "DACR Sidetone" },
  367. { "DACL Sidetone", "Left", "ADCL" },
  368. { "DACL Sidetone", "Right", "ADCR" },
  369. { "DACR Sidetone", "Left", "ADCL" },
  370. { "DACR Sidetone", "Right", "ADCR" },
  371. { "HP_L", NULL, "Headphone Output" },
  372. { "HP_R", NULL, "Headphone Output" },
  373. { "Headphone Output", NULL, "DACL" },
  374. { "Headphone Output", NULL, "DACR" },
  375. { "SPK_LN", NULL, "Speaker Output" },
  376. { "SPK_LP", NULL, "Speaker Output" },
  377. { "SPK_RN", NULL, "Speaker Output" },
  378. { "SPK_RP", NULL, "Speaker Output" },
  379. { "Speaker Output", NULL, "DACL" },
  380. { "Speaker Output", NULL, "DACR" },
  381. { "ADCL", NULL, "Left Input" },
  382. { "ADCL", NULL, "CLK_DSP" },
  383. { "ADCR", NULL, "Right Input" },
  384. { "ADCR", NULL, "CLK_DSP" },
  385. { "Left Input", NULL, "LINPUT" },
  386. { "Right Input", NULL, "RINPUT" },
  387. };
  388. /* Values for CLK_SYS_RATE */
  389. static struct {
  390. int ratio;
  391. u16 val;
  392. } wm8961_clk_sys_ratio[] = {
  393. { 64, 0 },
  394. { 128, 1 },
  395. { 192, 2 },
  396. { 256, 3 },
  397. { 384, 4 },
  398. { 512, 5 },
  399. { 768, 6 },
  400. { 1024, 7 },
  401. { 1408, 8 },
  402. { 1536, 9 },
  403. };
  404. /* Values for SAMPLE_RATE */
  405. static struct {
  406. int rate;
  407. u16 val;
  408. } wm8961_srate[] = {
  409. { 48000, 0 },
  410. { 44100, 0 },
  411. { 32000, 1 },
  412. { 22050, 2 },
  413. { 24000, 2 },
  414. { 16000, 3 },
  415. { 11250, 4 },
  416. { 12000, 4 },
  417. { 8000, 5 },
  418. };
  419. static int wm8961_hw_params(struct snd_pcm_substream *substream,
  420. struct snd_pcm_hw_params *params,
  421. struct snd_soc_dai *dai)
  422. {
  423. struct snd_soc_codec *codec = dai->codec;
  424. struct wm8961_priv *wm8961 = snd_soc_codec_get_drvdata(codec);
  425. int i, best, target, fs;
  426. u16 reg;
  427. fs = params_rate(params);
  428. if (!wm8961->sysclk) {
  429. dev_err(codec->dev, "MCLK has not been specified\n");
  430. return -EINVAL;
  431. }
  432. /* Find the closest sample rate for the filters */
  433. best = 0;
  434. for (i = 0; i < ARRAY_SIZE(wm8961_srate); i++) {
  435. if (abs(wm8961_srate[i].rate - fs) <
  436. abs(wm8961_srate[best].rate - fs))
  437. best = i;
  438. }
  439. reg = snd_soc_read(codec, WM8961_ADDITIONAL_CONTROL_3);
  440. reg &= ~WM8961_SAMPLE_RATE_MASK;
  441. reg |= wm8961_srate[best].val;
  442. snd_soc_write(codec, WM8961_ADDITIONAL_CONTROL_3, reg);
  443. dev_dbg(codec->dev, "Selected SRATE %dHz for %dHz\n",
  444. wm8961_srate[best].rate, fs);
  445. /* Select a CLK_SYS/fs ratio equal to or higher than required */
  446. target = wm8961->sysclk / fs;
  447. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK && target < 64) {
  448. dev_err(codec->dev,
  449. "SYSCLK must be at least 64*fs for DAC\n");
  450. return -EINVAL;
  451. }
  452. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE && target < 256) {
  453. dev_err(codec->dev,
  454. "SYSCLK must be at least 256*fs for ADC\n");
  455. return -EINVAL;
  456. }
  457. for (i = 0; i < ARRAY_SIZE(wm8961_clk_sys_ratio); i++) {
  458. if (wm8961_clk_sys_ratio[i].ratio >= target)
  459. break;
  460. }
  461. if (i == ARRAY_SIZE(wm8961_clk_sys_ratio)) {
  462. dev_err(codec->dev, "Unable to generate CLK_SYS_RATE\n");
  463. return -EINVAL;
  464. }
  465. dev_dbg(codec->dev, "Selected CLK_SYS_RATE of %d for %d/%d=%d\n",
  466. wm8961_clk_sys_ratio[i].ratio, wm8961->sysclk, fs,
  467. wm8961->sysclk / fs);
  468. reg = snd_soc_read(codec, WM8961_CLOCKING_4);
  469. reg &= ~WM8961_CLK_SYS_RATE_MASK;
  470. reg |= wm8961_clk_sys_ratio[i].val << WM8961_CLK_SYS_RATE_SHIFT;
  471. snd_soc_write(codec, WM8961_CLOCKING_4, reg);
  472. reg = snd_soc_read(codec, WM8961_AUDIO_INTERFACE_0);
  473. reg &= ~WM8961_WL_MASK;
  474. switch (params_width(params)) {
  475. case 16:
  476. break;
  477. case 20:
  478. reg |= 1 << WM8961_WL_SHIFT;
  479. break;
  480. case 24:
  481. reg |= 2 << WM8961_WL_SHIFT;
  482. break;
  483. case 32:
  484. reg |= 3 << WM8961_WL_SHIFT;
  485. break;
  486. default:
  487. return -EINVAL;
  488. }
  489. snd_soc_write(codec, WM8961_AUDIO_INTERFACE_0, reg);
  490. /* Sloping stop-band filter is recommended for <= 24kHz */
  491. reg = snd_soc_read(codec, WM8961_ADC_DAC_CONTROL_2);
  492. if (fs <= 24000)
  493. reg |= WM8961_DACSLOPE;
  494. else
  495. reg &= ~WM8961_DACSLOPE;
  496. snd_soc_write(codec, WM8961_ADC_DAC_CONTROL_2, reg);
  497. return 0;
  498. }
  499. static int wm8961_set_sysclk(struct snd_soc_dai *dai, int clk_id,
  500. unsigned int freq,
  501. int dir)
  502. {
  503. struct snd_soc_codec *codec = dai->codec;
  504. struct wm8961_priv *wm8961 = snd_soc_codec_get_drvdata(codec);
  505. u16 reg = snd_soc_read(codec, WM8961_CLOCKING1);
  506. if (freq > 33000000) {
  507. dev_err(codec->dev, "MCLK must be <33MHz\n");
  508. return -EINVAL;
  509. }
  510. if (freq > 16500000) {
  511. dev_dbg(codec->dev, "Using MCLK/2 for %dHz MCLK\n", freq);
  512. reg |= WM8961_MCLKDIV;
  513. freq /= 2;
  514. } else {
  515. dev_dbg(codec->dev, "Using MCLK/1 for %dHz MCLK\n", freq);
  516. reg &= ~WM8961_MCLKDIV;
  517. }
  518. snd_soc_write(codec, WM8961_CLOCKING1, reg);
  519. wm8961->sysclk = freq;
  520. return 0;
  521. }
  522. static int wm8961_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  523. {
  524. struct snd_soc_codec *codec = dai->codec;
  525. u16 aif = snd_soc_read(codec, WM8961_AUDIO_INTERFACE_0);
  526. aif &= ~(WM8961_BCLKINV | WM8961_LRP |
  527. WM8961_MS | WM8961_FORMAT_MASK);
  528. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  529. case SND_SOC_DAIFMT_CBM_CFM:
  530. aif |= WM8961_MS;
  531. break;
  532. case SND_SOC_DAIFMT_CBS_CFS:
  533. break;
  534. default:
  535. return -EINVAL;
  536. }
  537. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  538. case SND_SOC_DAIFMT_RIGHT_J:
  539. break;
  540. case SND_SOC_DAIFMT_LEFT_J:
  541. aif |= 1;
  542. break;
  543. case SND_SOC_DAIFMT_I2S:
  544. aif |= 2;
  545. break;
  546. case SND_SOC_DAIFMT_DSP_B:
  547. aif |= WM8961_LRP;
  548. case SND_SOC_DAIFMT_DSP_A:
  549. aif |= 3;
  550. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  551. case SND_SOC_DAIFMT_NB_NF:
  552. case SND_SOC_DAIFMT_IB_NF:
  553. break;
  554. default:
  555. return -EINVAL;
  556. }
  557. break;
  558. default:
  559. return -EINVAL;
  560. }
  561. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  562. case SND_SOC_DAIFMT_NB_NF:
  563. break;
  564. case SND_SOC_DAIFMT_NB_IF:
  565. aif |= WM8961_LRP;
  566. break;
  567. case SND_SOC_DAIFMT_IB_NF:
  568. aif |= WM8961_BCLKINV;
  569. break;
  570. case SND_SOC_DAIFMT_IB_IF:
  571. aif |= WM8961_BCLKINV | WM8961_LRP;
  572. break;
  573. default:
  574. return -EINVAL;
  575. }
  576. return snd_soc_write(codec, WM8961_AUDIO_INTERFACE_0, aif);
  577. }
  578. static int wm8961_set_tristate(struct snd_soc_dai *dai, int tristate)
  579. {
  580. struct snd_soc_codec *codec = dai->codec;
  581. u16 reg = snd_soc_read(codec, WM8961_ADDITIONAL_CONTROL_2);
  582. if (tristate)
  583. reg |= WM8961_TRIS;
  584. else
  585. reg &= ~WM8961_TRIS;
  586. return snd_soc_write(codec, WM8961_ADDITIONAL_CONTROL_2, reg);
  587. }
  588. static int wm8961_digital_mute(struct snd_soc_dai *dai, int mute)
  589. {
  590. struct snd_soc_codec *codec = dai->codec;
  591. u16 reg = snd_soc_read(codec, WM8961_ADC_DAC_CONTROL_1);
  592. if (mute)
  593. reg |= WM8961_DACMU;
  594. else
  595. reg &= ~WM8961_DACMU;
  596. msleep(17);
  597. return snd_soc_write(codec, WM8961_ADC_DAC_CONTROL_1, reg);
  598. }
  599. static int wm8961_set_clkdiv(struct snd_soc_dai *dai, int div_id, int div)
  600. {
  601. struct snd_soc_codec *codec = dai->codec;
  602. u16 reg;
  603. switch (div_id) {
  604. case WM8961_BCLK:
  605. reg = snd_soc_read(codec, WM8961_CLOCKING2);
  606. reg &= ~WM8961_BCLKDIV_MASK;
  607. reg |= div;
  608. snd_soc_write(codec, WM8961_CLOCKING2, reg);
  609. break;
  610. case WM8961_LRCLK:
  611. reg = snd_soc_read(codec, WM8961_AUDIO_INTERFACE_2);
  612. reg &= ~WM8961_LRCLK_RATE_MASK;
  613. reg |= div;
  614. snd_soc_write(codec, WM8961_AUDIO_INTERFACE_2, reg);
  615. break;
  616. default:
  617. return -EINVAL;
  618. }
  619. return 0;
  620. }
  621. static int wm8961_set_bias_level(struct snd_soc_codec *codec,
  622. enum snd_soc_bias_level level)
  623. {
  624. u16 reg;
  625. /* This is all slightly unusual since we have no bypass paths
  626. * and the output amplifier structure means we can just slam
  627. * the biases straight up rather than having to ramp them
  628. * slowly.
  629. */
  630. switch (level) {
  631. case SND_SOC_BIAS_ON:
  632. break;
  633. case SND_SOC_BIAS_PREPARE:
  634. if (snd_soc_codec_get_bias_level(codec) == SND_SOC_BIAS_STANDBY) {
  635. /* Enable bias generation */
  636. reg = snd_soc_read(codec, WM8961_ANTI_POP);
  637. reg |= WM8961_BUFIOEN | WM8961_BUFDCOPEN;
  638. snd_soc_write(codec, WM8961_ANTI_POP, reg);
  639. /* VMID=2*50k, VREF */
  640. reg = snd_soc_read(codec, WM8961_PWR_MGMT_1);
  641. reg &= ~WM8961_VMIDSEL_MASK;
  642. reg |= (1 << WM8961_VMIDSEL_SHIFT) | WM8961_VREF;
  643. snd_soc_write(codec, WM8961_PWR_MGMT_1, reg);
  644. }
  645. break;
  646. case SND_SOC_BIAS_STANDBY:
  647. if (snd_soc_codec_get_bias_level(codec) == SND_SOC_BIAS_PREPARE) {
  648. /* VREF off */
  649. reg = snd_soc_read(codec, WM8961_PWR_MGMT_1);
  650. reg &= ~WM8961_VREF;
  651. snd_soc_write(codec, WM8961_PWR_MGMT_1, reg);
  652. /* Bias generation off */
  653. reg = snd_soc_read(codec, WM8961_ANTI_POP);
  654. reg &= ~(WM8961_BUFIOEN | WM8961_BUFDCOPEN);
  655. snd_soc_write(codec, WM8961_ANTI_POP, reg);
  656. /* VMID off */
  657. reg = snd_soc_read(codec, WM8961_PWR_MGMT_1);
  658. reg &= ~WM8961_VMIDSEL_MASK;
  659. snd_soc_write(codec, WM8961_PWR_MGMT_1, reg);
  660. }
  661. break;
  662. case SND_SOC_BIAS_OFF:
  663. break;
  664. }
  665. return 0;
  666. }
  667. #define WM8961_RATES SNDRV_PCM_RATE_8000_48000
  668. #define WM8961_FORMATS \
  669. (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
  670. SNDRV_PCM_FMTBIT_S24_LE)
  671. static const struct snd_soc_dai_ops wm8961_dai_ops = {
  672. .hw_params = wm8961_hw_params,
  673. .set_sysclk = wm8961_set_sysclk,
  674. .set_fmt = wm8961_set_fmt,
  675. .digital_mute = wm8961_digital_mute,
  676. .set_tristate = wm8961_set_tristate,
  677. .set_clkdiv = wm8961_set_clkdiv,
  678. };
  679. static struct snd_soc_dai_driver wm8961_dai = {
  680. .name = "wm8961-hifi",
  681. .playback = {
  682. .stream_name = "HiFi Playback",
  683. .channels_min = 1,
  684. .channels_max = 2,
  685. .rates = WM8961_RATES,
  686. .formats = WM8961_FORMATS,},
  687. .capture = {
  688. .stream_name = "HiFi Capture",
  689. .channels_min = 1,
  690. .channels_max = 2,
  691. .rates = WM8961_RATES,
  692. .formats = WM8961_FORMATS,},
  693. .ops = &wm8961_dai_ops,
  694. };
  695. static int wm8961_probe(struct snd_soc_codec *codec)
  696. {
  697. u16 reg;
  698. /* Enable class W */
  699. reg = snd_soc_read(codec, WM8961_CHARGE_PUMP_B);
  700. reg |= WM8961_CP_DYN_PWR_MASK;
  701. snd_soc_write(codec, WM8961_CHARGE_PUMP_B, reg);
  702. /* Latch volume update bits (right channel only, we always
  703. * write both out) and default ZC on. */
  704. reg = snd_soc_read(codec, WM8961_ROUT1_VOLUME);
  705. snd_soc_write(codec, WM8961_ROUT1_VOLUME,
  706. reg | WM8961_LO1ZC | WM8961_OUT1VU);
  707. snd_soc_write(codec, WM8961_LOUT1_VOLUME, reg | WM8961_LO1ZC);
  708. reg = snd_soc_read(codec, WM8961_ROUT2_VOLUME);
  709. snd_soc_write(codec, WM8961_ROUT2_VOLUME,
  710. reg | WM8961_SPKRZC | WM8961_SPKVU);
  711. snd_soc_write(codec, WM8961_LOUT2_VOLUME, reg | WM8961_SPKLZC);
  712. reg = snd_soc_read(codec, WM8961_RIGHT_ADC_VOLUME);
  713. snd_soc_write(codec, WM8961_RIGHT_ADC_VOLUME, reg | WM8961_ADCVU);
  714. reg = snd_soc_read(codec, WM8961_RIGHT_INPUT_VOLUME);
  715. snd_soc_write(codec, WM8961_RIGHT_INPUT_VOLUME, reg | WM8961_IPVU);
  716. /* Use soft mute by default */
  717. reg = snd_soc_read(codec, WM8961_ADC_DAC_CONTROL_2);
  718. reg |= WM8961_DACSMM;
  719. snd_soc_write(codec, WM8961_ADC_DAC_CONTROL_2, reg);
  720. /* Use automatic clocking mode by default; for now this is all
  721. * we support.
  722. */
  723. reg = snd_soc_read(codec, WM8961_CLOCKING_3);
  724. reg &= ~WM8961_MANUAL_MODE;
  725. snd_soc_write(codec, WM8961_CLOCKING_3, reg);
  726. return 0;
  727. }
  728. #ifdef CONFIG_PM
  729. static int wm8961_resume(struct snd_soc_codec *codec)
  730. {
  731. snd_soc_cache_sync(codec);
  732. return 0;
  733. }
  734. #else
  735. #define wm8961_resume NULL
  736. #endif
  737. static const struct snd_soc_codec_driver soc_codec_dev_wm8961 = {
  738. .probe = wm8961_probe,
  739. .resume = wm8961_resume,
  740. .set_bias_level = wm8961_set_bias_level,
  741. .suspend_bias_off = true,
  742. .component_driver = {
  743. .controls = wm8961_snd_controls,
  744. .num_controls = ARRAY_SIZE(wm8961_snd_controls),
  745. .dapm_widgets = wm8961_dapm_widgets,
  746. .num_dapm_widgets = ARRAY_SIZE(wm8961_dapm_widgets),
  747. .dapm_routes = audio_paths,
  748. .num_dapm_routes = ARRAY_SIZE(audio_paths),
  749. },
  750. };
  751. static const struct regmap_config wm8961_regmap = {
  752. .reg_bits = 8,
  753. .val_bits = 16,
  754. .max_register = WM8961_MAX_REGISTER,
  755. .reg_defaults = wm8961_reg_defaults,
  756. .num_reg_defaults = ARRAY_SIZE(wm8961_reg_defaults),
  757. .cache_type = REGCACHE_RBTREE,
  758. .volatile_reg = wm8961_volatile,
  759. .readable_reg = wm8961_readable,
  760. };
  761. static int wm8961_i2c_probe(struct i2c_client *i2c,
  762. const struct i2c_device_id *id)
  763. {
  764. struct wm8961_priv *wm8961;
  765. unsigned int val;
  766. int ret;
  767. wm8961 = devm_kzalloc(&i2c->dev, sizeof(struct wm8961_priv),
  768. GFP_KERNEL);
  769. if (wm8961 == NULL)
  770. return -ENOMEM;
  771. wm8961->regmap = devm_regmap_init_i2c(i2c, &wm8961_regmap);
  772. if (IS_ERR(wm8961->regmap))
  773. return PTR_ERR(wm8961->regmap);
  774. ret = regmap_read(wm8961->regmap, WM8961_SOFTWARE_RESET, &val);
  775. if (ret != 0) {
  776. dev_err(&i2c->dev, "Failed to read chip ID: %d\n", ret);
  777. return ret;
  778. }
  779. if (val != 0x1801) {
  780. dev_err(&i2c->dev, "Device is not a WM8961: ID=0x%x\n", val);
  781. return -EINVAL;
  782. }
  783. /* This isn't volatile - readback doesn't correspond to write */
  784. regcache_cache_bypass(wm8961->regmap, true);
  785. ret = regmap_read(wm8961->regmap, WM8961_RIGHT_INPUT_VOLUME, &val);
  786. regcache_cache_bypass(wm8961->regmap, false);
  787. if (ret != 0) {
  788. dev_err(&i2c->dev, "Failed to read chip revision: %d\n", ret);
  789. return ret;
  790. }
  791. dev_info(&i2c->dev, "WM8961 family %d revision %c\n",
  792. (val & WM8961_DEVICE_ID_MASK) >> WM8961_DEVICE_ID_SHIFT,
  793. ((val & WM8961_CHIP_REV_MASK) >> WM8961_CHIP_REV_SHIFT)
  794. + 'A');
  795. ret = regmap_write(wm8961->regmap, WM8961_SOFTWARE_RESET, 0x1801);
  796. if (ret != 0) {
  797. dev_err(&i2c->dev, "Failed to issue reset: %d\n", ret);
  798. return ret;
  799. }
  800. i2c_set_clientdata(i2c, wm8961);
  801. ret = snd_soc_register_codec(&i2c->dev,
  802. &soc_codec_dev_wm8961, &wm8961_dai, 1);
  803. return ret;
  804. }
  805. static int wm8961_i2c_remove(struct i2c_client *client)
  806. {
  807. snd_soc_unregister_codec(&client->dev);
  808. return 0;
  809. }
  810. static const struct i2c_device_id wm8961_i2c_id[] = {
  811. { "wm8961", 0 },
  812. { }
  813. };
  814. MODULE_DEVICE_TABLE(i2c, wm8961_i2c_id);
  815. static struct i2c_driver wm8961_i2c_driver = {
  816. .driver = {
  817. .name = "wm8961",
  818. },
  819. .probe = wm8961_i2c_probe,
  820. .remove = wm8961_i2c_remove,
  821. .id_table = wm8961_i2c_id,
  822. };
  823. module_i2c_driver(wm8961_i2c_driver);
  824. MODULE_DESCRIPTION("ASoC WM8961 driver");
  825. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  826. MODULE_LICENSE("GPL");