rt5645.c 115 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918
  1. /*
  2. * rt5645.c -- RT5645 ALSA SoC audio codec driver
  3. *
  4. * Copyright 2013 Realtek Semiconductor Corp.
  5. * Author: Bard Liao <bardliao@realtek.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/moduleparam.h>
  13. #include <linux/init.h>
  14. #include <linux/delay.h>
  15. #include <linux/pm.h>
  16. #include <linux/i2c.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/spi/spi.h>
  19. #include <linux/gpio.h>
  20. #include <linux/gpio/consumer.h>
  21. #include <linux/acpi.h>
  22. #include <linux/dmi.h>
  23. #include <linux/regulator/consumer.h>
  24. #include <sound/core.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/jack.h>
  28. #include <sound/soc.h>
  29. #include <sound/soc-dapm.h>
  30. #include <sound/initval.h>
  31. #include <sound/tlv.h>
  32. #include "rl6231.h"
  33. #include "rt5645.h"
  34. #define RT5645_DEVICE_ID 0x6308
  35. #define RT5650_DEVICE_ID 0x6419
  36. #define RT5645_PR_RANGE_BASE (0xff + 1)
  37. #define RT5645_PR_SPACING 0x100
  38. #define RT5645_PR_BASE (RT5645_PR_RANGE_BASE + (0 * RT5645_PR_SPACING))
  39. #define RT5645_HWEQ_NUM 57
  40. static const struct regmap_range_cfg rt5645_ranges[] = {
  41. {
  42. .name = "PR",
  43. .range_min = RT5645_PR_BASE,
  44. .range_max = RT5645_PR_BASE + 0xf8,
  45. .selector_reg = RT5645_PRIV_INDEX,
  46. .selector_mask = 0xff,
  47. .selector_shift = 0x0,
  48. .window_start = RT5645_PRIV_DATA,
  49. .window_len = 0x1,
  50. },
  51. };
  52. static const struct reg_sequence init_list[] = {
  53. {RT5645_PR_BASE + 0x3d, 0x3600},
  54. {RT5645_PR_BASE + 0x1c, 0xfd20},
  55. {RT5645_PR_BASE + 0x20, 0x611f},
  56. {RT5645_PR_BASE + 0x21, 0x4040},
  57. {RT5645_PR_BASE + 0x23, 0x0004},
  58. {RT5645_ASRC_4, 0x0120},
  59. };
  60. static const struct reg_sequence rt5650_init_list[] = {
  61. {0xf6, 0x0100},
  62. };
  63. static const struct reg_default rt5645_reg[] = {
  64. { 0x00, 0x0000 },
  65. { 0x01, 0xc8c8 },
  66. { 0x02, 0xc8c8 },
  67. { 0x03, 0xc8c8 },
  68. { 0x0a, 0x0002 },
  69. { 0x0b, 0x2827 },
  70. { 0x0c, 0xe000 },
  71. { 0x0d, 0x0000 },
  72. { 0x0e, 0x0000 },
  73. { 0x0f, 0x0808 },
  74. { 0x14, 0x3333 },
  75. { 0x16, 0x4b00 },
  76. { 0x18, 0x018b },
  77. { 0x19, 0xafaf },
  78. { 0x1a, 0xafaf },
  79. { 0x1b, 0x0001 },
  80. { 0x1c, 0x2f2f },
  81. { 0x1d, 0x2f2f },
  82. { 0x1e, 0x0000 },
  83. { 0x20, 0x0000 },
  84. { 0x27, 0x7060 },
  85. { 0x28, 0x7070 },
  86. { 0x29, 0x8080 },
  87. { 0x2a, 0x5656 },
  88. { 0x2b, 0x5454 },
  89. { 0x2c, 0xaaa0 },
  90. { 0x2d, 0x0000 },
  91. { 0x2f, 0x1002 },
  92. { 0x31, 0x5000 },
  93. { 0x32, 0x0000 },
  94. { 0x33, 0x0000 },
  95. { 0x34, 0x0000 },
  96. { 0x35, 0x0000 },
  97. { 0x3b, 0x0000 },
  98. { 0x3c, 0x007f },
  99. { 0x3d, 0x0000 },
  100. { 0x3e, 0x007f },
  101. { 0x3f, 0x0000 },
  102. { 0x40, 0x001f },
  103. { 0x41, 0x0000 },
  104. { 0x42, 0x001f },
  105. { 0x45, 0x6000 },
  106. { 0x46, 0x003e },
  107. { 0x47, 0x003e },
  108. { 0x48, 0xf807 },
  109. { 0x4a, 0x0004 },
  110. { 0x4d, 0x0000 },
  111. { 0x4e, 0x0000 },
  112. { 0x4f, 0x01ff },
  113. { 0x50, 0x0000 },
  114. { 0x51, 0x0000 },
  115. { 0x52, 0x01ff },
  116. { 0x53, 0xf000 },
  117. { 0x56, 0x0111 },
  118. { 0x57, 0x0064 },
  119. { 0x58, 0xef0e },
  120. { 0x59, 0xf0f0 },
  121. { 0x5a, 0xef0e },
  122. { 0x5b, 0xf0f0 },
  123. { 0x5c, 0xef0e },
  124. { 0x5d, 0xf0f0 },
  125. { 0x5e, 0xf000 },
  126. { 0x5f, 0x0000 },
  127. { 0x61, 0x0300 },
  128. { 0x62, 0x0000 },
  129. { 0x63, 0x00c2 },
  130. { 0x64, 0x0000 },
  131. { 0x65, 0x0000 },
  132. { 0x66, 0x0000 },
  133. { 0x6a, 0x0000 },
  134. { 0x6c, 0x0aaa },
  135. { 0x70, 0x8000 },
  136. { 0x71, 0x8000 },
  137. { 0x72, 0x8000 },
  138. { 0x73, 0x7770 },
  139. { 0x74, 0x3e00 },
  140. { 0x75, 0x2409 },
  141. { 0x76, 0x000a },
  142. { 0x77, 0x0c00 },
  143. { 0x78, 0x0000 },
  144. { 0x79, 0x0123 },
  145. { 0x80, 0x0000 },
  146. { 0x81, 0x0000 },
  147. { 0x82, 0x0000 },
  148. { 0x83, 0x0000 },
  149. { 0x84, 0x0000 },
  150. { 0x85, 0x0000 },
  151. { 0x8a, 0x0120 },
  152. { 0x8e, 0x0004 },
  153. { 0x8f, 0x1100 },
  154. { 0x90, 0x0646 },
  155. { 0x91, 0x0c06 },
  156. { 0x93, 0x0000 },
  157. { 0x94, 0x0200 },
  158. { 0x95, 0x0000 },
  159. { 0x9a, 0x2184 },
  160. { 0x9b, 0x010a },
  161. { 0x9c, 0x0aea },
  162. { 0x9d, 0x000c },
  163. { 0x9e, 0x0400 },
  164. { 0xa0, 0xa0a8 },
  165. { 0xa1, 0x0059 },
  166. { 0xa2, 0x0001 },
  167. { 0xae, 0x6000 },
  168. { 0xaf, 0x0000 },
  169. { 0xb0, 0x6000 },
  170. { 0xb1, 0x0000 },
  171. { 0xb2, 0x0000 },
  172. { 0xb3, 0x001f },
  173. { 0xb4, 0x020c },
  174. { 0xb5, 0x1f00 },
  175. { 0xb6, 0x0000 },
  176. { 0xbb, 0x0000 },
  177. { 0xbc, 0x0000 },
  178. { 0xbd, 0x0000 },
  179. { 0xbe, 0x0000 },
  180. { 0xbf, 0x3100 },
  181. { 0xc0, 0x0000 },
  182. { 0xc1, 0x0000 },
  183. { 0xc2, 0x0000 },
  184. { 0xc3, 0x2000 },
  185. { 0xcd, 0x0000 },
  186. { 0xce, 0x0000 },
  187. { 0xcf, 0x1813 },
  188. { 0xd0, 0x0690 },
  189. { 0xd1, 0x1c17 },
  190. { 0xd3, 0xb320 },
  191. { 0xd4, 0x0000 },
  192. { 0xd6, 0x0400 },
  193. { 0xd9, 0x0809 },
  194. { 0xda, 0x0000 },
  195. { 0xdb, 0x0003 },
  196. { 0xdc, 0x0049 },
  197. { 0xdd, 0x001b },
  198. { 0xdf, 0x0008 },
  199. { 0xe0, 0x4000 },
  200. { 0xe6, 0x8000 },
  201. { 0xe7, 0x0200 },
  202. { 0xec, 0xb300 },
  203. { 0xed, 0x0000 },
  204. { 0xf0, 0x001f },
  205. { 0xf1, 0x020c },
  206. { 0xf2, 0x1f00 },
  207. { 0xf3, 0x0000 },
  208. { 0xf4, 0x4000 },
  209. { 0xf8, 0x0000 },
  210. { 0xf9, 0x0000 },
  211. { 0xfa, 0x2060 },
  212. { 0xfb, 0x4040 },
  213. { 0xfc, 0x0000 },
  214. { 0xfd, 0x0002 },
  215. { 0xfe, 0x10ec },
  216. { 0xff, 0x6308 },
  217. };
  218. static const struct reg_default rt5650_reg[] = {
  219. { 0x00, 0x0000 },
  220. { 0x01, 0xc8c8 },
  221. { 0x02, 0xc8c8 },
  222. { 0x03, 0xc8c8 },
  223. { 0x0a, 0x0002 },
  224. { 0x0b, 0x2827 },
  225. { 0x0c, 0xe000 },
  226. { 0x0d, 0x0000 },
  227. { 0x0e, 0x0000 },
  228. { 0x0f, 0x0808 },
  229. { 0x14, 0x3333 },
  230. { 0x16, 0x4b00 },
  231. { 0x18, 0x018b },
  232. { 0x19, 0xafaf },
  233. { 0x1a, 0xafaf },
  234. { 0x1b, 0x0001 },
  235. { 0x1c, 0x2f2f },
  236. { 0x1d, 0x2f2f },
  237. { 0x1e, 0x0000 },
  238. { 0x20, 0x0000 },
  239. { 0x27, 0x7060 },
  240. { 0x28, 0x7070 },
  241. { 0x29, 0x8080 },
  242. { 0x2a, 0x5656 },
  243. { 0x2b, 0x5454 },
  244. { 0x2c, 0xaaa0 },
  245. { 0x2d, 0x0000 },
  246. { 0x2f, 0x5002 },
  247. { 0x31, 0x5000 },
  248. { 0x32, 0x0000 },
  249. { 0x33, 0x0000 },
  250. { 0x34, 0x0000 },
  251. { 0x35, 0x0000 },
  252. { 0x3b, 0x0000 },
  253. { 0x3c, 0x007f },
  254. { 0x3d, 0x0000 },
  255. { 0x3e, 0x007f },
  256. { 0x3f, 0x0000 },
  257. { 0x40, 0x001f },
  258. { 0x41, 0x0000 },
  259. { 0x42, 0x001f },
  260. { 0x45, 0x6000 },
  261. { 0x46, 0x003e },
  262. { 0x47, 0x003e },
  263. { 0x48, 0xf807 },
  264. { 0x4a, 0x0004 },
  265. { 0x4d, 0x0000 },
  266. { 0x4e, 0x0000 },
  267. { 0x4f, 0x01ff },
  268. { 0x50, 0x0000 },
  269. { 0x51, 0x0000 },
  270. { 0x52, 0x01ff },
  271. { 0x53, 0xf000 },
  272. { 0x56, 0x0111 },
  273. { 0x57, 0x0064 },
  274. { 0x58, 0xef0e },
  275. { 0x59, 0xf0f0 },
  276. { 0x5a, 0xef0e },
  277. { 0x5b, 0xf0f0 },
  278. { 0x5c, 0xef0e },
  279. { 0x5d, 0xf0f0 },
  280. { 0x5e, 0xf000 },
  281. { 0x5f, 0x0000 },
  282. { 0x61, 0x0300 },
  283. { 0x62, 0x0000 },
  284. { 0x63, 0x00c2 },
  285. { 0x64, 0x0000 },
  286. { 0x65, 0x0000 },
  287. { 0x66, 0x0000 },
  288. { 0x6a, 0x0000 },
  289. { 0x6c, 0x0aaa },
  290. { 0x70, 0x8000 },
  291. { 0x71, 0x8000 },
  292. { 0x72, 0x8000 },
  293. { 0x73, 0x7770 },
  294. { 0x74, 0x3e00 },
  295. { 0x75, 0x2409 },
  296. { 0x76, 0x000a },
  297. { 0x77, 0x0c00 },
  298. { 0x78, 0x0000 },
  299. { 0x79, 0x0123 },
  300. { 0x7a, 0x0123 },
  301. { 0x80, 0x0000 },
  302. { 0x81, 0x0000 },
  303. { 0x82, 0x0000 },
  304. { 0x83, 0x0000 },
  305. { 0x84, 0x0000 },
  306. { 0x85, 0x0000 },
  307. { 0x8a, 0x0120 },
  308. { 0x8e, 0x0004 },
  309. { 0x8f, 0x1100 },
  310. { 0x90, 0x0646 },
  311. { 0x91, 0x0c06 },
  312. { 0x93, 0x0000 },
  313. { 0x94, 0x0200 },
  314. { 0x95, 0x0000 },
  315. { 0x9a, 0x2184 },
  316. { 0x9b, 0x010a },
  317. { 0x9c, 0x0aea },
  318. { 0x9d, 0x000c },
  319. { 0x9e, 0x0400 },
  320. { 0xa0, 0xa0a8 },
  321. { 0xa1, 0x0059 },
  322. { 0xa2, 0x0001 },
  323. { 0xae, 0x6000 },
  324. { 0xaf, 0x0000 },
  325. { 0xb0, 0x6000 },
  326. { 0xb1, 0x0000 },
  327. { 0xb2, 0x0000 },
  328. { 0xb3, 0x001f },
  329. { 0xb4, 0x020c },
  330. { 0xb5, 0x1f00 },
  331. { 0xb6, 0x0000 },
  332. { 0xbb, 0x0000 },
  333. { 0xbc, 0x0000 },
  334. { 0xbd, 0x0000 },
  335. { 0xbe, 0x0000 },
  336. { 0xbf, 0x3100 },
  337. { 0xc0, 0x0000 },
  338. { 0xc1, 0x0000 },
  339. { 0xc2, 0x0000 },
  340. { 0xc3, 0x2000 },
  341. { 0xcd, 0x0000 },
  342. { 0xce, 0x0000 },
  343. { 0xcf, 0x1813 },
  344. { 0xd0, 0x0690 },
  345. { 0xd1, 0x1c17 },
  346. { 0xd3, 0xb320 },
  347. { 0xd4, 0x0000 },
  348. { 0xd6, 0x0400 },
  349. { 0xd9, 0x0809 },
  350. { 0xda, 0x0000 },
  351. { 0xdb, 0x0003 },
  352. { 0xdc, 0x0049 },
  353. { 0xdd, 0x001b },
  354. { 0xdf, 0x0008 },
  355. { 0xe0, 0x4000 },
  356. { 0xe6, 0x8000 },
  357. { 0xe7, 0x0200 },
  358. { 0xec, 0xb300 },
  359. { 0xed, 0x0000 },
  360. { 0xf0, 0x001f },
  361. { 0xf1, 0x020c },
  362. { 0xf2, 0x1f00 },
  363. { 0xf3, 0x0000 },
  364. { 0xf4, 0x4000 },
  365. { 0xf8, 0x0000 },
  366. { 0xf9, 0x0000 },
  367. { 0xfa, 0x2060 },
  368. { 0xfb, 0x4040 },
  369. { 0xfc, 0x0000 },
  370. { 0xfd, 0x0002 },
  371. { 0xfe, 0x10ec },
  372. { 0xff, 0x6308 },
  373. };
  374. struct rt5645_eq_param_s {
  375. unsigned short reg;
  376. unsigned short val;
  377. };
  378. static const char *const rt5645_supply_names[] = {
  379. "avdd",
  380. "cpvdd",
  381. };
  382. struct rt5645_priv {
  383. struct snd_soc_codec *codec;
  384. struct rt5645_platform_data pdata;
  385. struct regmap *regmap;
  386. struct i2c_client *i2c;
  387. struct gpio_desc *gpiod_hp_det;
  388. struct snd_soc_jack *hp_jack;
  389. struct snd_soc_jack *mic_jack;
  390. struct snd_soc_jack *btn_jack;
  391. struct delayed_work jack_detect_work, rcclock_work;
  392. struct regulator_bulk_data supplies[ARRAY_SIZE(rt5645_supply_names)];
  393. struct rt5645_eq_param_s *eq_param;
  394. struct timer_list btn_check_timer;
  395. int codec_type;
  396. int sysclk;
  397. int sysclk_src;
  398. int lrck[RT5645_AIFS];
  399. int bclk[RT5645_AIFS];
  400. int master[RT5645_AIFS];
  401. int pll_src;
  402. int pll_in;
  403. int pll_out;
  404. int jack_type;
  405. bool en_button_func;
  406. bool hp_on;
  407. };
  408. static int rt5645_reset(struct snd_soc_codec *codec)
  409. {
  410. return snd_soc_write(codec, RT5645_RESET, 0);
  411. }
  412. static bool rt5645_volatile_register(struct device *dev, unsigned int reg)
  413. {
  414. int i;
  415. for (i = 0; i < ARRAY_SIZE(rt5645_ranges); i++) {
  416. if (reg >= rt5645_ranges[i].range_min &&
  417. reg <= rt5645_ranges[i].range_max) {
  418. return true;
  419. }
  420. }
  421. switch (reg) {
  422. case RT5645_RESET:
  423. case RT5645_PRIV_INDEX:
  424. case RT5645_PRIV_DATA:
  425. case RT5645_IN1_CTRL1:
  426. case RT5645_IN1_CTRL2:
  427. case RT5645_IN1_CTRL3:
  428. case RT5645_A_JD_CTRL1:
  429. case RT5645_ADC_EQ_CTRL1:
  430. case RT5645_EQ_CTRL1:
  431. case RT5645_ALC_CTRL_1:
  432. case RT5645_IRQ_CTRL2:
  433. case RT5645_IRQ_CTRL3:
  434. case RT5645_INT_IRQ_ST:
  435. case RT5645_IL_CMD:
  436. case RT5650_4BTN_IL_CMD1:
  437. case RT5645_VENDOR_ID:
  438. case RT5645_VENDOR_ID1:
  439. case RT5645_VENDOR_ID2:
  440. return true;
  441. default:
  442. return false;
  443. }
  444. }
  445. static bool rt5645_readable_register(struct device *dev, unsigned int reg)
  446. {
  447. int i;
  448. for (i = 0; i < ARRAY_SIZE(rt5645_ranges); i++) {
  449. if (reg >= rt5645_ranges[i].range_min &&
  450. reg <= rt5645_ranges[i].range_max) {
  451. return true;
  452. }
  453. }
  454. switch (reg) {
  455. case RT5645_RESET:
  456. case RT5645_SPK_VOL:
  457. case RT5645_HP_VOL:
  458. case RT5645_LOUT1:
  459. case RT5645_IN1_CTRL1:
  460. case RT5645_IN1_CTRL2:
  461. case RT5645_IN1_CTRL3:
  462. case RT5645_IN2_CTRL:
  463. case RT5645_INL1_INR1_VOL:
  464. case RT5645_SPK_FUNC_LIM:
  465. case RT5645_ADJ_HPF_CTRL:
  466. case RT5645_DAC1_DIG_VOL:
  467. case RT5645_DAC2_DIG_VOL:
  468. case RT5645_DAC_CTRL:
  469. case RT5645_STO1_ADC_DIG_VOL:
  470. case RT5645_MONO_ADC_DIG_VOL:
  471. case RT5645_ADC_BST_VOL1:
  472. case RT5645_ADC_BST_VOL2:
  473. case RT5645_STO1_ADC_MIXER:
  474. case RT5645_MONO_ADC_MIXER:
  475. case RT5645_AD_DA_MIXER:
  476. case RT5645_STO_DAC_MIXER:
  477. case RT5645_MONO_DAC_MIXER:
  478. case RT5645_DIG_MIXER:
  479. case RT5650_A_DAC_SOUR:
  480. case RT5645_DIG_INF1_DATA:
  481. case RT5645_PDM_OUT_CTRL:
  482. case RT5645_REC_L1_MIXER:
  483. case RT5645_REC_L2_MIXER:
  484. case RT5645_REC_R1_MIXER:
  485. case RT5645_REC_R2_MIXER:
  486. case RT5645_HPMIXL_CTRL:
  487. case RT5645_HPOMIXL_CTRL:
  488. case RT5645_HPMIXR_CTRL:
  489. case RT5645_HPOMIXR_CTRL:
  490. case RT5645_HPO_MIXER:
  491. case RT5645_SPK_L_MIXER:
  492. case RT5645_SPK_R_MIXER:
  493. case RT5645_SPO_MIXER:
  494. case RT5645_SPO_CLSD_RATIO:
  495. case RT5645_OUT_L1_MIXER:
  496. case RT5645_OUT_R1_MIXER:
  497. case RT5645_OUT_L_GAIN1:
  498. case RT5645_OUT_L_GAIN2:
  499. case RT5645_OUT_R_GAIN1:
  500. case RT5645_OUT_R_GAIN2:
  501. case RT5645_LOUT_MIXER:
  502. case RT5645_HAPTIC_CTRL1:
  503. case RT5645_HAPTIC_CTRL2:
  504. case RT5645_HAPTIC_CTRL3:
  505. case RT5645_HAPTIC_CTRL4:
  506. case RT5645_HAPTIC_CTRL5:
  507. case RT5645_HAPTIC_CTRL6:
  508. case RT5645_HAPTIC_CTRL7:
  509. case RT5645_HAPTIC_CTRL8:
  510. case RT5645_HAPTIC_CTRL9:
  511. case RT5645_HAPTIC_CTRL10:
  512. case RT5645_PWR_DIG1:
  513. case RT5645_PWR_DIG2:
  514. case RT5645_PWR_ANLG1:
  515. case RT5645_PWR_ANLG2:
  516. case RT5645_PWR_MIXER:
  517. case RT5645_PWR_VOL:
  518. case RT5645_PRIV_INDEX:
  519. case RT5645_PRIV_DATA:
  520. case RT5645_I2S1_SDP:
  521. case RT5645_I2S2_SDP:
  522. case RT5645_ADDA_CLK1:
  523. case RT5645_ADDA_CLK2:
  524. case RT5645_DMIC_CTRL1:
  525. case RT5645_DMIC_CTRL2:
  526. case RT5645_TDM_CTRL_1:
  527. case RT5645_TDM_CTRL_2:
  528. case RT5645_TDM_CTRL_3:
  529. case RT5650_TDM_CTRL_4:
  530. case RT5645_GLB_CLK:
  531. case RT5645_PLL_CTRL1:
  532. case RT5645_PLL_CTRL2:
  533. case RT5645_ASRC_1:
  534. case RT5645_ASRC_2:
  535. case RT5645_ASRC_3:
  536. case RT5645_ASRC_4:
  537. case RT5645_DEPOP_M1:
  538. case RT5645_DEPOP_M2:
  539. case RT5645_DEPOP_M3:
  540. case RT5645_CHARGE_PUMP:
  541. case RT5645_MICBIAS:
  542. case RT5645_A_JD_CTRL1:
  543. case RT5645_VAD_CTRL4:
  544. case RT5645_CLSD_OUT_CTRL:
  545. case RT5645_ADC_EQ_CTRL1:
  546. case RT5645_ADC_EQ_CTRL2:
  547. case RT5645_EQ_CTRL1:
  548. case RT5645_EQ_CTRL2:
  549. case RT5645_ALC_CTRL_1:
  550. case RT5645_ALC_CTRL_2:
  551. case RT5645_ALC_CTRL_3:
  552. case RT5645_ALC_CTRL_4:
  553. case RT5645_ALC_CTRL_5:
  554. case RT5645_JD_CTRL:
  555. case RT5645_IRQ_CTRL1:
  556. case RT5645_IRQ_CTRL2:
  557. case RT5645_IRQ_CTRL3:
  558. case RT5645_INT_IRQ_ST:
  559. case RT5645_GPIO_CTRL1:
  560. case RT5645_GPIO_CTRL2:
  561. case RT5645_GPIO_CTRL3:
  562. case RT5645_BASS_BACK:
  563. case RT5645_MP3_PLUS1:
  564. case RT5645_MP3_PLUS2:
  565. case RT5645_ADJ_HPF1:
  566. case RT5645_ADJ_HPF2:
  567. case RT5645_HP_CALIB_AMP_DET:
  568. case RT5645_SV_ZCD1:
  569. case RT5645_SV_ZCD2:
  570. case RT5645_IL_CMD:
  571. case RT5645_IL_CMD2:
  572. case RT5645_IL_CMD3:
  573. case RT5650_4BTN_IL_CMD1:
  574. case RT5650_4BTN_IL_CMD2:
  575. case RT5645_DRC1_HL_CTRL1:
  576. case RT5645_DRC2_HL_CTRL1:
  577. case RT5645_ADC_MONO_HP_CTRL1:
  578. case RT5645_ADC_MONO_HP_CTRL2:
  579. case RT5645_DRC2_CTRL1:
  580. case RT5645_DRC2_CTRL2:
  581. case RT5645_DRC2_CTRL3:
  582. case RT5645_DRC2_CTRL4:
  583. case RT5645_DRC2_CTRL5:
  584. case RT5645_JD_CTRL3:
  585. case RT5645_JD_CTRL4:
  586. case RT5645_GEN_CTRL1:
  587. case RT5645_GEN_CTRL2:
  588. case RT5645_GEN_CTRL3:
  589. case RT5645_VENDOR_ID:
  590. case RT5645_VENDOR_ID1:
  591. case RT5645_VENDOR_ID2:
  592. return true;
  593. default:
  594. return false;
  595. }
  596. }
  597. static const DECLARE_TLV_DB_SCALE(out_vol_tlv, -4650, 150, 0);
  598. static const DECLARE_TLV_DB_SCALE(dac_vol_tlv, -6525, 75, 0);
  599. static const DECLARE_TLV_DB_SCALE(in_vol_tlv, -3450, 150, 0);
  600. static const DECLARE_TLV_DB_SCALE(adc_vol_tlv, -1725, 75, 0);
  601. static const DECLARE_TLV_DB_SCALE(adc_bst_tlv, 0, 1200, 0);
  602. /* {0, +20, +24, +30, +35, +40, +44, +50, +52} dB */
  603. static const DECLARE_TLV_DB_RANGE(bst_tlv,
  604. 0, 0, TLV_DB_SCALE_ITEM(0, 0, 0),
  605. 1, 1, TLV_DB_SCALE_ITEM(2000, 0, 0),
  606. 2, 2, TLV_DB_SCALE_ITEM(2400, 0, 0),
  607. 3, 5, TLV_DB_SCALE_ITEM(3000, 500, 0),
  608. 6, 6, TLV_DB_SCALE_ITEM(4400, 0, 0),
  609. 7, 7, TLV_DB_SCALE_ITEM(5000, 0, 0),
  610. 8, 8, TLV_DB_SCALE_ITEM(5200, 0, 0)
  611. );
  612. /* {-6, -4.5, -3, -1.5, 0, 0.82, 1.58, 2.28} dB */
  613. static const DECLARE_TLV_DB_RANGE(spk_clsd_tlv,
  614. 0, 4, TLV_DB_SCALE_ITEM(-600, 150, 0),
  615. 5, 5, TLV_DB_SCALE_ITEM(82, 0, 0),
  616. 6, 6, TLV_DB_SCALE_ITEM(158, 0, 0),
  617. 7, 7, TLV_DB_SCALE_ITEM(228, 0, 0)
  618. );
  619. static int rt5645_hweq_info(struct snd_kcontrol *kcontrol,
  620. struct snd_ctl_elem_info *uinfo)
  621. {
  622. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  623. uinfo->count = RT5645_HWEQ_NUM * sizeof(struct rt5645_eq_param_s);
  624. return 0;
  625. }
  626. static int rt5645_hweq_get(struct snd_kcontrol *kcontrol,
  627. struct snd_ctl_elem_value *ucontrol)
  628. {
  629. struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
  630. struct rt5645_priv *rt5645 = snd_soc_component_get_drvdata(component);
  631. struct rt5645_eq_param_s *eq_param =
  632. (struct rt5645_eq_param_s *)ucontrol->value.bytes.data;
  633. int i;
  634. for (i = 0; i < RT5645_HWEQ_NUM; i++) {
  635. eq_param[i].reg = cpu_to_be16(rt5645->eq_param[i].reg);
  636. eq_param[i].val = cpu_to_be16(rt5645->eq_param[i].val);
  637. }
  638. return 0;
  639. }
  640. static bool rt5645_validate_hweq(unsigned short reg)
  641. {
  642. if ((reg >= 0x1a4 && reg <= 0x1cd) | (reg >= 0x1e5 && reg <= 0x1f8) |
  643. (reg == RT5645_EQ_CTRL2))
  644. return true;
  645. return false;
  646. }
  647. static int rt5645_hweq_put(struct snd_kcontrol *kcontrol,
  648. struct snd_ctl_elem_value *ucontrol)
  649. {
  650. struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
  651. struct rt5645_priv *rt5645 = snd_soc_component_get_drvdata(component);
  652. struct rt5645_eq_param_s *eq_param =
  653. (struct rt5645_eq_param_s *)ucontrol->value.bytes.data;
  654. int i;
  655. for (i = 0; i < RT5645_HWEQ_NUM; i++) {
  656. eq_param[i].reg = be16_to_cpu(eq_param[i].reg);
  657. eq_param[i].val = be16_to_cpu(eq_param[i].val);
  658. }
  659. /* The final setting of the table should be RT5645_EQ_CTRL2 */
  660. for (i = RT5645_HWEQ_NUM - 1; i >= 0; i--) {
  661. if (eq_param[i].reg == 0)
  662. continue;
  663. else if (eq_param[i].reg != RT5645_EQ_CTRL2)
  664. return 0;
  665. else
  666. break;
  667. }
  668. for (i = 0; i < RT5645_HWEQ_NUM; i++) {
  669. if (!rt5645_validate_hweq(eq_param[i].reg) &&
  670. eq_param[i].reg != 0)
  671. return 0;
  672. else if (eq_param[i].reg == 0)
  673. break;
  674. }
  675. memcpy(rt5645->eq_param, eq_param,
  676. RT5645_HWEQ_NUM * sizeof(struct rt5645_eq_param_s));
  677. return 0;
  678. }
  679. #define RT5645_HWEQ(xname) \
  680. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  681. .info = rt5645_hweq_info, \
  682. .get = rt5645_hweq_get, \
  683. .put = rt5645_hweq_put \
  684. }
  685. static int rt5645_spk_put_volsw(struct snd_kcontrol *kcontrol,
  686. struct snd_ctl_elem_value *ucontrol)
  687. {
  688. struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
  689. struct rt5645_priv *rt5645 = snd_soc_component_get_drvdata(component);
  690. int ret;
  691. regmap_update_bits(rt5645->regmap, RT5645_MICBIAS,
  692. RT5645_PWR_CLK25M_MASK, RT5645_PWR_CLK25M_PU);
  693. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  694. mod_delayed_work(system_power_efficient_wq, &rt5645->rcclock_work,
  695. msecs_to_jiffies(200));
  696. return ret;
  697. }
  698. static const char * const rt5645_dac1_vol_ctrl_mode_text[] = {
  699. "immediately", "zero crossing", "soft ramp"
  700. };
  701. static SOC_ENUM_SINGLE_DECL(
  702. rt5645_dac1_vol_ctrl_mode, RT5645_PR_BASE,
  703. RT5645_DA1_ZDET_SFT, rt5645_dac1_vol_ctrl_mode_text);
  704. static const struct snd_kcontrol_new rt5645_snd_controls[] = {
  705. /* Speaker Output Volume */
  706. SOC_DOUBLE("Speaker Channel Switch", RT5645_SPK_VOL,
  707. RT5645_VOL_L_SFT, RT5645_VOL_R_SFT, 1, 1),
  708. SOC_DOUBLE_EXT_TLV("Speaker Playback Volume", RT5645_SPK_VOL,
  709. RT5645_L_VOL_SFT, RT5645_R_VOL_SFT, 39, 1, snd_soc_get_volsw,
  710. rt5645_spk_put_volsw, out_vol_tlv),
  711. /* ClassD modulator Speaker Gain Ratio */
  712. SOC_SINGLE_TLV("Speaker ClassD Playback Volume", RT5645_SPO_CLSD_RATIO,
  713. RT5645_SPK_G_CLSD_SFT, 7, 0, spk_clsd_tlv),
  714. /* Headphone Output Volume */
  715. SOC_DOUBLE("Headphone Channel Switch", RT5645_HP_VOL,
  716. RT5645_VOL_L_SFT, RT5645_VOL_R_SFT, 1, 1),
  717. SOC_DOUBLE_TLV("Headphone Playback Volume", RT5645_HP_VOL,
  718. RT5645_L_VOL_SFT, RT5645_R_VOL_SFT, 39, 1, out_vol_tlv),
  719. /* OUTPUT Control */
  720. SOC_DOUBLE("OUT Playback Switch", RT5645_LOUT1,
  721. RT5645_L_MUTE_SFT, RT5645_R_MUTE_SFT, 1, 1),
  722. SOC_DOUBLE("OUT Channel Switch", RT5645_LOUT1,
  723. RT5645_VOL_L_SFT, RT5645_VOL_R_SFT, 1, 1),
  724. SOC_DOUBLE_TLV("OUT Playback Volume", RT5645_LOUT1,
  725. RT5645_L_VOL_SFT, RT5645_R_VOL_SFT, 39, 1, out_vol_tlv),
  726. /* DAC Digital Volume */
  727. SOC_DOUBLE("DAC2 Playback Switch", RT5645_DAC_CTRL,
  728. RT5645_M_DAC_L2_VOL_SFT, RT5645_M_DAC_R2_VOL_SFT, 1, 1),
  729. SOC_DOUBLE_TLV("DAC1 Playback Volume", RT5645_DAC1_DIG_VOL,
  730. RT5645_L_VOL_SFT + 1, RT5645_R_VOL_SFT + 1, 87, 0, dac_vol_tlv),
  731. SOC_DOUBLE_TLV("Mono DAC Playback Volume", RT5645_DAC2_DIG_VOL,
  732. RT5645_L_VOL_SFT + 1, RT5645_R_VOL_SFT + 1, 87, 0, dac_vol_tlv),
  733. /* IN1/IN2 Control */
  734. SOC_SINGLE_TLV("IN1 Boost", RT5645_IN1_CTRL1,
  735. RT5645_BST_SFT1, 12, 0, bst_tlv),
  736. SOC_SINGLE_TLV("IN2 Boost", RT5645_IN2_CTRL,
  737. RT5645_BST_SFT2, 8, 0, bst_tlv),
  738. /* INL/INR Volume Control */
  739. SOC_DOUBLE_TLV("IN Capture Volume", RT5645_INL1_INR1_VOL,
  740. RT5645_INL_VOL_SFT, RT5645_INR_VOL_SFT, 31, 1, in_vol_tlv),
  741. /* ADC Digital Volume Control */
  742. SOC_DOUBLE("ADC Capture Switch", RT5645_STO1_ADC_DIG_VOL,
  743. RT5645_L_MUTE_SFT, RT5645_R_MUTE_SFT, 1, 1),
  744. SOC_DOUBLE_TLV("ADC Capture Volume", RT5645_STO1_ADC_DIG_VOL,
  745. RT5645_L_VOL_SFT + 1, RT5645_R_VOL_SFT + 1, 63, 0, adc_vol_tlv),
  746. SOC_DOUBLE("Mono ADC Capture Switch", RT5645_MONO_ADC_DIG_VOL,
  747. RT5645_L_MUTE_SFT, RT5645_R_MUTE_SFT, 1, 1),
  748. SOC_DOUBLE_TLV("Mono ADC Capture Volume", RT5645_MONO_ADC_DIG_VOL,
  749. RT5645_L_VOL_SFT + 1, RT5645_R_VOL_SFT + 1, 63, 0, adc_vol_tlv),
  750. /* ADC Boost Volume Control */
  751. SOC_DOUBLE_TLV("ADC Boost Capture Volume", RT5645_ADC_BST_VOL1,
  752. RT5645_STO1_ADC_L_BST_SFT, RT5645_STO1_ADC_R_BST_SFT, 3, 0,
  753. adc_bst_tlv),
  754. SOC_DOUBLE_TLV("Mono ADC Boost Capture Volume", RT5645_ADC_BST_VOL2,
  755. RT5645_MONO_ADC_L_BST_SFT, RT5645_MONO_ADC_R_BST_SFT, 3, 0,
  756. adc_bst_tlv),
  757. /* I2S2 function select */
  758. SOC_SINGLE("I2S2 Func Switch", RT5645_GPIO_CTRL1, RT5645_I2S2_SEL_SFT,
  759. 1, 1),
  760. RT5645_HWEQ("Speaker HWEQ"),
  761. /* Digital Soft Volume Control */
  762. SOC_ENUM("DAC1 Digital Volume Control Func", rt5645_dac1_vol_ctrl_mode),
  763. };
  764. /**
  765. * set_dmic_clk - Set parameter of dmic.
  766. *
  767. * @w: DAPM widget.
  768. * @kcontrol: The kcontrol of this widget.
  769. * @event: Event id.
  770. *
  771. */
  772. static int set_dmic_clk(struct snd_soc_dapm_widget *w,
  773. struct snd_kcontrol *kcontrol, int event)
  774. {
  775. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  776. struct rt5645_priv *rt5645 = snd_soc_codec_get_drvdata(codec);
  777. int idx, rate;
  778. rate = rt5645->sysclk / rl6231_get_pre_div(rt5645->regmap,
  779. RT5645_ADDA_CLK1, RT5645_I2S_PD1_SFT);
  780. idx = rl6231_calc_dmic_clk(rate);
  781. if (idx < 0)
  782. dev_err(codec->dev, "Failed to set DMIC clock\n");
  783. else
  784. snd_soc_update_bits(codec, RT5645_DMIC_CTRL1,
  785. RT5645_DMIC_CLK_MASK, idx << RT5645_DMIC_CLK_SFT);
  786. return idx;
  787. }
  788. static int is_sys_clk_from_pll(struct snd_soc_dapm_widget *source,
  789. struct snd_soc_dapm_widget *sink)
  790. {
  791. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(source->dapm);
  792. unsigned int val;
  793. val = snd_soc_read(codec, RT5645_GLB_CLK);
  794. val &= RT5645_SCLK_SRC_MASK;
  795. if (val == RT5645_SCLK_SRC_PLL1)
  796. return 1;
  797. else
  798. return 0;
  799. }
  800. static int is_using_asrc(struct snd_soc_dapm_widget *source,
  801. struct snd_soc_dapm_widget *sink)
  802. {
  803. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(source->dapm);
  804. unsigned int reg, shift, val;
  805. switch (source->shift) {
  806. case 0:
  807. reg = RT5645_ASRC_3;
  808. shift = 0;
  809. break;
  810. case 1:
  811. reg = RT5645_ASRC_3;
  812. shift = 4;
  813. break;
  814. case 3:
  815. reg = RT5645_ASRC_2;
  816. shift = 0;
  817. break;
  818. case 8:
  819. reg = RT5645_ASRC_2;
  820. shift = 4;
  821. break;
  822. case 9:
  823. reg = RT5645_ASRC_2;
  824. shift = 8;
  825. break;
  826. case 10:
  827. reg = RT5645_ASRC_2;
  828. shift = 12;
  829. break;
  830. default:
  831. return 0;
  832. }
  833. val = (snd_soc_read(codec, reg) >> shift) & 0xf;
  834. switch (val) {
  835. case 1:
  836. case 2:
  837. case 3:
  838. case 4:
  839. return 1;
  840. default:
  841. return 0;
  842. }
  843. }
  844. static int rt5645_enable_hweq(struct snd_soc_codec *codec)
  845. {
  846. struct rt5645_priv *rt5645 = snd_soc_codec_get_drvdata(codec);
  847. int i;
  848. for (i = 0; i < RT5645_HWEQ_NUM; i++) {
  849. if (rt5645_validate_hweq(rt5645->eq_param[i].reg))
  850. regmap_write(rt5645->regmap, rt5645->eq_param[i].reg,
  851. rt5645->eq_param[i].val);
  852. else
  853. break;
  854. }
  855. return 0;
  856. }
  857. /**
  858. * rt5645_sel_asrc_clk_src - select ASRC clock source for a set of filters
  859. * @codec: SoC audio codec device.
  860. * @filter_mask: mask of filters.
  861. * @clk_src: clock source
  862. *
  863. * The ASRC function is for asynchronous MCLK and LRCK. Also, since RT5645 can
  864. * only support standard 32fs or 64fs i2s format, ASRC should be enabled to
  865. * support special i2s clock format such as Intel's 100fs(100 * sampling rate).
  866. * ASRC function will track i2s clock and generate a corresponding system clock
  867. * for codec. This function provides an API to select the clock source for a
  868. * set of filters specified by the mask. And the codec driver will turn on ASRC
  869. * for these filters if ASRC is selected as their clock source.
  870. */
  871. int rt5645_sel_asrc_clk_src(struct snd_soc_codec *codec,
  872. unsigned int filter_mask, unsigned int clk_src)
  873. {
  874. unsigned int asrc2_mask = 0;
  875. unsigned int asrc2_value = 0;
  876. unsigned int asrc3_mask = 0;
  877. unsigned int asrc3_value = 0;
  878. switch (clk_src) {
  879. case RT5645_CLK_SEL_SYS:
  880. case RT5645_CLK_SEL_I2S1_ASRC:
  881. case RT5645_CLK_SEL_I2S2_ASRC:
  882. case RT5645_CLK_SEL_SYS2:
  883. break;
  884. default:
  885. return -EINVAL;
  886. }
  887. if (filter_mask & RT5645_DA_STEREO_FILTER) {
  888. asrc2_mask |= RT5645_DA_STO_CLK_SEL_MASK;
  889. asrc2_value = (asrc2_value & ~RT5645_DA_STO_CLK_SEL_MASK)
  890. | (clk_src << RT5645_DA_STO_CLK_SEL_SFT);
  891. }
  892. if (filter_mask & RT5645_DA_MONO_L_FILTER) {
  893. asrc2_mask |= RT5645_DA_MONOL_CLK_SEL_MASK;
  894. asrc2_value = (asrc2_value & ~RT5645_DA_MONOL_CLK_SEL_MASK)
  895. | (clk_src << RT5645_DA_MONOL_CLK_SEL_SFT);
  896. }
  897. if (filter_mask & RT5645_DA_MONO_R_FILTER) {
  898. asrc2_mask |= RT5645_DA_MONOR_CLK_SEL_MASK;
  899. asrc2_value = (asrc2_value & ~RT5645_DA_MONOR_CLK_SEL_MASK)
  900. | (clk_src << RT5645_DA_MONOR_CLK_SEL_SFT);
  901. }
  902. if (filter_mask & RT5645_AD_STEREO_FILTER) {
  903. asrc2_mask |= RT5645_AD_STO1_CLK_SEL_MASK;
  904. asrc2_value = (asrc2_value & ~RT5645_AD_STO1_CLK_SEL_MASK)
  905. | (clk_src << RT5645_AD_STO1_CLK_SEL_SFT);
  906. }
  907. if (filter_mask & RT5645_AD_MONO_L_FILTER) {
  908. asrc3_mask |= RT5645_AD_MONOL_CLK_SEL_MASK;
  909. asrc3_value = (asrc3_value & ~RT5645_AD_MONOL_CLK_SEL_MASK)
  910. | (clk_src << RT5645_AD_MONOL_CLK_SEL_SFT);
  911. }
  912. if (filter_mask & RT5645_AD_MONO_R_FILTER) {
  913. asrc3_mask |= RT5645_AD_MONOR_CLK_SEL_MASK;
  914. asrc3_value = (asrc3_value & ~RT5645_AD_MONOR_CLK_SEL_MASK)
  915. | (clk_src << RT5645_AD_MONOR_CLK_SEL_SFT);
  916. }
  917. if (asrc2_mask)
  918. snd_soc_update_bits(codec, RT5645_ASRC_2,
  919. asrc2_mask, asrc2_value);
  920. if (asrc3_mask)
  921. snd_soc_update_bits(codec, RT5645_ASRC_3,
  922. asrc3_mask, asrc3_value);
  923. return 0;
  924. }
  925. EXPORT_SYMBOL_GPL(rt5645_sel_asrc_clk_src);
  926. /* Digital Mixer */
  927. static const struct snd_kcontrol_new rt5645_sto1_adc_l_mix[] = {
  928. SOC_DAPM_SINGLE("ADC1 Switch", RT5645_STO1_ADC_MIXER,
  929. RT5645_M_ADC_L1_SFT, 1, 1),
  930. SOC_DAPM_SINGLE("ADC2 Switch", RT5645_STO1_ADC_MIXER,
  931. RT5645_M_ADC_L2_SFT, 1, 1),
  932. };
  933. static const struct snd_kcontrol_new rt5645_sto1_adc_r_mix[] = {
  934. SOC_DAPM_SINGLE("ADC1 Switch", RT5645_STO1_ADC_MIXER,
  935. RT5645_M_ADC_R1_SFT, 1, 1),
  936. SOC_DAPM_SINGLE("ADC2 Switch", RT5645_STO1_ADC_MIXER,
  937. RT5645_M_ADC_R2_SFT, 1, 1),
  938. };
  939. static const struct snd_kcontrol_new rt5645_mono_adc_l_mix[] = {
  940. SOC_DAPM_SINGLE("ADC1 Switch", RT5645_MONO_ADC_MIXER,
  941. RT5645_M_MONO_ADC_L1_SFT, 1, 1),
  942. SOC_DAPM_SINGLE("ADC2 Switch", RT5645_MONO_ADC_MIXER,
  943. RT5645_M_MONO_ADC_L2_SFT, 1, 1),
  944. };
  945. static const struct snd_kcontrol_new rt5645_mono_adc_r_mix[] = {
  946. SOC_DAPM_SINGLE("ADC1 Switch", RT5645_MONO_ADC_MIXER,
  947. RT5645_M_MONO_ADC_R1_SFT, 1, 1),
  948. SOC_DAPM_SINGLE("ADC2 Switch", RT5645_MONO_ADC_MIXER,
  949. RT5645_M_MONO_ADC_R2_SFT, 1, 1),
  950. };
  951. static const struct snd_kcontrol_new rt5645_dac_l_mix[] = {
  952. SOC_DAPM_SINGLE("Stereo ADC Switch", RT5645_AD_DA_MIXER,
  953. RT5645_M_ADCMIX_L_SFT, 1, 1),
  954. SOC_DAPM_SINGLE_AUTODISABLE("DAC1 Switch", RT5645_AD_DA_MIXER,
  955. RT5645_M_DAC1_L_SFT, 1, 1),
  956. };
  957. static const struct snd_kcontrol_new rt5645_dac_r_mix[] = {
  958. SOC_DAPM_SINGLE("Stereo ADC Switch", RT5645_AD_DA_MIXER,
  959. RT5645_M_ADCMIX_R_SFT, 1, 1),
  960. SOC_DAPM_SINGLE_AUTODISABLE("DAC1 Switch", RT5645_AD_DA_MIXER,
  961. RT5645_M_DAC1_R_SFT, 1, 1),
  962. };
  963. static const struct snd_kcontrol_new rt5645_sto_dac_l_mix[] = {
  964. SOC_DAPM_SINGLE("DAC L1 Switch", RT5645_STO_DAC_MIXER,
  965. RT5645_M_DAC_L1_SFT, 1, 1),
  966. SOC_DAPM_SINGLE("DAC L2 Switch", RT5645_STO_DAC_MIXER,
  967. RT5645_M_DAC_L2_SFT, 1, 1),
  968. SOC_DAPM_SINGLE("DAC R1 Switch", RT5645_STO_DAC_MIXER,
  969. RT5645_M_DAC_R1_STO_L_SFT, 1, 1),
  970. };
  971. static const struct snd_kcontrol_new rt5645_sto_dac_r_mix[] = {
  972. SOC_DAPM_SINGLE("DAC R1 Switch", RT5645_STO_DAC_MIXER,
  973. RT5645_M_DAC_R1_SFT, 1, 1),
  974. SOC_DAPM_SINGLE("DAC R2 Switch", RT5645_STO_DAC_MIXER,
  975. RT5645_M_DAC_R2_SFT, 1, 1),
  976. SOC_DAPM_SINGLE("DAC L1 Switch", RT5645_STO_DAC_MIXER,
  977. RT5645_M_DAC_L1_STO_R_SFT, 1, 1),
  978. };
  979. static const struct snd_kcontrol_new rt5645_mono_dac_l_mix[] = {
  980. SOC_DAPM_SINGLE("DAC L1 Switch", RT5645_MONO_DAC_MIXER,
  981. RT5645_M_DAC_L1_MONO_L_SFT, 1, 1),
  982. SOC_DAPM_SINGLE("DAC L2 Switch", RT5645_MONO_DAC_MIXER,
  983. RT5645_M_DAC_L2_MONO_L_SFT, 1, 1),
  984. SOC_DAPM_SINGLE("DAC R2 Switch", RT5645_MONO_DAC_MIXER,
  985. RT5645_M_DAC_R2_MONO_L_SFT, 1, 1),
  986. };
  987. static const struct snd_kcontrol_new rt5645_mono_dac_r_mix[] = {
  988. SOC_DAPM_SINGLE("DAC R1 Switch", RT5645_MONO_DAC_MIXER,
  989. RT5645_M_DAC_R1_MONO_R_SFT, 1, 1),
  990. SOC_DAPM_SINGLE("DAC R2 Switch", RT5645_MONO_DAC_MIXER,
  991. RT5645_M_DAC_R2_MONO_R_SFT, 1, 1),
  992. SOC_DAPM_SINGLE("DAC L2 Switch", RT5645_MONO_DAC_MIXER,
  993. RT5645_M_DAC_L2_MONO_R_SFT, 1, 1),
  994. };
  995. static const struct snd_kcontrol_new rt5645_dig_l_mix[] = {
  996. SOC_DAPM_SINGLE("Sto DAC Mix L Switch", RT5645_DIG_MIXER,
  997. RT5645_M_STO_L_DAC_L_SFT, 1, 1),
  998. SOC_DAPM_SINGLE("DAC L2 Switch", RT5645_DIG_MIXER,
  999. RT5645_M_DAC_L2_DAC_L_SFT, 1, 1),
  1000. SOC_DAPM_SINGLE("DAC R2 Switch", RT5645_DIG_MIXER,
  1001. RT5645_M_DAC_R2_DAC_L_SFT, 1, 1),
  1002. };
  1003. static const struct snd_kcontrol_new rt5645_dig_r_mix[] = {
  1004. SOC_DAPM_SINGLE("Sto DAC Mix R Switch", RT5645_DIG_MIXER,
  1005. RT5645_M_STO_R_DAC_R_SFT, 1, 1),
  1006. SOC_DAPM_SINGLE("DAC R2 Switch", RT5645_DIG_MIXER,
  1007. RT5645_M_DAC_R2_DAC_R_SFT, 1, 1),
  1008. SOC_DAPM_SINGLE("DAC L2 Switch", RT5645_DIG_MIXER,
  1009. RT5645_M_DAC_L2_DAC_R_SFT, 1, 1),
  1010. };
  1011. /* Analog Input Mixer */
  1012. static const struct snd_kcontrol_new rt5645_rec_l_mix[] = {
  1013. SOC_DAPM_SINGLE("HPOL Switch", RT5645_REC_L2_MIXER,
  1014. RT5645_M_HP_L_RM_L_SFT, 1, 1),
  1015. SOC_DAPM_SINGLE("INL Switch", RT5645_REC_L2_MIXER,
  1016. RT5645_M_IN_L_RM_L_SFT, 1, 1),
  1017. SOC_DAPM_SINGLE("BST2 Switch", RT5645_REC_L2_MIXER,
  1018. RT5645_M_BST2_RM_L_SFT, 1, 1),
  1019. SOC_DAPM_SINGLE("BST1 Switch", RT5645_REC_L2_MIXER,
  1020. RT5645_M_BST1_RM_L_SFT, 1, 1),
  1021. SOC_DAPM_SINGLE("OUT MIXL Switch", RT5645_REC_L2_MIXER,
  1022. RT5645_M_OM_L_RM_L_SFT, 1, 1),
  1023. };
  1024. static const struct snd_kcontrol_new rt5645_rec_r_mix[] = {
  1025. SOC_DAPM_SINGLE("HPOR Switch", RT5645_REC_R2_MIXER,
  1026. RT5645_M_HP_R_RM_R_SFT, 1, 1),
  1027. SOC_DAPM_SINGLE("INR Switch", RT5645_REC_R2_MIXER,
  1028. RT5645_M_IN_R_RM_R_SFT, 1, 1),
  1029. SOC_DAPM_SINGLE("BST2 Switch", RT5645_REC_R2_MIXER,
  1030. RT5645_M_BST2_RM_R_SFT, 1, 1),
  1031. SOC_DAPM_SINGLE("BST1 Switch", RT5645_REC_R2_MIXER,
  1032. RT5645_M_BST1_RM_R_SFT, 1, 1),
  1033. SOC_DAPM_SINGLE("OUT MIXR Switch", RT5645_REC_R2_MIXER,
  1034. RT5645_M_OM_R_RM_R_SFT, 1, 1),
  1035. };
  1036. static const struct snd_kcontrol_new rt5645_spk_l_mix[] = {
  1037. SOC_DAPM_SINGLE("DAC L1 Switch", RT5645_SPK_L_MIXER,
  1038. RT5645_M_DAC_L1_SM_L_SFT, 1, 1),
  1039. SOC_DAPM_SINGLE("DAC L2 Switch", RT5645_SPK_L_MIXER,
  1040. RT5645_M_DAC_L2_SM_L_SFT, 1, 1),
  1041. SOC_DAPM_SINGLE("INL Switch", RT5645_SPK_L_MIXER,
  1042. RT5645_M_IN_L_SM_L_SFT, 1, 1),
  1043. SOC_DAPM_SINGLE("BST1 Switch", RT5645_SPK_L_MIXER,
  1044. RT5645_M_BST1_L_SM_L_SFT, 1, 1),
  1045. };
  1046. static const struct snd_kcontrol_new rt5645_spk_r_mix[] = {
  1047. SOC_DAPM_SINGLE("DAC R1 Switch", RT5645_SPK_R_MIXER,
  1048. RT5645_M_DAC_R1_SM_R_SFT, 1, 1),
  1049. SOC_DAPM_SINGLE("DAC R2 Switch", RT5645_SPK_R_MIXER,
  1050. RT5645_M_DAC_R2_SM_R_SFT, 1, 1),
  1051. SOC_DAPM_SINGLE("INR Switch", RT5645_SPK_R_MIXER,
  1052. RT5645_M_IN_R_SM_R_SFT, 1, 1),
  1053. SOC_DAPM_SINGLE("BST2 Switch", RT5645_SPK_R_MIXER,
  1054. RT5645_M_BST2_R_SM_R_SFT, 1, 1),
  1055. };
  1056. static const struct snd_kcontrol_new rt5645_out_l_mix[] = {
  1057. SOC_DAPM_SINGLE("BST1 Switch", RT5645_OUT_L1_MIXER,
  1058. RT5645_M_BST1_OM_L_SFT, 1, 1),
  1059. SOC_DAPM_SINGLE("INL Switch", RT5645_OUT_L1_MIXER,
  1060. RT5645_M_IN_L_OM_L_SFT, 1, 1),
  1061. SOC_DAPM_SINGLE("DAC L2 Switch", RT5645_OUT_L1_MIXER,
  1062. RT5645_M_DAC_L2_OM_L_SFT, 1, 1),
  1063. SOC_DAPM_SINGLE("DAC L1 Switch", RT5645_OUT_L1_MIXER,
  1064. RT5645_M_DAC_L1_OM_L_SFT, 1, 1),
  1065. };
  1066. static const struct snd_kcontrol_new rt5645_out_r_mix[] = {
  1067. SOC_DAPM_SINGLE("BST2 Switch", RT5645_OUT_R1_MIXER,
  1068. RT5645_M_BST2_OM_R_SFT, 1, 1),
  1069. SOC_DAPM_SINGLE("INR Switch", RT5645_OUT_R1_MIXER,
  1070. RT5645_M_IN_R_OM_R_SFT, 1, 1),
  1071. SOC_DAPM_SINGLE("DAC R2 Switch", RT5645_OUT_R1_MIXER,
  1072. RT5645_M_DAC_R2_OM_R_SFT, 1, 1),
  1073. SOC_DAPM_SINGLE("DAC R1 Switch", RT5645_OUT_R1_MIXER,
  1074. RT5645_M_DAC_R1_OM_R_SFT, 1, 1),
  1075. };
  1076. static const struct snd_kcontrol_new rt5645_spo_l_mix[] = {
  1077. SOC_DAPM_SINGLE("DAC R1 Switch", RT5645_SPO_MIXER,
  1078. RT5645_M_DAC_R1_SPM_L_SFT, 1, 1),
  1079. SOC_DAPM_SINGLE("DAC L1 Switch", RT5645_SPO_MIXER,
  1080. RT5645_M_DAC_L1_SPM_L_SFT, 1, 1),
  1081. SOC_DAPM_SINGLE("SPKVOL R Switch", RT5645_SPO_MIXER,
  1082. RT5645_M_SV_R_SPM_L_SFT, 1, 1),
  1083. SOC_DAPM_SINGLE("SPKVOL L Switch", RT5645_SPO_MIXER,
  1084. RT5645_M_SV_L_SPM_L_SFT, 1, 1),
  1085. };
  1086. static const struct snd_kcontrol_new rt5645_spo_r_mix[] = {
  1087. SOC_DAPM_SINGLE("DAC R1 Switch", RT5645_SPO_MIXER,
  1088. RT5645_M_DAC_R1_SPM_R_SFT, 1, 1),
  1089. SOC_DAPM_SINGLE("SPKVOL R Switch", RT5645_SPO_MIXER,
  1090. RT5645_M_SV_R_SPM_R_SFT, 1, 1),
  1091. };
  1092. static const struct snd_kcontrol_new rt5645_hpo_mix[] = {
  1093. SOC_DAPM_SINGLE("DAC1 Switch", RT5645_HPO_MIXER,
  1094. RT5645_M_DAC1_HM_SFT, 1, 1),
  1095. SOC_DAPM_SINGLE("HPVOL Switch", RT5645_HPO_MIXER,
  1096. RT5645_M_HPVOL_HM_SFT, 1, 1),
  1097. };
  1098. static const struct snd_kcontrol_new rt5645_hpvoll_mix[] = {
  1099. SOC_DAPM_SINGLE("DAC1 Switch", RT5645_HPOMIXL_CTRL,
  1100. RT5645_M_DAC1_HV_SFT, 1, 1),
  1101. SOC_DAPM_SINGLE("DAC2 Switch", RT5645_HPOMIXL_CTRL,
  1102. RT5645_M_DAC2_HV_SFT, 1, 1),
  1103. SOC_DAPM_SINGLE("INL Switch", RT5645_HPOMIXL_CTRL,
  1104. RT5645_M_IN_HV_SFT, 1, 1),
  1105. SOC_DAPM_SINGLE("BST1 Switch", RT5645_HPOMIXL_CTRL,
  1106. RT5645_M_BST1_HV_SFT, 1, 1),
  1107. };
  1108. static const struct snd_kcontrol_new rt5645_hpvolr_mix[] = {
  1109. SOC_DAPM_SINGLE("DAC1 Switch", RT5645_HPOMIXR_CTRL,
  1110. RT5645_M_DAC1_HV_SFT, 1, 1),
  1111. SOC_DAPM_SINGLE("DAC2 Switch", RT5645_HPOMIXR_CTRL,
  1112. RT5645_M_DAC2_HV_SFT, 1, 1),
  1113. SOC_DAPM_SINGLE("INR Switch", RT5645_HPOMIXR_CTRL,
  1114. RT5645_M_IN_HV_SFT, 1, 1),
  1115. SOC_DAPM_SINGLE("BST2 Switch", RT5645_HPOMIXR_CTRL,
  1116. RT5645_M_BST2_HV_SFT, 1, 1),
  1117. };
  1118. static const struct snd_kcontrol_new rt5645_lout_mix[] = {
  1119. SOC_DAPM_SINGLE("DAC L1 Switch", RT5645_LOUT_MIXER,
  1120. RT5645_M_DAC_L1_LM_SFT, 1, 1),
  1121. SOC_DAPM_SINGLE("DAC R1 Switch", RT5645_LOUT_MIXER,
  1122. RT5645_M_DAC_R1_LM_SFT, 1, 1),
  1123. SOC_DAPM_SINGLE("OUTMIX L Switch", RT5645_LOUT_MIXER,
  1124. RT5645_M_OV_L_LM_SFT, 1, 1),
  1125. SOC_DAPM_SINGLE("OUTMIX R Switch", RT5645_LOUT_MIXER,
  1126. RT5645_M_OV_R_LM_SFT, 1, 1),
  1127. };
  1128. /*DAC1 L/R source*/ /* MX-29 [9:8] [11:10] */
  1129. static const char * const rt5645_dac1_src[] = {
  1130. "IF1 DAC", "IF2 DAC", "IF3 DAC"
  1131. };
  1132. static SOC_ENUM_SINGLE_DECL(
  1133. rt5645_dac1l_enum, RT5645_AD_DA_MIXER,
  1134. RT5645_DAC1_L_SEL_SFT, rt5645_dac1_src);
  1135. static const struct snd_kcontrol_new rt5645_dac1l_mux =
  1136. SOC_DAPM_ENUM("DAC1 L source", rt5645_dac1l_enum);
  1137. static SOC_ENUM_SINGLE_DECL(
  1138. rt5645_dac1r_enum, RT5645_AD_DA_MIXER,
  1139. RT5645_DAC1_R_SEL_SFT, rt5645_dac1_src);
  1140. static const struct snd_kcontrol_new rt5645_dac1r_mux =
  1141. SOC_DAPM_ENUM("DAC1 R source", rt5645_dac1r_enum);
  1142. /*DAC2 L/R source*/ /* MX-1B [6:4] [2:0] */
  1143. static const char * const rt5645_dac12_src[] = {
  1144. "IF1 DAC", "IF2 DAC", "IF3 DAC", "Mono ADC", "VAD_ADC"
  1145. };
  1146. static SOC_ENUM_SINGLE_DECL(
  1147. rt5645_dac2l_enum, RT5645_DAC_CTRL,
  1148. RT5645_DAC2_L_SEL_SFT, rt5645_dac12_src);
  1149. static const struct snd_kcontrol_new rt5645_dac_l2_mux =
  1150. SOC_DAPM_ENUM("DAC2 L source", rt5645_dac2l_enum);
  1151. static const char * const rt5645_dacr2_src[] = {
  1152. "IF1 DAC", "IF2 DAC", "IF3 DAC", "Mono ADC", "Haptic"
  1153. };
  1154. static SOC_ENUM_SINGLE_DECL(
  1155. rt5645_dac2r_enum, RT5645_DAC_CTRL,
  1156. RT5645_DAC2_R_SEL_SFT, rt5645_dacr2_src);
  1157. static const struct snd_kcontrol_new rt5645_dac_r2_mux =
  1158. SOC_DAPM_ENUM("DAC2 R source", rt5645_dac2r_enum);
  1159. /* INL/R source */
  1160. static const char * const rt5645_inl_src[] = {
  1161. "IN2P", "MonoP"
  1162. };
  1163. static SOC_ENUM_SINGLE_DECL(
  1164. rt5645_inl_enum, RT5645_INL1_INR1_VOL,
  1165. RT5645_INL_SEL_SFT, rt5645_inl_src);
  1166. static const struct snd_kcontrol_new rt5645_inl_mux =
  1167. SOC_DAPM_ENUM("INL source", rt5645_inl_enum);
  1168. static const char * const rt5645_inr_src[] = {
  1169. "IN2N", "MonoN"
  1170. };
  1171. static SOC_ENUM_SINGLE_DECL(
  1172. rt5645_inr_enum, RT5645_INL1_INR1_VOL,
  1173. RT5645_INR_SEL_SFT, rt5645_inr_src);
  1174. static const struct snd_kcontrol_new rt5645_inr_mux =
  1175. SOC_DAPM_ENUM("INR source", rt5645_inr_enum);
  1176. /* Stereo1 ADC source */
  1177. /* MX-27 [12] */
  1178. static const char * const rt5645_stereo_adc1_src[] = {
  1179. "DAC MIX", "ADC"
  1180. };
  1181. static SOC_ENUM_SINGLE_DECL(
  1182. rt5645_stereo1_adc1_enum, RT5645_STO1_ADC_MIXER,
  1183. RT5645_ADC_1_SRC_SFT, rt5645_stereo_adc1_src);
  1184. static const struct snd_kcontrol_new rt5645_sto_adc1_mux =
  1185. SOC_DAPM_ENUM("Stereo1 ADC1 Mux", rt5645_stereo1_adc1_enum);
  1186. /* MX-27 [11] */
  1187. static const char * const rt5645_stereo_adc2_src[] = {
  1188. "DAC MIX", "DMIC"
  1189. };
  1190. static SOC_ENUM_SINGLE_DECL(
  1191. rt5645_stereo1_adc2_enum, RT5645_STO1_ADC_MIXER,
  1192. RT5645_ADC_2_SRC_SFT, rt5645_stereo_adc2_src);
  1193. static const struct snd_kcontrol_new rt5645_sto_adc2_mux =
  1194. SOC_DAPM_ENUM("Stereo1 ADC2 Mux", rt5645_stereo1_adc2_enum);
  1195. /* MX-27 [8] */
  1196. static const char * const rt5645_stereo_dmic_src[] = {
  1197. "DMIC1", "DMIC2"
  1198. };
  1199. static SOC_ENUM_SINGLE_DECL(
  1200. rt5645_stereo1_dmic_enum, RT5645_STO1_ADC_MIXER,
  1201. RT5645_DMIC_SRC_SFT, rt5645_stereo_dmic_src);
  1202. static const struct snd_kcontrol_new rt5645_sto1_dmic_mux =
  1203. SOC_DAPM_ENUM("Stereo1 DMIC source", rt5645_stereo1_dmic_enum);
  1204. /* Mono ADC source */
  1205. /* MX-28 [12] */
  1206. static const char * const rt5645_mono_adc_l1_src[] = {
  1207. "Mono DAC MIXL", "ADC"
  1208. };
  1209. static SOC_ENUM_SINGLE_DECL(
  1210. rt5645_mono_adc_l1_enum, RT5645_MONO_ADC_MIXER,
  1211. RT5645_MONO_ADC_L1_SRC_SFT, rt5645_mono_adc_l1_src);
  1212. static const struct snd_kcontrol_new rt5645_mono_adc_l1_mux =
  1213. SOC_DAPM_ENUM("Mono ADC1 left source", rt5645_mono_adc_l1_enum);
  1214. /* MX-28 [11] */
  1215. static const char * const rt5645_mono_adc_l2_src[] = {
  1216. "Mono DAC MIXL", "DMIC"
  1217. };
  1218. static SOC_ENUM_SINGLE_DECL(
  1219. rt5645_mono_adc_l2_enum, RT5645_MONO_ADC_MIXER,
  1220. RT5645_MONO_ADC_L2_SRC_SFT, rt5645_mono_adc_l2_src);
  1221. static const struct snd_kcontrol_new rt5645_mono_adc_l2_mux =
  1222. SOC_DAPM_ENUM("Mono ADC2 left source", rt5645_mono_adc_l2_enum);
  1223. /* MX-28 [8] */
  1224. static const char * const rt5645_mono_dmic_src[] = {
  1225. "DMIC1", "DMIC2"
  1226. };
  1227. static SOC_ENUM_SINGLE_DECL(
  1228. rt5645_mono_dmic_l_enum, RT5645_MONO_ADC_MIXER,
  1229. RT5645_MONO_DMIC_L_SRC_SFT, rt5645_mono_dmic_src);
  1230. static const struct snd_kcontrol_new rt5645_mono_dmic_l_mux =
  1231. SOC_DAPM_ENUM("Mono DMIC left source", rt5645_mono_dmic_l_enum);
  1232. /* MX-28 [1:0] */
  1233. static SOC_ENUM_SINGLE_DECL(
  1234. rt5645_mono_dmic_r_enum, RT5645_MONO_ADC_MIXER,
  1235. RT5645_MONO_DMIC_R_SRC_SFT, rt5645_mono_dmic_src);
  1236. static const struct snd_kcontrol_new rt5645_mono_dmic_r_mux =
  1237. SOC_DAPM_ENUM("Mono DMIC Right source", rt5645_mono_dmic_r_enum);
  1238. /* MX-28 [4] */
  1239. static const char * const rt5645_mono_adc_r1_src[] = {
  1240. "Mono DAC MIXR", "ADC"
  1241. };
  1242. static SOC_ENUM_SINGLE_DECL(
  1243. rt5645_mono_adc_r1_enum, RT5645_MONO_ADC_MIXER,
  1244. RT5645_MONO_ADC_R1_SRC_SFT, rt5645_mono_adc_r1_src);
  1245. static const struct snd_kcontrol_new rt5645_mono_adc_r1_mux =
  1246. SOC_DAPM_ENUM("Mono ADC1 right source", rt5645_mono_adc_r1_enum);
  1247. /* MX-28 [3] */
  1248. static const char * const rt5645_mono_adc_r2_src[] = {
  1249. "Mono DAC MIXR", "DMIC"
  1250. };
  1251. static SOC_ENUM_SINGLE_DECL(
  1252. rt5645_mono_adc_r2_enum, RT5645_MONO_ADC_MIXER,
  1253. RT5645_MONO_ADC_R2_SRC_SFT, rt5645_mono_adc_r2_src);
  1254. static const struct snd_kcontrol_new rt5645_mono_adc_r2_mux =
  1255. SOC_DAPM_ENUM("Mono ADC2 right source", rt5645_mono_adc_r2_enum);
  1256. /* MX-77 [9:8] */
  1257. static const char * const rt5645_if1_adc_in_src[] = {
  1258. "IF_ADC1/IF_ADC2/VAD_ADC", "IF_ADC2/IF_ADC1/VAD_ADC",
  1259. "VAD_ADC/IF_ADC1/IF_ADC2", "VAD_ADC/IF_ADC2/IF_ADC1"
  1260. };
  1261. static SOC_ENUM_SINGLE_DECL(
  1262. rt5645_if1_adc_in_enum, RT5645_TDM_CTRL_1,
  1263. RT5645_IF1_ADC_IN_SFT, rt5645_if1_adc_in_src);
  1264. static const struct snd_kcontrol_new rt5645_if1_adc_in_mux =
  1265. SOC_DAPM_ENUM("IF1 ADC IN source", rt5645_if1_adc_in_enum);
  1266. /* MX-78 [4:0] */
  1267. static const char * const rt5650_if1_adc_in_src[] = {
  1268. "IF_ADC1/IF_ADC2/DAC_REF/Null",
  1269. "IF_ADC1/IF_ADC2/Null/DAC_REF",
  1270. "IF_ADC1/DAC_REF/IF_ADC2/Null",
  1271. "IF_ADC1/DAC_REF/Null/IF_ADC2",
  1272. "IF_ADC1/Null/DAC_REF/IF_ADC2",
  1273. "IF_ADC1/Null/IF_ADC2/DAC_REF",
  1274. "IF_ADC2/IF_ADC1/DAC_REF/Null",
  1275. "IF_ADC2/IF_ADC1/Null/DAC_REF",
  1276. "IF_ADC2/DAC_REF/IF_ADC1/Null",
  1277. "IF_ADC2/DAC_REF/Null/IF_ADC1",
  1278. "IF_ADC2/Null/DAC_REF/IF_ADC1",
  1279. "IF_ADC2/Null/IF_ADC1/DAC_REF",
  1280. "DAC_REF/IF_ADC1/IF_ADC2/Null",
  1281. "DAC_REF/IF_ADC1/Null/IF_ADC2",
  1282. "DAC_REF/IF_ADC2/IF_ADC1/Null",
  1283. "DAC_REF/IF_ADC2/Null/IF_ADC1",
  1284. "DAC_REF/Null/IF_ADC1/IF_ADC2",
  1285. "DAC_REF/Null/IF_ADC2/IF_ADC1",
  1286. "Null/IF_ADC1/IF_ADC2/DAC_REF",
  1287. "Null/IF_ADC1/DAC_REF/IF_ADC2",
  1288. "Null/IF_ADC2/IF_ADC1/DAC_REF",
  1289. "Null/IF_ADC2/DAC_REF/IF_ADC1",
  1290. "Null/DAC_REF/IF_ADC1/IF_ADC2",
  1291. "Null/DAC_REF/IF_ADC2/IF_ADC1",
  1292. };
  1293. static SOC_ENUM_SINGLE_DECL(
  1294. rt5650_if1_adc_in_enum, RT5645_TDM_CTRL_2,
  1295. 0, rt5650_if1_adc_in_src);
  1296. static const struct snd_kcontrol_new rt5650_if1_adc_in_mux =
  1297. SOC_DAPM_ENUM("IF1 ADC IN source", rt5650_if1_adc_in_enum);
  1298. /* MX-78 [15:14][13:12][11:10] */
  1299. static const char * const rt5645_tdm_adc_swap_select[] = {
  1300. "L/R", "R/L", "L/L", "R/R"
  1301. };
  1302. static SOC_ENUM_SINGLE_DECL(rt5650_tdm_adc_slot0_1_enum,
  1303. RT5645_TDM_CTRL_2, 14, rt5645_tdm_adc_swap_select);
  1304. static const struct snd_kcontrol_new rt5650_if1_adc1_in_mux =
  1305. SOC_DAPM_ENUM("IF1 ADC1 IN source", rt5650_tdm_adc_slot0_1_enum);
  1306. static SOC_ENUM_SINGLE_DECL(rt5650_tdm_adc_slot2_3_enum,
  1307. RT5645_TDM_CTRL_2, 12, rt5645_tdm_adc_swap_select);
  1308. static const struct snd_kcontrol_new rt5650_if1_adc2_in_mux =
  1309. SOC_DAPM_ENUM("IF1 ADC2 IN source", rt5650_tdm_adc_slot2_3_enum);
  1310. static SOC_ENUM_SINGLE_DECL(rt5650_tdm_adc_slot4_5_enum,
  1311. RT5645_TDM_CTRL_2, 10, rt5645_tdm_adc_swap_select);
  1312. static const struct snd_kcontrol_new rt5650_if1_adc3_in_mux =
  1313. SOC_DAPM_ENUM("IF1 ADC3 IN source", rt5650_tdm_adc_slot4_5_enum);
  1314. /* MX-77 [7:6][5:4][3:2] */
  1315. static SOC_ENUM_SINGLE_DECL(rt5645_tdm_adc_slot0_1_enum,
  1316. RT5645_TDM_CTRL_1, 6, rt5645_tdm_adc_swap_select);
  1317. static const struct snd_kcontrol_new rt5645_if1_adc1_in_mux =
  1318. SOC_DAPM_ENUM("IF1 ADC1 IN source", rt5645_tdm_adc_slot0_1_enum);
  1319. static SOC_ENUM_SINGLE_DECL(rt5645_tdm_adc_slot2_3_enum,
  1320. RT5645_TDM_CTRL_1, 4, rt5645_tdm_adc_swap_select);
  1321. static const struct snd_kcontrol_new rt5645_if1_adc2_in_mux =
  1322. SOC_DAPM_ENUM("IF1 ADC2 IN source", rt5645_tdm_adc_slot2_3_enum);
  1323. static SOC_ENUM_SINGLE_DECL(rt5645_tdm_adc_slot4_5_enum,
  1324. RT5645_TDM_CTRL_1, 2, rt5645_tdm_adc_swap_select);
  1325. static const struct snd_kcontrol_new rt5645_if1_adc3_in_mux =
  1326. SOC_DAPM_ENUM("IF1 ADC3 IN source", rt5645_tdm_adc_slot4_5_enum);
  1327. /* MX-79 [14:12][10:8][6:4][2:0] */
  1328. static const char * const rt5645_tdm_dac_swap_select[] = {
  1329. "Slot0", "Slot1", "Slot2", "Slot3"
  1330. };
  1331. static SOC_ENUM_SINGLE_DECL(rt5645_tdm_dac0_enum,
  1332. RT5645_TDM_CTRL_3, 12, rt5645_tdm_dac_swap_select);
  1333. static const struct snd_kcontrol_new rt5645_if1_dac0_tdm_sel_mux =
  1334. SOC_DAPM_ENUM("IF1 DAC0 source", rt5645_tdm_dac0_enum);
  1335. static SOC_ENUM_SINGLE_DECL(rt5645_tdm_dac1_enum,
  1336. RT5645_TDM_CTRL_3, 8, rt5645_tdm_dac_swap_select);
  1337. static const struct snd_kcontrol_new rt5645_if1_dac1_tdm_sel_mux =
  1338. SOC_DAPM_ENUM("IF1 DAC1 source", rt5645_tdm_dac1_enum);
  1339. static SOC_ENUM_SINGLE_DECL(rt5645_tdm_dac2_enum,
  1340. RT5645_TDM_CTRL_3, 4, rt5645_tdm_dac_swap_select);
  1341. static const struct snd_kcontrol_new rt5645_if1_dac2_tdm_sel_mux =
  1342. SOC_DAPM_ENUM("IF1 DAC2 source", rt5645_tdm_dac2_enum);
  1343. static SOC_ENUM_SINGLE_DECL(rt5645_tdm_dac3_enum,
  1344. RT5645_TDM_CTRL_3, 0, rt5645_tdm_dac_swap_select);
  1345. static const struct snd_kcontrol_new rt5645_if1_dac3_tdm_sel_mux =
  1346. SOC_DAPM_ENUM("IF1 DAC3 source", rt5645_tdm_dac3_enum);
  1347. /* MX-7a [14:12][10:8][6:4][2:0] */
  1348. static SOC_ENUM_SINGLE_DECL(rt5650_tdm_dac0_enum,
  1349. RT5650_TDM_CTRL_4, 12, rt5645_tdm_dac_swap_select);
  1350. static const struct snd_kcontrol_new rt5650_if1_dac0_tdm_sel_mux =
  1351. SOC_DAPM_ENUM("IF1 DAC0 source", rt5650_tdm_dac0_enum);
  1352. static SOC_ENUM_SINGLE_DECL(rt5650_tdm_dac1_enum,
  1353. RT5650_TDM_CTRL_4, 8, rt5645_tdm_dac_swap_select);
  1354. static const struct snd_kcontrol_new rt5650_if1_dac1_tdm_sel_mux =
  1355. SOC_DAPM_ENUM("IF1 DAC1 source", rt5650_tdm_dac1_enum);
  1356. static SOC_ENUM_SINGLE_DECL(rt5650_tdm_dac2_enum,
  1357. RT5650_TDM_CTRL_4, 4, rt5645_tdm_dac_swap_select);
  1358. static const struct snd_kcontrol_new rt5650_if1_dac2_tdm_sel_mux =
  1359. SOC_DAPM_ENUM("IF1 DAC2 source", rt5650_tdm_dac2_enum);
  1360. static SOC_ENUM_SINGLE_DECL(rt5650_tdm_dac3_enum,
  1361. RT5650_TDM_CTRL_4, 0, rt5645_tdm_dac_swap_select);
  1362. static const struct snd_kcontrol_new rt5650_if1_dac3_tdm_sel_mux =
  1363. SOC_DAPM_ENUM("IF1 DAC3 source", rt5650_tdm_dac3_enum);
  1364. /* MX-2d [3] [2] */
  1365. static const char * const rt5650_a_dac1_src[] = {
  1366. "DAC1", "Stereo DAC Mixer"
  1367. };
  1368. static SOC_ENUM_SINGLE_DECL(
  1369. rt5650_a_dac1_l_enum, RT5650_A_DAC_SOUR,
  1370. RT5650_A_DAC1_L_IN_SFT, rt5650_a_dac1_src);
  1371. static const struct snd_kcontrol_new rt5650_a_dac1_l_mux =
  1372. SOC_DAPM_ENUM("A DAC1 L source", rt5650_a_dac1_l_enum);
  1373. static SOC_ENUM_SINGLE_DECL(
  1374. rt5650_a_dac1_r_enum, RT5650_A_DAC_SOUR,
  1375. RT5650_A_DAC1_R_IN_SFT, rt5650_a_dac1_src);
  1376. static const struct snd_kcontrol_new rt5650_a_dac1_r_mux =
  1377. SOC_DAPM_ENUM("A DAC1 R source", rt5650_a_dac1_r_enum);
  1378. /* MX-2d [1] [0] */
  1379. static const char * const rt5650_a_dac2_src[] = {
  1380. "Stereo DAC Mixer", "Mono DAC Mixer"
  1381. };
  1382. static SOC_ENUM_SINGLE_DECL(
  1383. rt5650_a_dac2_l_enum, RT5650_A_DAC_SOUR,
  1384. RT5650_A_DAC2_L_IN_SFT, rt5650_a_dac2_src);
  1385. static const struct snd_kcontrol_new rt5650_a_dac2_l_mux =
  1386. SOC_DAPM_ENUM("A DAC2 L source", rt5650_a_dac2_l_enum);
  1387. static SOC_ENUM_SINGLE_DECL(
  1388. rt5650_a_dac2_r_enum, RT5650_A_DAC_SOUR,
  1389. RT5650_A_DAC2_R_IN_SFT, rt5650_a_dac2_src);
  1390. static const struct snd_kcontrol_new rt5650_a_dac2_r_mux =
  1391. SOC_DAPM_ENUM("A DAC2 R source", rt5650_a_dac2_r_enum);
  1392. /* MX-2F [13:12] */
  1393. static const char * const rt5645_if2_adc_in_src[] = {
  1394. "IF_ADC1", "IF_ADC2", "VAD_ADC"
  1395. };
  1396. static SOC_ENUM_SINGLE_DECL(
  1397. rt5645_if2_adc_in_enum, RT5645_DIG_INF1_DATA,
  1398. RT5645_IF2_ADC_IN_SFT, rt5645_if2_adc_in_src);
  1399. static const struct snd_kcontrol_new rt5645_if2_adc_in_mux =
  1400. SOC_DAPM_ENUM("IF2 ADC IN source", rt5645_if2_adc_in_enum);
  1401. /* MX-2F [1:0] */
  1402. static const char * const rt5645_if3_adc_in_src[] = {
  1403. "IF_ADC1", "IF_ADC2", "VAD_ADC"
  1404. };
  1405. static SOC_ENUM_SINGLE_DECL(
  1406. rt5645_if3_adc_in_enum, RT5645_DIG_INF1_DATA,
  1407. RT5645_IF3_ADC_IN_SFT, rt5645_if3_adc_in_src);
  1408. static const struct snd_kcontrol_new rt5645_if3_adc_in_mux =
  1409. SOC_DAPM_ENUM("IF3 ADC IN source", rt5645_if3_adc_in_enum);
  1410. /* MX-31 [15] [13] [11] [9] */
  1411. static const char * const rt5645_pdm_src[] = {
  1412. "Mono DAC", "Stereo DAC"
  1413. };
  1414. static SOC_ENUM_SINGLE_DECL(
  1415. rt5645_pdm1_l_enum, RT5645_PDM_OUT_CTRL,
  1416. RT5645_PDM1_L_SFT, rt5645_pdm_src);
  1417. static const struct snd_kcontrol_new rt5645_pdm1_l_mux =
  1418. SOC_DAPM_ENUM("PDM1 L source", rt5645_pdm1_l_enum);
  1419. static SOC_ENUM_SINGLE_DECL(
  1420. rt5645_pdm1_r_enum, RT5645_PDM_OUT_CTRL,
  1421. RT5645_PDM1_R_SFT, rt5645_pdm_src);
  1422. static const struct snd_kcontrol_new rt5645_pdm1_r_mux =
  1423. SOC_DAPM_ENUM("PDM1 R source", rt5645_pdm1_r_enum);
  1424. /* MX-9D [9:8] */
  1425. static const char * const rt5645_vad_adc_src[] = {
  1426. "Sto1 ADC L", "Mono ADC L", "Mono ADC R"
  1427. };
  1428. static SOC_ENUM_SINGLE_DECL(
  1429. rt5645_vad_adc_enum, RT5645_VAD_CTRL4,
  1430. RT5645_VAD_SEL_SFT, rt5645_vad_adc_src);
  1431. static const struct snd_kcontrol_new rt5645_vad_adc_mux =
  1432. SOC_DAPM_ENUM("VAD ADC source", rt5645_vad_adc_enum);
  1433. static const struct snd_kcontrol_new spk_l_vol_control =
  1434. SOC_DAPM_SINGLE_AUTODISABLE("Switch", RT5645_SPK_VOL,
  1435. RT5645_L_MUTE_SFT, 1, 1);
  1436. static const struct snd_kcontrol_new spk_r_vol_control =
  1437. SOC_DAPM_SINGLE_AUTODISABLE("Switch", RT5645_SPK_VOL,
  1438. RT5645_R_MUTE_SFT, 1, 1);
  1439. static const struct snd_kcontrol_new hp_l_vol_control =
  1440. SOC_DAPM_SINGLE_AUTODISABLE("Switch", RT5645_HP_VOL,
  1441. RT5645_L_MUTE_SFT, 1, 1);
  1442. static const struct snd_kcontrol_new hp_r_vol_control =
  1443. SOC_DAPM_SINGLE_AUTODISABLE("Switch", RT5645_HP_VOL,
  1444. RT5645_R_MUTE_SFT, 1, 1);
  1445. static const struct snd_kcontrol_new pdm1_l_vol_control =
  1446. SOC_DAPM_SINGLE_AUTODISABLE("Switch", RT5645_PDM_OUT_CTRL,
  1447. RT5645_M_PDM1_L, 1, 1);
  1448. static const struct snd_kcontrol_new pdm1_r_vol_control =
  1449. SOC_DAPM_SINGLE_AUTODISABLE("Switch", RT5645_PDM_OUT_CTRL,
  1450. RT5645_M_PDM1_R, 1, 1);
  1451. static void hp_amp_power(struct snd_soc_codec *codec, int on)
  1452. {
  1453. static int hp_amp_power_count;
  1454. struct rt5645_priv *rt5645 = snd_soc_codec_get_drvdata(codec);
  1455. if (on) {
  1456. if (hp_amp_power_count <= 0) {
  1457. if (rt5645->codec_type == CODEC_TYPE_RT5650) {
  1458. snd_soc_write(codec, RT5645_DEPOP_M2, 0x3100);
  1459. snd_soc_write(codec, RT5645_CHARGE_PUMP,
  1460. 0x0e06);
  1461. snd_soc_write(codec, RT5645_DEPOP_M1, 0x000d);
  1462. regmap_write(rt5645->regmap, RT5645_PR_BASE +
  1463. RT5645_HP_DCC_INT1, 0x9f01);
  1464. msleep(20);
  1465. snd_soc_update_bits(codec, RT5645_DEPOP_M1,
  1466. RT5645_HP_CO_MASK, RT5645_HP_CO_EN);
  1467. regmap_write(rt5645->regmap, RT5645_PR_BASE +
  1468. 0x3e, 0x7400);
  1469. snd_soc_write(codec, RT5645_DEPOP_M3, 0x0737);
  1470. regmap_write(rt5645->regmap, RT5645_PR_BASE +
  1471. RT5645_MAMP_INT_REG2, 0xfc00);
  1472. snd_soc_write(codec, RT5645_DEPOP_M2, 0x1140);
  1473. msleep(90);
  1474. rt5645->hp_on = true;
  1475. } else {
  1476. /* depop parameters */
  1477. snd_soc_update_bits(codec, RT5645_DEPOP_M2,
  1478. RT5645_DEPOP_MASK, RT5645_DEPOP_MAN);
  1479. snd_soc_write(codec, RT5645_DEPOP_M1, 0x000d);
  1480. regmap_write(rt5645->regmap, RT5645_PR_BASE +
  1481. RT5645_HP_DCC_INT1, 0x9f01);
  1482. mdelay(150);
  1483. /* headphone amp power on */
  1484. snd_soc_update_bits(codec, RT5645_PWR_ANLG1,
  1485. RT5645_PWR_FV1 | RT5645_PWR_FV2, 0);
  1486. snd_soc_update_bits(codec, RT5645_PWR_VOL,
  1487. RT5645_PWR_HV_L | RT5645_PWR_HV_R,
  1488. RT5645_PWR_HV_L | RT5645_PWR_HV_R);
  1489. snd_soc_update_bits(codec, RT5645_PWR_ANLG1,
  1490. RT5645_PWR_HP_L | RT5645_PWR_HP_R |
  1491. RT5645_PWR_HA,
  1492. RT5645_PWR_HP_L | RT5645_PWR_HP_R |
  1493. RT5645_PWR_HA);
  1494. mdelay(5);
  1495. snd_soc_update_bits(codec, RT5645_PWR_ANLG1,
  1496. RT5645_PWR_FV1 | RT5645_PWR_FV2,
  1497. RT5645_PWR_FV1 | RT5645_PWR_FV2);
  1498. snd_soc_update_bits(codec, RT5645_DEPOP_M1,
  1499. RT5645_HP_CO_MASK | RT5645_HP_SG_MASK,
  1500. RT5645_HP_CO_EN | RT5645_HP_SG_EN);
  1501. regmap_write(rt5645->regmap, RT5645_PR_BASE +
  1502. 0x14, 0x1aaa);
  1503. regmap_write(rt5645->regmap, RT5645_PR_BASE +
  1504. 0x24, 0x0430);
  1505. }
  1506. }
  1507. hp_amp_power_count++;
  1508. } else {
  1509. hp_amp_power_count--;
  1510. if (hp_amp_power_count <= 0) {
  1511. if (rt5645->codec_type == CODEC_TYPE_RT5650) {
  1512. regmap_write(rt5645->regmap, RT5645_PR_BASE +
  1513. 0x3e, 0x7400);
  1514. snd_soc_write(codec, RT5645_DEPOP_M3, 0x0737);
  1515. regmap_write(rt5645->regmap, RT5645_PR_BASE +
  1516. RT5645_MAMP_INT_REG2, 0xfc00);
  1517. snd_soc_write(codec, RT5645_DEPOP_M2, 0x1140);
  1518. msleep(100);
  1519. snd_soc_write(codec, RT5645_DEPOP_M1, 0x0001);
  1520. } else {
  1521. snd_soc_update_bits(codec, RT5645_DEPOP_M1,
  1522. RT5645_HP_SG_MASK |
  1523. RT5645_HP_L_SMT_MASK |
  1524. RT5645_HP_R_SMT_MASK,
  1525. RT5645_HP_SG_DIS |
  1526. RT5645_HP_L_SMT_DIS |
  1527. RT5645_HP_R_SMT_DIS);
  1528. /* headphone amp power down */
  1529. snd_soc_write(codec, RT5645_DEPOP_M1, 0x0000);
  1530. snd_soc_update_bits(codec, RT5645_PWR_ANLG1,
  1531. RT5645_PWR_HP_L | RT5645_PWR_HP_R |
  1532. RT5645_PWR_HA, 0);
  1533. snd_soc_update_bits(codec, RT5645_DEPOP_M2,
  1534. RT5645_DEPOP_MASK, 0);
  1535. }
  1536. }
  1537. }
  1538. }
  1539. static int rt5645_hp_event(struct snd_soc_dapm_widget *w,
  1540. struct snd_kcontrol *kcontrol, int event)
  1541. {
  1542. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1543. struct rt5645_priv *rt5645 = snd_soc_codec_get_drvdata(codec);
  1544. switch (event) {
  1545. case SND_SOC_DAPM_POST_PMU:
  1546. hp_amp_power(codec, 1);
  1547. /* headphone unmute sequence */
  1548. if (rt5645->codec_type == CODEC_TYPE_RT5645) {
  1549. snd_soc_update_bits(codec, RT5645_DEPOP_M3,
  1550. RT5645_CP_FQ1_MASK | RT5645_CP_FQ2_MASK |
  1551. RT5645_CP_FQ3_MASK,
  1552. (RT5645_CP_FQ_192_KHZ << RT5645_CP_FQ1_SFT) |
  1553. (RT5645_CP_FQ_12_KHZ << RT5645_CP_FQ2_SFT) |
  1554. (RT5645_CP_FQ_192_KHZ << RT5645_CP_FQ3_SFT));
  1555. regmap_write(rt5645->regmap, RT5645_PR_BASE +
  1556. RT5645_MAMP_INT_REG2, 0xfc00);
  1557. snd_soc_update_bits(codec, RT5645_DEPOP_M1,
  1558. RT5645_SMT_TRIG_MASK, RT5645_SMT_TRIG_EN);
  1559. snd_soc_update_bits(codec, RT5645_DEPOP_M1,
  1560. RT5645_RSTN_MASK, RT5645_RSTN_EN);
  1561. snd_soc_update_bits(codec, RT5645_DEPOP_M1,
  1562. RT5645_RSTN_MASK | RT5645_HP_L_SMT_MASK |
  1563. RT5645_HP_R_SMT_MASK, RT5645_RSTN_DIS |
  1564. RT5645_HP_L_SMT_EN | RT5645_HP_R_SMT_EN);
  1565. msleep(40);
  1566. snd_soc_update_bits(codec, RT5645_DEPOP_M1,
  1567. RT5645_HP_SG_MASK | RT5645_HP_L_SMT_MASK |
  1568. RT5645_HP_R_SMT_MASK, RT5645_HP_SG_DIS |
  1569. RT5645_HP_L_SMT_DIS | RT5645_HP_R_SMT_DIS);
  1570. }
  1571. break;
  1572. case SND_SOC_DAPM_PRE_PMD:
  1573. /* headphone mute sequence */
  1574. if (rt5645->codec_type == CODEC_TYPE_RT5645) {
  1575. snd_soc_update_bits(codec, RT5645_DEPOP_M3,
  1576. RT5645_CP_FQ1_MASK | RT5645_CP_FQ2_MASK |
  1577. RT5645_CP_FQ3_MASK,
  1578. (RT5645_CP_FQ_96_KHZ << RT5645_CP_FQ1_SFT) |
  1579. (RT5645_CP_FQ_12_KHZ << RT5645_CP_FQ2_SFT) |
  1580. (RT5645_CP_FQ_96_KHZ << RT5645_CP_FQ3_SFT));
  1581. regmap_write(rt5645->regmap, RT5645_PR_BASE +
  1582. RT5645_MAMP_INT_REG2, 0xfc00);
  1583. snd_soc_update_bits(codec, RT5645_DEPOP_M1,
  1584. RT5645_HP_SG_MASK, RT5645_HP_SG_EN);
  1585. snd_soc_update_bits(codec, RT5645_DEPOP_M1,
  1586. RT5645_RSTP_MASK, RT5645_RSTP_EN);
  1587. snd_soc_update_bits(codec, RT5645_DEPOP_M1,
  1588. RT5645_RSTP_MASK | RT5645_HP_L_SMT_MASK |
  1589. RT5645_HP_R_SMT_MASK, RT5645_RSTP_DIS |
  1590. RT5645_HP_L_SMT_EN | RT5645_HP_R_SMT_EN);
  1591. msleep(30);
  1592. }
  1593. hp_amp_power(codec, 0);
  1594. break;
  1595. default:
  1596. return 0;
  1597. }
  1598. return 0;
  1599. }
  1600. static int rt5645_spk_event(struct snd_soc_dapm_widget *w,
  1601. struct snd_kcontrol *kcontrol, int event)
  1602. {
  1603. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1604. switch (event) {
  1605. case SND_SOC_DAPM_POST_PMU:
  1606. rt5645_enable_hweq(codec);
  1607. snd_soc_update_bits(codec, RT5645_PWR_DIG1,
  1608. RT5645_PWR_CLS_D | RT5645_PWR_CLS_D_R |
  1609. RT5645_PWR_CLS_D_L,
  1610. RT5645_PWR_CLS_D | RT5645_PWR_CLS_D_R |
  1611. RT5645_PWR_CLS_D_L);
  1612. snd_soc_update_bits(codec, RT5645_GEN_CTRL3,
  1613. RT5645_DET_CLK_MASK, RT5645_DET_CLK_MODE1);
  1614. break;
  1615. case SND_SOC_DAPM_PRE_PMD:
  1616. snd_soc_update_bits(codec, RT5645_GEN_CTRL3,
  1617. RT5645_DET_CLK_MASK, RT5645_DET_CLK_DIS);
  1618. snd_soc_write(codec, RT5645_EQ_CTRL2, 0);
  1619. snd_soc_update_bits(codec, RT5645_PWR_DIG1,
  1620. RT5645_PWR_CLS_D | RT5645_PWR_CLS_D_R |
  1621. RT5645_PWR_CLS_D_L, 0);
  1622. break;
  1623. default:
  1624. return 0;
  1625. }
  1626. return 0;
  1627. }
  1628. static int rt5645_lout_event(struct snd_soc_dapm_widget *w,
  1629. struct snd_kcontrol *kcontrol, int event)
  1630. {
  1631. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1632. switch (event) {
  1633. case SND_SOC_DAPM_POST_PMU:
  1634. hp_amp_power(codec, 1);
  1635. snd_soc_update_bits(codec, RT5645_PWR_ANLG1,
  1636. RT5645_PWR_LM, RT5645_PWR_LM);
  1637. snd_soc_update_bits(codec, RT5645_LOUT1,
  1638. RT5645_L_MUTE | RT5645_R_MUTE, 0);
  1639. break;
  1640. case SND_SOC_DAPM_PRE_PMD:
  1641. snd_soc_update_bits(codec, RT5645_LOUT1,
  1642. RT5645_L_MUTE | RT5645_R_MUTE,
  1643. RT5645_L_MUTE | RT5645_R_MUTE);
  1644. snd_soc_update_bits(codec, RT5645_PWR_ANLG1,
  1645. RT5645_PWR_LM, 0);
  1646. hp_amp_power(codec, 0);
  1647. break;
  1648. default:
  1649. return 0;
  1650. }
  1651. return 0;
  1652. }
  1653. static int rt5645_bst2_event(struct snd_soc_dapm_widget *w,
  1654. struct snd_kcontrol *kcontrol, int event)
  1655. {
  1656. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1657. switch (event) {
  1658. case SND_SOC_DAPM_POST_PMU:
  1659. snd_soc_update_bits(codec, RT5645_PWR_ANLG2,
  1660. RT5645_PWR_BST2_P, RT5645_PWR_BST2_P);
  1661. break;
  1662. case SND_SOC_DAPM_PRE_PMD:
  1663. snd_soc_update_bits(codec, RT5645_PWR_ANLG2,
  1664. RT5645_PWR_BST2_P, 0);
  1665. break;
  1666. default:
  1667. return 0;
  1668. }
  1669. return 0;
  1670. }
  1671. static int rt5650_hp_event(struct snd_soc_dapm_widget *w,
  1672. struct snd_kcontrol *k, int event)
  1673. {
  1674. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1675. struct rt5645_priv *rt5645 = snd_soc_codec_get_drvdata(codec);
  1676. switch (event) {
  1677. case SND_SOC_DAPM_POST_PMU:
  1678. if (rt5645->hp_on) {
  1679. msleep(100);
  1680. rt5645->hp_on = false;
  1681. }
  1682. break;
  1683. default:
  1684. return 0;
  1685. }
  1686. return 0;
  1687. }
  1688. static const struct snd_soc_dapm_widget rt5645_dapm_widgets[] = {
  1689. SND_SOC_DAPM_SUPPLY("LDO2", RT5645_PWR_MIXER,
  1690. RT5645_PWR_LDO2_BIT, 0, NULL, 0),
  1691. SND_SOC_DAPM_SUPPLY("PLL1", RT5645_PWR_ANLG2,
  1692. RT5645_PWR_PLL_BIT, 0, NULL, 0),
  1693. SND_SOC_DAPM_SUPPLY("JD Power", RT5645_PWR_ANLG2,
  1694. RT5645_PWR_JD1_BIT, 0, NULL, 0),
  1695. SND_SOC_DAPM_SUPPLY("Mic Det Power", RT5645_PWR_VOL,
  1696. RT5645_PWR_MIC_DET_BIT, 0, NULL, 0),
  1697. /* ASRC */
  1698. SND_SOC_DAPM_SUPPLY_S("I2S1 ASRC", 1, RT5645_ASRC_1,
  1699. 11, 0, NULL, 0),
  1700. SND_SOC_DAPM_SUPPLY_S("I2S2 ASRC", 1, RT5645_ASRC_1,
  1701. 12, 0, NULL, 0),
  1702. SND_SOC_DAPM_SUPPLY_S("DAC STO ASRC", 1, RT5645_ASRC_1,
  1703. 10, 0, NULL, 0),
  1704. SND_SOC_DAPM_SUPPLY_S("DAC MONO L ASRC", 1, RT5645_ASRC_1,
  1705. 9, 0, NULL, 0),
  1706. SND_SOC_DAPM_SUPPLY_S("DAC MONO R ASRC", 1, RT5645_ASRC_1,
  1707. 8, 0, NULL, 0),
  1708. SND_SOC_DAPM_SUPPLY_S("DMIC STO1 ASRC", 1, RT5645_ASRC_1,
  1709. 7, 0, NULL, 0),
  1710. SND_SOC_DAPM_SUPPLY_S("DMIC MONO L ASRC", 1, RT5645_ASRC_1,
  1711. 5, 0, NULL, 0),
  1712. SND_SOC_DAPM_SUPPLY_S("DMIC MONO R ASRC", 1, RT5645_ASRC_1,
  1713. 4, 0, NULL, 0),
  1714. SND_SOC_DAPM_SUPPLY_S("ADC STO1 ASRC", 1, RT5645_ASRC_1,
  1715. 3, 0, NULL, 0),
  1716. SND_SOC_DAPM_SUPPLY_S("ADC MONO L ASRC", 1, RT5645_ASRC_1,
  1717. 1, 0, NULL, 0),
  1718. SND_SOC_DAPM_SUPPLY_S("ADC MONO R ASRC", 1, RT5645_ASRC_1,
  1719. 0, 0, NULL, 0),
  1720. /* Input Side */
  1721. /* micbias */
  1722. SND_SOC_DAPM_MICBIAS("micbias1", RT5645_PWR_ANLG2,
  1723. RT5645_PWR_MB1_BIT, 0),
  1724. SND_SOC_DAPM_MICBIAS("micbias2", RT5645_PWR_ANLG2,
  1725. RT5645_PWR_MB2_BIT, 0),
  1726. /* Input Lines */
  1727. SND_SOC_DAPM_INPUT("DMIC L1"),
  1728. SND_SOC_DAPM_INPUT("DMIC R1"),
  1729. SND_SOC_DAPM_INPUT("DMIC L2"),
  1730. SND_SOC_DAPM_INPUT("DMIC R2"),
  1731. SND_SOC_DAPM_INPUT("IN1P"),
  1732. SND_SOC_DAPM_INPUT("IN1N"),
  1733. SND_SOC_DAPM_INPUT("IN2P"),
  1734. SND_SOC_DAPM_INPUT("IN2N"),
  1735. SND_SOC_DAPM_INPUT("Haptic Generator"),
  1736. SND_SOC_DAPM_PGA("DMIC1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1737. SND_SOC_DAPM_PGA("DMIC2", SND_SOC_NOPM, 0, 0, NULL, 0),
  1738. SND_SOC_DAPM_SUPPLY("DMIC CLK", SND_SOC_NOPM, 0, 0,
  1739. set_dmic_clk, SND_SOC_DAPM_PRE_PMU),
  1740. SND_SOC_DAPM_SUPPLY("DMIC1 Power", RT5645_DMIC_CTRL1,
  1741. RT5645_DMIC_1_EN_SFT, 0, NULL, 0),
  1742. SND_SOC_DAPM_SUPPLY("DMIC2 Power", RT5645_DMIC_CTRL1,
  1743. RT5645_DMIC_2_EN_SFT, 0, NULL, 0),
  1744. /* Boost */
  1745. SND_SOC_DAPM_PGA("BST1", RT5645_PWR_ANLG2,
  1746. RT5645_PWR_BST1_BIT, 0, NULL, 0),
  1747. SND_SOC_DAPM_PGA_E("BST2", RT5645_PWR_ANLG2,
  1748. RT5645_PWR_BST2_BIT, 0, NULL, 0, rt5645_bst2_event,
  1749. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
  1750. /* Input Volume */
  1751. SND_SOC_DAPM_PGA("INL VOL", RT5645_PWR_VOL,
  1752. RT5645_PWR_IN_L_BIT, 0, NULL, 0),
  1753. SND_SOC_DAPM_PGA("INR VOL", RT5645_PWR_VOL,
  1754. RT5645_PWR_IN_R_BIT, 0, NULL, 0),
  1755. /* REC Mixer */
  1756. SND_SOC_DAPM_MIXER("RECMIXL", RT5645_PWR_MIXER, RT5645_PWR_RM_L_BIT,
  1757. 0, rt5645_rec_l_mix, ARRAY_SIZE(rt5645_rec_l_mix)),
  1758. SND_SOC_DAPM_MIXER("RECMIXR", RT5645_PWR_MIXER, RT5645_PWR_RM_R_BIT,
  1759. 0, rt5645_rec_r_mix, ARRAY_SIZE(rt5645_rec_r_mix)),
  1760. /* ADCs */
  1761. SND_SOC_DAPM_ADC("ADC L", NULL, SND_SOC_NOPM, 0, 0),
  1762. SND_SOC_DAPM_ADC("ADC R", NULL, SND_SOC_NOPM, 0, 0),
  1763. SND_SOC_DAPM_SUPPLY("ADC L power", RT5645_PWR_DIG1,
  1764. RT5645_PWR_ADC_L_BIT, 0, NULL, 0),
  1765. SND_SOC_DAPM_SUPPLY("ADC R power", RT5645_PWR_DIG1,
  1766. RT5645_PWR_ADC_R_BIT, 0, NULL, 0),
  1767. /* ADC Mux */
  1768. SND_SOC_DAPM_MUX("Stereo1 DMIC Mux", SND_SOC_NOPM, 0, 0,
  1769. &rt5645_sto1_dmic_mux),
  1770. SND_SOC_DAPM_MUX("Stereo1 ADC L2 Mux", SND_SOC_NOPM, 0, 0,
  1771. &rt5645_sto_adc2_mux),
  1772. SND_SOC_DAPM_MUX("Stereo1 ADC R2 Mux", SND_SOC_NOPM, 0, 0,
  1773. &rt5645_sto_adc2_mux),
  1774. SND_SOC_DAPM_MUX("Stereo1 ADC L1 Mux", SND_SOC_NOPM, 0, 0,
  1775. &rt5645_sto_adc1_mux),
  1776. SND_SOC_DAPM_MUX("Stereo1 ADC R1 Mux", SND_SOC_NOPM, 0, 0,
  1777. &rt5645_sto_adc1_mux),
  1778. SND_SOC_DAPM_MUX("Mono DMIC L Mux", SND_SOC_NOPM, 0, 0,
  1779. &rt5645_mono_dmic_l_mux),
  1780. SND_SOC_DAPM_MUX("Mono DMIC R Mux", SND_SOC_NOPM, 0, 0,
  1781. &rt5645_mono_dmic_r_mux),
  1782. SND_SOC_DAPM_MUX("Mono ADC L2 Mux", SND_SOC_NOPM, 0, 0,
  1783. &rt5645_mono_adc_l2_mux),
  1784. SND_SOC_DAPM_MUX("Mono ADC L1 Mux", SND_SOC_NOPM, 0, 0,
  1785. &rt5645_mono_adc_l1_mux),
  1786. SND_SOC_DAPM_MUX("Mono ADC R1 Mux", SND_SOC_NOPM, 0, 0,
  1787. &rt5645_mono_adc_r1_mux),
  1788. SND_SOC_DAPM_MUX("Mono ADC R2 Mux", SND_SOC_NOPM, 0, 0,
  1789. &rt5645_mono_adc_r2_mux),
  1790. /* ADC Mixer */
  1791. SND_SOC_DAPM_SUPPLY_S("adc stereo1 filter", 1, RT5645_PWR_DIG2,
  1792. RT5645_PWR_ADC_S1F_BIT, 0, NULL, 0),
  1793. SND_SOC_DAPM_MIXER_E("Sto1 ADC MIXL", SND_SOC_NOPM, 0, 0,
  1794. rt5645_sto1_adc_l_mix, ARRAY_SIZE(rt5645_sto1_adc_l_mix),
  1795. NULL, 0),
  1796. SND_SOC_DAPM_MIXER_E("Sto1 ADC MIXR", SND_SOC_NOPM, 0, 0,
  1797. rt5645_sto1_adc_r_mix, ARRAY_SIZE(rt5645_sto1_adc_r_mix),
  1798. NULL, 0),
  1799. SND_SOC_DAPM_SUPPLY_S("adc mono left filter", 1, RT5645_PWR_DIG2,
  1800. RT5645_PWR_ADC_MF_L_BIT, 0, NULL, 0),
  1801. SND_SOC_DAPM_MIXER_E("Mono ADC MIXL", SND_SOC_NOPM, 0, 0,
  1802. rt5645_mono_adc_l_mix, ARRAY_SIZE(rt5645_mono_adc_l_mix),
  1803. NULL, 0),
  1804. SND_SOC_DAPM_SUPPLY_S("adc mono right filter", 1, RT5645_PWR_DIG2,
  1805. RT5645_PWR_ADC_MF_R_BIT, 0, NULL, 0),
  1806. SND_SOC_DAPM_MIXER_E("Mono ADC MIXR", SND_SOC_NOPM, 0, 0,
  1807. rt5645_mono_adc_r_mix, ARRAY_SIZE(rt5645_mono_adc_r_mix),
  1808. NULL, 0),
  1809. /* ADC PGA */
  1810. SND_SOC_DAPM_PGA("Stereo1 ADC MIXL", SND_SOC_NOPM, 0, 0, NULL, 0),
  1811. SND_SOC_DAPM_PGA("Stereo1 ADC MIXR", SND_SOC_NOPM, 0, 0, NULL, 0),
  1812. SND_SOC_DAPM_PGA("Sto2 ADC LR MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  1813. SND_SOC_DAPM_PGA("VAD_ADC", SND_SOC_NOPM, 0, 0, NULL, 0),
  1814. SND_SOC_DAPM_PGA("IF_ADC1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1815. SND_SOC_DAPM_PGA("IF_ADC2", SND_SOC_NOPM, 0, 0, NULL, 0),
  1816. SND_SOC_DAPM_PGA("IF1_ADC1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1817. SND_SOC_DAPM_PGA("IF1_ADC2", SND_SOC_NOPM, 0, 0, NULL, 0),
  1818. SND_SOC_DAPM_PGA("IF1_ADC3", SND_SOC_NOPM, 0, 0, NULL, 0),
  1819. SND_SOC_DAPM_PGA("IF1_ADC4", SND_SOC_NOPM, 0, 0, NULL, 0),
  1820. /* IF1 2 Mux */
  1821. SND_SOC_DAPM_MUX("IF2 ADC Mux", SND_SOC_NOPM,
  1822. 0, 0, &rt5645_if2_adc_in_mux),
  1823. /* Digital Interface */
  1824. SND_SOC_DAPM_SUPPLY("I2S1", RT5645_PWR_DIG1,
  1825. RT5645_PWR_I2S1_BIT, 0, NULL, 0),
  1826. SND_SOC_DAPM_PGA("IF1 DAC0", SND_SOC_NOPM, 0, 0, NULL, 0),
  1827. SND_SOC_DAPM_PGA("IF1 DAC1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1828. SND_SOC_DAPM_PGA("IF1 DAC2", SND_SOC_NOPM, 0, 0, NULL, 0),
  1829. SND_SOC_DAPM_PGA("IF1 DAC3", SND_SOC_NOPM, 0, 0, NULL, 0),
  1830. SND_SOC_DAPM_PGA("IF1 ADC", SND_SOC_NOPM, 0, 0, NULL, 0),
  1831. SND_SOC_DAPM_PGA("IF1 ADC L", SND_SOC_NOPM, 0, 0, NULL, 0),
  1832. SND_SOC_DAPM_PGA("IF1 ADC R", SND_SOC_NOPM, 0, 0, NULL, 0),
  1833. SND_SOC_DAPM_SUPPLY("I2S2", RT5645_PWR_DIG1,
  1834. RT5645_PWR_I2S2_BIT, 0, NULL, 0),
  1835. SND_SOC_DAPM_PGA("IF2 DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
  1836. SND_SOC_DAPM_PGA("IF2 DAC L", SND_SOC_NOPM, 0, 0, NULL, 0),
  1837. SND_SOC_DAPM_PGA("IF2 DAC R", SND_SOC_NOPM, 0, 0, NULL, 0),
  1838. SND_SOC_DAPM_PGA("IF2 ADC", SND_SOC_NOPM, 0, 0, NULL, 0),
  1839. /* Digital Interface Select */
  1840. SND_SOC_DAPM_MUX("VAD ADC Mux", SND_SOC_NOPM,
  1841. 0, 0, &rt5645_vad_adc_mux),
  1842. /* Audio Interface */
  1843. SND_SOC_DAPM_AIF_IN("AIF1RX", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  1844. SND_SOC_DAPM_AIF_OUT("AIF1TX", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  1845. SND_SOC_DAPM_AIF_IN("AIF2RX", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
  1846. SND_SOC_DAPM_AIF_OUT("AIF2TX", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
  1847. /* Output Side */
  1848. /* DAC mixer before sound effect */
  1849. SND_SOC_DAPM_MIXER("DAC1 MIXL", SND_SOC_NOPM, 0, 0,
  1850. rt5645_dac_l_mix, ARRAY_SIZE(rt5645_dac_l_mix)),
  1851. SND_SOC_DAPM_MIXER("DAC1 MIXR", SND_SOC_NOPM, 0, 0,
  1852. rt5645_dac_r_mix, ARRAY_SIZE(rt5645_dac_r_mix)),
  1853. /* DAC2 channel Mux */
  1854. SND_SOC_DAPM_MUX("DAC L2 Mux", SND_SOC_NOPM, 0, 0, &rt5645_dac_l2_mux),
  1855. SND_SOC_DAPM_MUX("DAC R2 Mux", SND_SOC_NOPM, 0, 0, &rt5645_dac_r2_mux),
  1856. SND_SOC_DAPM_PGA("DAC L2 Volume", RT5645_PWR_DIG1,
  1857. RT5645_PWR_DAC_L2_BIT, 0, NULL, 0),
  1858. SND_SOC_DAPM_PGA("DAC R2 Volume", RT5645_PWR_DIG1,
  1859. RT5645_PWR_DAC_R2_BIT, 0, NULL, 0),
  1860. SND_SOC_DAPM_MUX("DAC1 L Mux", SND_SOC_NOPM, 0, 0, &rt5645_dac1l_mux),
  1861. SND_SOC_DAPM_MUX("DAC1 R Mux", SND_SOC_NOPM, 0, 0, &rt5645_dac1r_mux),
  1862. /* DAC Mixer */
  1863. SND_SOC_DAPM_SUPPLY_S("dac stereo1 filter", 1, RT5645_PWR_DIG2,
  1864. RT5645_PWR_DAC_S1F_BIT, 0, NULL, 0),
  1865. SND_SOC_DAPM_SUPPLY_S("dac mono left filter", 1, RT5645_PWR_DIG2,
  1866. RT5645_PWR_DAC_MF_L_BIT, 0, NULL, 0),
  1867. SND_SOC_DAPM_SUPPLY_S("dac mono right filter", 1, RT5645_PWR_DIG2,
  1868. RT5645_PWR_DAC_MF_R_BIT, 0, NULL, 0),
  1869. SND_SOC_DAPM_MIXER("Stereo DAC MIXL", SND_SOC_NOPM, 0, 0,
  1870. rt5645_sto_dac_l_mix, ARRAY_SIZE(rt5645_sto_dac_l_mix)),
  1871. SND_SOC_DAPM_MIXER("Stereo DAC MIXR", SND_SOC_NOPM, 0, 0,
  1872. rt5645_sto_dac_r_mix, ARRAY_SIZE(rt5645_sto_dac_r_mix)),
  1873. SND_SOC_DAPM_MIXER("Mono DAC MIXL", SND_SOC_NOPM, 0, 0,
  1874. rt5645_mono_dac_l_mix, ARRAY_SIZE(rt5645_mono_dac_l_mix)),
  1875. SND_SOC_DAPM_MIXER("Mono DAC MIXR", SND_SOC_NOPM, 0, 0,
  1876. rt5645_mono_dac_r_mix, ARRAY_SIZE(rt5645_mono_dac_r_mix)),
  1877. SND_SOC_DAPM_MIXER("DAC MIXL", SND_SOC_NOPM, 0, 0,
  1878. rt5645_dig_l_mix, ARRAY_SIZE(rt5645_dig_l_mix)),
  1879. SND_SOC_DAPM_MIXER("DAC MIXR", SND_SOC_NOPM, 0, 0,
  1880. rt5645_dig_r_mix, ARRAY_SIZE(rt5645_dig_r_mix)),
  1881. /* DACs */
  1882. SND_SOC_DAPM_DAC("DAC L1", NULL, RT5645_PWR_DIG1, RT5645_PWR_DAC_L1_BIT,
  1883. 0),
  1884. SND_SOC_DAPM_DAC("DAC L2", NULL, RT5645_PWR_DIG1, RT5645_PWR_DAC_L2_BIT,
  1885. 0),
  1886. SND_SOC_DAPM_DAC("DAC R1", NULL, RT5645_PWR_DIG1, RT5645_PWR_DAC_R1_BIT,
  1887. 0),
  1888. SND_SOC_DAPM_DAC("DAC R2", NULL, RT5645_PWR_DIG1, RT5645_PWR_DAC_R2_BIT,
  1889. 0),
  1890. /* OUT Mixer */
  1891. SND_SOC_DAPM_MIXER("SPK MIXL", RT5645_PWR_MIXER, RT5645_PWR_SM_L_BIT,
  1892. 0, rt5645_spk_l_mix, ARRAY_SIZE(rt5645_spk_l_mix)),
  1893. SND_SOC_DAPM_MIXER("SPK MIXR", RT5645_PWR_MIXER, RT5645_PWR_SM_R_BIT,
  1894. 0, rt5645_spk_r_mix, ARRAY_SIZE(rt5645_spk_r_mix)),
  1895. SND_SOC_DAPM_MIXER("OUT MIXL", RT5645_PWR_MIXER, RT5645_PWR_OM_L_BIT,
  1896. 0, rt5645_out_l_mix, ARRAY_SIZE(rt5645_out_l_mix)),
  1897. SND_SOC_DAPM_MIXER("OUT MIXR", RT5645_PWR_MIXER, RT5645_PWR_OM_R_BIT,
  1898. 0, rt5645_out_r_mix, ARRAY_SIZE(rt5645_out_r_mix)),
  1899. /* Ouput Volume */
  1900. SND_SOC_DAPM_SWITCH("SPKVOL L", RT5645_PWR_VOL, RT5645_PWR_SV_L_BIT, 0,
  1901. &spk_l_vol_control),
  1902. SND_SOC_DAPM_SWITCH("SPKVOL R", RT5645_PWR_VOL, RT5645_PWR_SV_R_BIT, 0,
  1903. &spk_r_vol_control),
  1904. SND_SOC_DAPM_MIXER("HPOVOL MIXL", RT5645_PWR_VOL, RT5645_PWR_HV_L_BIT,
  1905. 0, rt5645_hpvoll_mix, ARRAY_SIZE(rt5645_hpvoll_mix)),
  1906. SND_SOC_DAPM_MIXER("HPOVOL MIXR", RT5645_PWR_VOL, RT5645_PWR_HV_R_BIT,
  1907. 0, rt5645_hpvolr_mix, ARRAY_SIZE(rt5645_hpvolr_mix)),
  1908. SND_SOC_DAPM_SUPPLY("HPOVOL MIXL Power", RT5645_PWR_MIXER,
  1909. RT5645_PWR_HM_L_BIT, 0, NULL, 0),
  1910. SND_SOC_DAPM_SUPPLY("HPOVOL MIXR Power", RT5645_PWR_MIXER,
  1911. RT5645_PWR_HM_R_BIT, 0, NULL, 0),
  1912. SND_SOC_DAPM_PGA("DAC 1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1913. SND_SOC_DAPM_PGA("DAC 2", SND_SOC_NOPM, 0, 0, NULL, 0),
  1914. SND_SOC_DAPM_PGA("HPOVOL", SND_SOC_NOPM, 0, 0, NULL, 0),
  1915. SND_SOC_DAPM_SWITCH("HPOVOL L", SND_SOC_NOPM, 0, 0, &hp_l_vol_control),
  1916. SND_SOC_DAPM_SWITCH("HPOVOL R", SND_SOC_NOPM, 0, 0, &hp_r_vol_control),
  1917. /* HPO/LOUT/Mono Mixer */
  1918. SND_SOC_DAPM_MIXER("SPOL MIX", SND_SOC_NOPM, 0, 0, rt5645_spo_l_mix,
  1919. ARRAY_SIZE(rt5645_spo_l_mix)),
  1920. SND_SOC_DAPM_MIXER("SPOR MIX", SND_SOC_NOPM, 0, 0, rt5645_spo_r_mix,
  1921. ARRAY_SIZE(rt5645_spo_r_mix)),
  1922. SND_SOC_DAPM_MIXER("HPO MIX", SND_SOC_NOPM, 0, 0, rt5645_hpo_mix,
  1923. ARRAY_SIZE(rt5645_hpo_mix)),
  1924. SND_SOC_DAPM_MIXER("LOUT MIX", SND_SOC_NOPM, 0, 0, rt5645_lout_mix,
  1925. ARRAY_SIZE(rt5645_lout_mix)),
  1926. SND_SOC_DAPM_PGA_S("HP amp", 1, SND_SOC_NOPM, 0, 0, rt5645_hp_event,
  1927. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
  1928. SND_SOC_DAPM_PGA_S("LOUT amp", 1, SND_SOC_NOPM, 0, 0, rt5645_lout_event,
  1929. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
  1930. SND_SOC_DAPM_PGA_S("SPK amp", 2, SND_SOC_NOPM, 0, 0, rt5645_spk_event,
  1931. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
  1932. /* PDM */
  1933. SND_SOC_DAPM_SUPPLY("PDM1 Power", RT5645_PWR_DIG2, RT5645_PWR_PDM1_BIT,
  1934. 0, NULL, 0),
  1935. SND_SOC_DAPM_MUX("PDM1 L Mux", SND_SOC_NOPM, 0, 0, &rt5645_pdm1_l_mux),
  1936. SND_SOC_DAPM_MUX("PDM1 R Mux", SND_SOC_NOPM, 0, 0, &rt5645_pdm1_r_mux),
  1937. SND_SOC_DAPM_SWITCH("PDM1 L", SND_SOC_NOPM, 0, 0, &pdm1_l_vol_control),
  1938. SND_SOC_DAPM_SWITCH("PDM1 R", SND_SOC_NOPM, 0, 0, &pdm1_r_vol_control),
  1939. /* Output Lines */
  1940. SND_SOC_DAPM_OUTPUT("HPOL"),
  1941. SND_SOC_DAPM_OUTPUT("HPOR"),
  1942. SND_SOC_DAPM_OUTPUT("LOUTL"),
  1943. SND_SOC_DAPM_OUTPUT("LOUTR"),
  1944. SND_SOC_DAPM_OUTPUT("PDM1L"),
  1945. SND_SOC_DAPM_OUTPUT("PDM1R"),
  1946. SND_SOC_DAPM_OUTPUT("SPOL"),
  1947. SND_SOC_DAPM_OUTPUT("SPOR"),
  1948. SND_SOC_DAPM_POST("DAPM_POST", rt5650_hp_event),
  1949. };
  1950. static const struct snd_soc_dapm_widget rt5645_specific_dapm_widgets[] = {
  1951. SND_SOC_DAPM_MUX("RT5645 IF1 DAC1 L Mux", SND_SOC_NOPM, 0, 0,
  1952. &rt5645_if1_dac0_tdm_sel_mux),
  1953. SND_SOC_DAPM_MUX("RT5645 IF1 DAC1 R Mux", SND_SOC_NOPM, 0, 0,
  1954. &rt5645_if1_dac1_tdm_sel_mux),
  1955. SND_SOC_DAPM_MUX("RT5645 IF1 DAC2 L Mux", SND_SOC_NOPM, 0, 0,
  1956. &rt5645_if1_dac2_tdm_sel_mux),
  1957. SND_SOC_DAPM_MUX("RT5645 IF1 DAC2 R Mux", SND_SOC_NOPM, 0, 0,
  1958. &rt5645_if1_dac3_tdm_sel_mux),
  1959. SND_SOC_DAPM_MUX("RT5645 IF1 ADC Mux", SND_SOC_NOPM,
  1960. 0, 0, &rt5645_if1_adc_in_mux),
  1961. SND_SOC_DAPM_MUX("RT5645 IF1 ADC1 Swap Mux", SND_SOC_NOPM,
  1962. 0, 0, &rt5645_if1_adc1_in_mux),
  1963. SND_SOC_DAPM_MUX("RT5645 IF1 ADC2 Swap Mux", SND_SOC_NOPM,
  1964. 0, 0, &rt5645_if1_adc2_in_mux),
  1965. SND_SOC_DAPM_MUX("RT5645 IF1 ADC3 Swap Mux", SND_SOC_NOPM,
  1966. 0, 0, &rt5645_if1_adc3_in_mux),
  1967. };
  1968. static const struct snd_soc_dapm_widget rt5650_specific_dapm_widgets[] = {
  1969. SND_SOC_DAPM_MUX("A DAC1 L Mux", SND_SOC_NOPM,
  1970. 0, 0, &rt5650_a_dac1_l_mux),
  1971. SND_SOC_DAPM_MUX("A DAC1 R Mux", SND_SOC_NOPM,
  1972. 0, 0, &rt5650_a_dac1_r_mux),
  1973. SND_SOC_DAPM_MUX("A DAC2 L Mux", SND_SOC_NOPM,
  1974. 0, 0, &rt5650_a_dac2_l_mux),
  1975. SND_SOC_DAPM_MUX("A DAC2 R Mux", SND_SOC_NOPM,
  1976. 0, 0, &rt5650_a_dac2_r_mux),
  1977. SND_SOC_DAPM_MUX("RT5650 IF1 ADC1 Swap Mux", SND_SOC_NOPM,
  1978. 0, 0, &rt5650_if1_adc1_in_mux),
  1979. SND_SOC_DAPM_MUX("RT5650 IF1 ADC2 Swap Mux", SND_SOC_NOPM,
  1980. 0, 0, &rt5650_if1_adc2_in_mux),
  1981. SND_SOC_DAPM_MUX("RT5650 IF1 ADC3 Swap Mux", SND_SOC_NOPM,
  1982. 0, 0, &rt5650_if1_adc3_in_mux),
  1983. SND_SOC_DAPM_MUX("RT5650 IF1 ADC Mux", SND_SOC_NOPM,
  1984. 0, 0, &rt5650_if1_adc_in_mux),
  1985. SND_SOC_DAPM_MUX("RT5650 IF1 DAC1 L Mux", SND_SOC_NOPM, 0, 0,
  1986. &rt5650_if1_dac0_tdm_sel_mux),
  1987. SND_SOC_DAPM_MUX("RT5650 IF1 DAC1 R Mux", SND_SOC_NOPM, 0, 0,
  1988. &rt5650_if1_dac1_tdm_sel_mux),
  1989. SND_SOC_DAPM_MUX("RT5650 IF1 DAC2 L Mux", SND_SOC_NOPM, 0, 0,
  1990. &rt5650_if1_dac2_tdm_sel_mux),
  1991. SND_SOC_DAPM_MUX("RT5650 IF1 DAC2 R Mux", SND_SOC_NOPM, 0, 0,
  1992. &rt5650_if1_dac3_tdm_sel_mux),
  1993. };
  1994. static const struct snd_soc_dapm_route rt5645_dapm_routes[] = {
  1995. { "adc stereo1 filter", NULL, "ADC STO1 ASRC", is_using_asrc },
  1996. { "adc mono left filter", NULL, "ADC MONO L ASRC", is_using_asrc },
  1997. { "adc mono right filter", NULL, "ADC MONO R ASRC", is_using_asrc },
  1998. { "dac mono left filter", NULL, "DAC MONO L ASRC", is_using_asrc },
  1999. { "dac mono right filter", NULL, "DAC MONO R ASRC", is_using_asrc },
  2000. { "dac stereo1 filter", NULL, "DAC STO ASRC", is_using_asrc },
  2001. { "I2S1", NULL, "I2S1 ASRC" },
  2002. { "I2S2", NULL, "I2S2 ASRC" },
  2003. { "IN1P", NULL, "LDO2" },
  2004. { "IN2P", NULL, "LDO2" },
  2005. { "DMIC1", NULL, "DMIC L1" },
  2006. { "DMIC1", NULL, "DMIC R1" },
  2007. { "DMIC2", NULL, "DMIC L2" },
  2008. { "DMIC2", NULL, "DMIC R2" },
  2009. { "BST1", NULL, "IN1P" },
  2010. { "BST1", NULL, "IN1N" },
  2011. { "BST1", NULL, "JD Power" },
  2012. { "BST1", NULL, "Mic Det Power" },
  2013. { "BST2", NULL, "IN2P" },
  2014. { "BST2", NULL, "IN2N" },
  2015. { "INL VOL", NULL, "IN2P" },
  2016. { "INR VOL", NULL, "IN2N" },
  2017. { "RECMIXL", "HPOL Switch", "HPOL" },
  2018. { "RECMIXL", "INL Switch", "INL VOL" },
  2019. { "RECMIXL", "BST2 Switch", "BST2" },
  2020. { "RECMIXL", "BST1 Switch", "BST1" },
  2021. { "RECMIXL", "OUT MIXL Switch", "OUT MIXL" },
  2022. { "RECMIXR", "HPOR Switch", "HPOR" },
  2023. { "RECMIXR", "INR Switch", "INR VOL" },
  2024. { "RECMIXR", "BST2 Switch", "BST2" },
  2025. { "RECMIXR", "BST1 Switch", "BST1" },
  2026. { "RECMIXR", "OUT MIXR Switch", "OUT MIXR" },
  2027. { "ADC L", NULL, "RECMIXL" },
  2028. { "ADC L", NULL, "ADC L power" },
  2029. { "ADC R", NULL, "RECMIXR" },
  2030. { "ADC R", NULL, "ADC R power" },
  2031. {"DMIC L1", NULL, "DMIC CLK"},
  2032. {"DMIC L1", NULL, "DMIC1 Power"},
  2033. {"DMIC R1", NULL, "DMIC CLK"},
  2034. {"DMIC R1", NULL, "DMIC1 Power"},
  2035. {"DMIC L2", NULL, "DMIC CLK"},
  2036. {"DMIC L2", NULL, "DMIC2 Power"},
  2037. {"DMIC R2", NULL, "DMIC CLK"},
  2038. {"DMIC R2", NULL, "DMIC2 Power"},
  2039. { "Stereo1 DMIC Mux", "DMIC1", "DMIC1" },
  2040. { "Stereo1 DMIC Mux", "DMIC2", "DMIC2" },
  2041. { "Stereo1 DMIC Mux", NULL, "DMIC STO1 ASRC" },
  2042. { "Mono DMIC L Mux", "DMIC1", "DMIC L1" },
  2043. { "Mono DMIC L Mux", "DMIC2", "DMIC L2" },
  2044. { "Mono DMIC L Mux", NULL, "DMIC MONO L ASRC" },
  2045. { "Mono DMIC R Mux", "DMIC1", "DMIC R1" },
  2046. { "Mono DMIC R Mux", "DMIC2", "DMIC R2" },
  2047. { "Mono DMIC R Mux", NULL, "DMIC MONO R ASRC" },
  2048. { "Stereo1 ADC L2 Mux", "DMIC", "Stereo1 DMIC Mux" },
  2049. { "Stereo1 ADC L2 Mux", "DAC MIX", "DAC MIXL" },
  2050. { "Stereo1 ADC L1 Mux", "ADC", "ADC L" },
  2051. { "Stereo1 ADC L1 Mux", "DAC MIX", "DAC MIXL" },
  2052. { "Stereo1 ADC R1 Mux", "ADC", "ADC R" },
  2053. { "Stereo1 ADC R1 Mux", "DAC MIX", "DAC MIXR" },
  2054. { "Stereo1 ADC R2 Mux", "DMIC", "Stereo1 DMIC Mux" },
  2055. { "Stereo1 ADC R2 Mux", "DAC MIX", "DAC MIXR" },
  2056. { "Mono ADC L2 Mux", "DMIC", "Mono DMIC L Mux" },
  2057. { "Mono ADC L2 Mux", "Mono DAC MIXL", "Mono DAC MIXL" },
  2058. { "Mono ADC L1 Mux", "Mono DAC MIXL", "Mono DAC MIXL" },
  2059. { "Mono ADC L1 Mux", "ADC", "ADC L" },
  2060. { "Mono ADC R1 Mux", "Mono DAC MIXR", "Mono DAC MIXR" },
  2061. { "Mono ADC R1 Mux", "ADC", "ADC R" },
  2062. { "Mono ADC R2 Mux", "DMIC", "Mono DMIC R Mux" },
  2063. { "Mono ADC R2 Mux", "Mono DAC MIXR", "Mono DAC MIXR" },
  2064. { "Sto1 ADC MIXL", "ADC1 Switch", "Stereo1 ADC L1 Mux" },
  2065. { "Sto1 ADC MIXL", "ADC2 Switch", "Stereo1 ADC L2 Mux" },
  2066. { "Sto1 ADC MIXR", "ADC1 Switch", "Stereo1 ADC R1 Mux" },
  2067. { "Sto1 ADC MIXR", "ADC2 Switch", "Stereo1 ADC R2 Mux" },
  2068. { "Stereo1 ADC MIXL", NULL, "Sto1 ADC MIXL" },
  2069. { "Stereo1 ADC MIXL", NULL, "adc stereo1 filter" },
  2070. { "adc stereo1 filter", NULL, "PLL1", is_sys_clk_from_pll },
  2071. { "Stereo1 ADC MIXR", NULL, "Sto1 ADC MIXR" },
  2072. { "Stereo1 ADC MIXR", NULL, "adc stereo1 filter" },
  2073. { "adc stereo1 filter", NULL, "PLL1", is_sys_clk_from_pll },
  2074. { "Mono ADC MIXL", "ADC1 Switch", "Mono ADC L1 Mux" },
  2075. { "Mono ADC MIXL", "ADC2 Switch", "Mono ADC L2 Mux" },
  2076. { "Mono ADC MIXL", NULL, "adc mono left filter" },
  2077. { "adc mono left filter", NULL, "PLL1", is_sys_clk_from_pll },
  2078. { "Mono ADC MIXR", "ADC1 Switch", "Mono ADC R1 Mux" },
  2079. { "Mono ADC MIXR", "ADC2 Switch", "Mono ADC R2 Mux" },
  2080. { "Mono ADC MIXR", NULL, "adc mono right filter" },
  2081. { "adc mono right filter", NULL, "PLL1", is_sys_clk_from_pll },
  2082. { "VAD ADC Mux", "Sto1 ADC L", "Stereo1 ADC MIXL" },
  2083. { "VAD ADC Mux", "Mono ADC L", "Mono ADC MIXL" },
  2084. { "VAD ADC Mux", "Mono ADC R", "Mono ADC MIXR" },
  2085. { "IF_ADC1", NULL, "Stereo1 ADC MIXL" },
  2086. { "IF_ADC1", NULL, "Stereo1 ADC MIXR" },
  2087. { "IF_ADC2", NULL, "Mono ADC MIXL" },
  2088. { "IF_ADC2", NULL, "Mono ADC MIXR" },
  2089. { "VAD_ADC", NULL, "VAD ADC Mux" },
  2090. { "IF2 ADC Mux", "IF_ADC1", "IF_ADC1" },
  2091. { "IF2 ADC Mux", "IF_ADC2", "IF_ADC2" },
  2092. { "IF2 ADC Mux", "VAD_ADC", "VAD_ADC" },
  2093. { "IF1 ADC", NULL, "I2S1" },
  2094. { "IF2 ADC", NULL, "I2S2" },
  2095. { "IF2 ADC", NULL, "IF2 ADC Mux" },
  2096. { "AIF2TX", NULL, "IF2 ADC" },
  2097. { "IF1 DAC0", NULL, "AIF1RX" },
  2098. { "IF1 DAC1", NULL, "AIF1RX" },
  2099. { "IF1 DAC2", NULL, "AIF1RX" },
  2100. { "IF1 DAC3", NULL, "AIF1RX" },
  2101. { "IF2 DAC", NULL, "AIF2RX" },
  2102. { "IF1 DAC0", NULL, "I2S1" },
  2103. { "IF1 DAC1", NULL, "I2S1" },
  2104. { "IF1 DAC2", NULL, "I2S1" },
  2105. { "IF1 DAC3", NULL, "I2S1" },
  2106. { "IF2 DAC", NULL, "I2S2" },
  2107. { "IF2 DAC L", NULL, "IF2 DAC" },
  2108. { "IF2 DAC R", NULL, "IF2 DAC" },
  2109. { "DAC1 L Mux", "IF2 DAC", "IF2 DAC L" },
  2110. { "DAC1 R Mux", "IF2 DAC", "IF2 DAC R" },
  2111. { "DAC1 MIXL", "Stereo ADC Switch", "Stereo1 ADC MIXL" },
  2112. { "DAC1 MIXL", "DAC1 Switch", "DAC1 L Mux" },
  2113. { "DAC1 MIXL", NULL, "dac stereo1 filter" },
  2114. { "DAC1 MIXR", "Stereo ADC Switch", "Stereo1 ADC MIXR" },
  2115. { "DAC1 MIXR", "DAC1 Switch", "DAC1 R Mux" },
  2116. { "DAC1 MIXR", NULL, "dac stereo1 filter" },
  2117. { "DAC L2 Mux", "IF2 DAC", "IF2 DAC L" },
  2118. { "DAC L2 Mux", "Mono ADC", "Mono ADC MIXL" },
  2119. { "DAC L2 Mux", "VAD_ADC", "VAD_ADC" },
  2120. { "DAC L2 Volume", NULL, "DAC L2 Mux" },
  2121. { "DAC L2 Volume", NULL, "dac mono left filter" },
  2122. { "DAC R2 Mux", "IF2 DAC", "IF2 DAC R" },
  2123. { "DAC R2 Mux", "Mono ADC", "Mono ADC MIXR" },
  2124. { "DAC R2 Mux", "Haptic", "Haptic Generator" },
  2125. { "DAC R2 Volume", NULL, "DAC R2 Mux" },
  2126. { "DAC R2 Volume", NULL, "dac mono right filter" },
  2127. { "Stereo DAC MIXL", "DAC L1 Switch", "DAC1 MIXL" },
  2128. { "Stereo DAC MIXL", "DAC R1 Switch", "DAC1 MIXR" },
  2129. { "Stereo DAC MIXL", "DAC L2 Switch", "DAC L2 Volume" },
  2130. { "Stereo DAC MIXL", NULL, "dac stereo1 filter" },
  2131. { "Stereo DAC MIXR", "DAC R1 Switch", "DAC1 MIXR" },
  2132. { "Stereo DAC MIXR", "DAC L1 Switch", "DAC1 MIXL" },
  2133. { "Stereo DAC MIXR", "DAC R2 Switch", "DAC R2 Volume" },
  2134. { "Stereo DAC MIXR", NULL, "dac stereo1 filter" },
  2135. { "Mono DAC MIXL", "DAC L1 Switch", "DAC1 MIXL" },
  2136. { "Mono DAC MIXL", "DAC L2 Switch", "DAC L2 Volume" },
  2137. { "Mono DAC MIXL", "DAC R2 Switch", "DAC R2 Volume" },
  2138. { "Mono DAC MIXL", NULL, "dac mono left filter" },
  2139. { "Mono DAC MIXR", "DAC R1 Switch", "DAC1 MIXR" },
  2140. { "Mono DAC MIXR", "DAC R2 Switch", "DAC R2 Volume" },
  2141. { "Mono DAC MIXR", "DAC L2 Switch", "DAC L2 Volume" },
  2142. { "Mono DAC MIXR", NULL, "dac mono right filter" },
  2143. { "DAC MIXL", "Sto DAC Mix L Switch", "Stereo DAC MIXL" },
  2144. { "DAC MIXL", "DAC L2 Switch", "DAC L2 Volume" },
  2145. { "DAC MIXL", "DAC R2 Switch", "DAC R2 Volume" },
  2146. { "DAC MIXR", "Sto DAC Mix R Switch", "Stereo DAC MIXR" },
  2147. { "DAC MIXR", "DAC R2 Switch", "DAC R2 Volume" },
  2148. { "DAC MIXR", "DAC L2 Switch", "DAC L2 Volume" },
  2149. { "DAC L1", NULL, "PLL1", is_sys_clk_from_pll },
  2150. { "DAC R1", NULL, "PLL1", is_sys_clk_from_pll },
  2151. { "DAC L2", NULL, "PLL1", is_sys_clk_from_pll },
  2152. { "DAC R2", NULL, "PLL1", is_sys_clk_from_pll },
  2153. { "SPK MIXL", "BST1 Switch", "BST1" },
  2154. { "SPK MIXL", "INL Switch", "INL VOL" },
  2155. { "SPK MIXL", "DAC L1 Switch", "DAC L1" },
  2156. { "SPK MIXL", "DAC L2 Switch", "DAC L2" },
  2157. { "SPK MIXR", "BST2 Switch", "BST2" },
  2158. { "SPK MIXR", "INR Switch", "INR VOL" },
  2159. { "SPK MIXR", "DAC R1 Switch", "DAC R1" },
  2160. { "SPK MIXR", "DAC R2 Switch", "DAC R2" },
  2161. { "OUT MIXL", "BST1 Switch", "BST1" },
  2162. { "OUT MIXL", "INL Switch", "INL VOL" },
  2163. { "OUT MIXL", "DAC L2 Switch", "DAC L2" },
  2164. { "OUT MIXL", "DAC L1 Switch", "DAC L1" },
  2165. { "OUT MIXR", "BST2 Switch", "BST2" },
  2166. { "OUT MIXR", "INR Switch", "INR VOL" },
  2167. { "OUT MIXR", "DAC R2 Switch", "DAC R2" },
  2168. { "OUT MIXR", "DAC R1 Switch", "DAC R1" },
  2169. { "HPOVOL MIXL", "DAC1 Switch", "DAC L1" },
  2170. { "HPOVOL MIXL", "DAC2 Switch", "DAC L2" },
  2171. { "HPOVOL MIXL", "INL Switch", "INL VOL" },
  2172. { "HPOVOL MIXL", "BST1 Switch", "BST1" },
  2173. { "HPOVOL MIXL", NULL, "HPOVOL MIXL Power" },
  2174. { "HPOVOL MIXR", "DAC1 Switch", "DAC R1" },
  2175. { "HPOVOL MIXR", "DAC2 Switch", "DAC R2" },
  2176. { "HPOVOL MIXR", "INR Switch", "INR VOL" },
  2177. { "HPOVOL MIXR", "BST2 Switch", "BST2" },
  2178. { "HPOVOL MIXR", NULL, "HPOVOL MIXR Power" },
  2179. { "DAC 2", NULL, "DAC L2" },
  2180. { "DAC 2", NULL, "DAC R2" },
  2181. { "DAC 1", NULL, "DAC L1" },
  2182. { "DAC 1", NULL, "DAC R1" },
  2183. { "HPOVOL L", "Switch", "HPOVOL MIXL" },
  2184. { "HPOVOL R", "Switch", "HPOVOL MIXR" },
  2185. { "HPOVOL", NULL, "HPOVOL L" },
  2186. { "HPOVOL", NULL, "HPOVOL R" },
  2187. { "HPO MIX", "DAC1 Switch", "DAC 1" },
  2188. { "HPO MIX", "HPVOL Switch", "HPOVOL" },
  2189. { "SPKVOL L", "Switch", "SPK MIXL" },
  2190. { "SPKVOL R", "Switch", "SPK MIXR" },
  2191. { "SPOL MIX", "DAC R1 Switch", "DAC R1" },
  2192. { "SPOL MIX", "DAC L1 Switch", "DAC L1" },
  2193. { "SPOL MIX", "SPKVOL R Switch", "SPKVOL R" },
  2194. { "SPOL MIX", "SPKVOL L Switch", "SPKVOL L" },
  2195. { "SPOR MIX", "DAC R1 Switch", "DAC R1" },
  2196. { "SPOR MIX", "SPKVOL R Switch", "SPKVOL R" },
  2197. { "LOUT MIX", "DAC L1 Switch", "DAC L1" },
  2198. { "LOUT MIX", "DAC R1 Switch", "DAC R1" },
  2199. { "LOUT MIX", "OUTMIX L Switch", "OUT MIXL" },
  2200. { "LOUT MIX", "OUTMIX R Switch", "OUT MIXR" },
  2201. { "PDM1 L Mux", "Stereo DAC", "Stereo DAC MIXL" },
  2202. { "PDM1 L Mux", "Mono DAC", "Mono DAC MIXL" },
  2203. { "PDM1 L Mux", NULL, "PDM1 Power" },
  2204. { "PDM1 R Mux", "Stereo DAC", "Stereo DAC MIXR" },
  2205. { "PDM1 R Mux", "Mono DAC", "Mono DAC MIXR" },
  2206. { "PDM1 R Mux", NULL, "PDM1 Power" },
  2207. { "HP amp", NULL, "HPO MIX" },
  2208. { "HP amp", NULL, "JD Power" },
  2209. { "HP amp", NULL, "Mic Det Power" },
  2210. { "HP amp", NULL, "LDO2" },
  2211. { "HPOL", NULL, "HP amp" },
  2212. { "HPOR", NULL, "HP amp" },
  2213. { "LOUT amp", NULL, "LOUT MIX" },
  2214. { "LOUTL", NULL, "LOUT amp" },
  2215. { "LOUTR", NULL, "LOUT amp" },
  2216. { "PDM1 L", "Switch", "PDM1 L Mux" },
  2217. { "PDM1 R", "Switch", "PDM1 R Mux" },
  2218. { "PDM1L", NULL, "PDM1 L" },
  2219. { "PDM1R", NULL, "PDM1 R" },
  2220. { "SPK amp", NULL, "SPOL MIX" },
  2221. { "SPK amp", NULL, "SPOR MIX" },
  2222. { "SPOL", NULL, "SPK amp" },
  2223. { "SPOR", NULL, "SPK amp" },
  2224. };
  2225. static const struct snd_soc_dapm_route rt5650_specific_dapm_routes[] = {
  2226. { "A DAC1 L Mux", "DAC1", "DAC1 MIXL"},
  2227. { "A DAC1 L Mux", "Stereo DAC Mixer", "Stereo DAC MIXL"},
  2228. { "A DAC1 R Mux", "DAC1", "DAC1 MIXR"},
  2229. { "A DAC1 R Mux", "Stereo DAC Mixer", "Stereo DAC MIXR"},
  2230. { "A DAC2 L Mux", "Stereo DAC Mixer", "Stereo DAC MIXL"},
  2231. { "A DAC2 L Mux", "Mono DAC Mixer", "Mono DAC MIXL"},
  2232. { "A DAC2 R Mux", "Stereo DAC Mixer", "Stereo DAC MIXR"},
  2233. { "A DAC2 R Mux", "Mono DAC Mixer", "Mono DAC MIXR"},
  2234. { "DAC L1", NULL, "A DAC1 L Mux" },
  2235. { "DAC R1", NULL, "A DAC1 R Mux" },
  2236. { "DAC L2", NULL, "A DAC2 L Mux" },
  2237. { "DAC R2", NULL, "A DAC2 R Mux" },
  2238. { "RT5650 IF1 ADC1 Swap Mux", "L/R", "IF_ADC1" },
  2239. { "RT5650 IF1 ADC1 Swap Mux", "R/L", "IF_ADC1" },
  2240. { "RT5650 IF1 ADC1 Swap Mux", "L/L", "IF_ADC1" },
  2241. { "RT5650 IF1 ADC1 Swap Mux", "R/R", "IF_ADC1" },
  2242. { "RT5650 IF1 ADC2 Swap Mux", "L/R", "IF_ADC2" },
  2243. { "RT5650 IF1 ADC2 Swap Mux", "R/L", "IF_ADC2" },
  2244. { "RT5650 IF1 ADC2 Swap Mux", "L/L", "IF_ADC2" },
  2245. { "RT5650 IF1 ADC2 Swap Mux", "R/R", "IF_ADC2" },
  2246. { "RT5650 IF1 ADC3 Swap Mux", "L/R", "VAD_ADC" },
  2247. { "RT5650 IF1 ADC3 Swap Mux", "R/L", "VAD_ADC" },
  2248. { "RT5650 IF1 ADC3 Swap Mux", "L/L", "VAD_ADC" },
  2249. { "RT5650 IF1 ADC3 Swap Mux", "R/R", "VAD_ADC" },
  2250. { "IF1 ADC", NULL, "RT5650 IF1 ADC1 Swap Mux" },
  2251. { "IF1 ADC", NULL, "RT5650 IF1 ADC2 Swap Mux" },
  2252. { "IF1 ADC", NULL, "RT5650 IF1 ADC3 Swap Mux" },
  2253. { "RT5650 IF1 ADC Mux", "IF_ADC1/IF_ADC2/DAC_REF/Null", "IF1 ADC" },
  2254. { "RT5650 IF1 ADC Mux", "IF_ADC1/IF_ADC2/Null/DAC_REF", "IF1 ADC" },
  2255. { "RT5650 IF1 ADC Mux", "IF_ADC1/DAC_REF/IF_ADC2/Null", "IF1 ADC" },
  2256. { "RT5650 IF1 ADC Mux", "IF_ADC1/DAC_REF/Null/IF_ADC2", "IF1 ADC" },
  2257. { "RT5650 IF1 ADC Mux", "IF_ADC1/Null/DAC_REF/IF_ADC2", "IF1 ADC" },
  2258. { "RT5650 IF1 ADC Mux", "IF_ADC1/Null/IF_ADC2/DAC_REF", "IF1 ADC" },
  2259. { "RT5650 IF1 ADC Mux", "IF_ADC2/IF_ADC1/DAC_REF/Null", "IF1 ADC" },
  2260. { "RT5650 IF1 ADC Mux", "IF_ADC2/IF_ADC1/Null/DAC_REF", "IF1 ADC" },
  2261. { "RT5650 IF1 ADC Mux", "IF_ADC2/DAC_REF/IF_ADC1/Null", "IF1 ADC" },
  2262. { "RT5650 IF1 ADC Mux", "IF_ADC2/DAC_REF/Null/IF_ADC1", "IF1 ADC" },
  2263. { "RT5650 IF1 ADC Mux", "IF_ADC2/Null/DAC_REF/IF_ADC1", "IF1 ADC" },
  2264. { "RT5650 IF1 ADC Mux", "IF_ADC2/Null/IF_ADC1/DAC_REF", "IF1 ADC" },
  2265. { "RT5650 IF1 ADC Mux", "DAC_REF/IF_ADC1/IF_ADC2/Null", "IF1 ADC" },
  2266. { "RT5650 IF1 ADC Mux", "DAC_REF/IF_ADC1/Null/IF_ADC2", "IF1 ADC" },
  2267. { "RT5650 IF1 ADC Mux", "DAC_REF/IF_ADC2/IF_ADC1/Null", "IF1 ADC" },
  2268. { "RT5650 IF1 ADC Mux", "DAC_REF/IF_ADC2/Null/IF_ADC1", "IF1 ADC" },
  2269. { "RT5650 IF1 ADC Mux", "DAC_REF/Null/IF_ADC1/IF_ADC2", "IF1 ADC" },
  2270. { "RT5650 IF1 ADC Mux", "DAC_REF/Null/IF_ADC2/IF_ADC1", "IF1 ADC" },
  2271. { "RT5650 IF1 ADC Mux", "Null/IF_ADC1/IF_ADC2/DAC_REF", "IF1 ADC" },
  2272. { "RT5650 IF1 ADC Mux", "Null/IF_ADC1/DAC_REF/IF_ADC2", "IF1 ADC" },
  2273. { "RT5650 IF1 ADC Mux", "Null/IF_ADC2/IF_ADC1/DAC_REF", "IF1 ADC" },
  2274. { "RT5650 IF1 ADC Mux", "Null/IF_ADC2/DAC_REF/IF_ADC1", "IF1 ADC" },
  2275. { "RT5650 IF1 ADC Mux", "Null/DAC_REF/IF_ADC1/IF_ADC2", "IF1 ADC" },
  2276. { "RT5650 IF1 ADC Mux", "Null/DAC_REF/IF_ADC2/IF_ADC1", "IF1 ADC" },
  2277. { "AIF1TX", NULL, "RT5650 IF1 ADC Mux" },
  2278. { "RT5650 IF1 DAC1 L Mux", "Slot0", "IF1 DAC0" },
  2279. { "RT5650 IF1 DAC1 L Mux", "Slot1", "IF1 DAC1" },
  2280. { "RT5650 IF1 DAC1 L Mux", "Slot2", "IF1 DAC2" },
  2281. { "RT5650 IF1 DAC1 L Mux", "Slot3", "IF1 DAC3" },
  2282. { "RT5650 IF1 DAC1 R Mux", "Slot0", "IF1 DAC0" },
  2283. { "RT5650 IF1 DAC1 R Mux", "Slot1", "IF1 DAC1" },
  2284. { "RT5650 IF1 DAC1 R Mux", "Slot2", "IF1 DAC2" },
  2285. { "RT5650 IF1 DAC1 R Mux", "Slot3", "IF1 DAC3" },
  2286. { "RT5650 IF1 DAC2 L Mux", "Slot0", "IF1 DAC0" },
  2287. { "RT5650 IF1 DAC2 L Mux", "Slot1", "IF1 DAC1" },
  2288. { "RT5650 IF1 DAC2 L Mux", "Slot2", "IF1 DAC2" },
  2289. { "RT5650 IF1 DAC2 L Mux", "Slot3", "IF1 DAC3" },
  2290. { "RT5650 IF1 DAC2 R Mux", "Slot0", "IF1 DAC0" },
  2291. { "RT5650 IF1 DAC2 R Mux", "Slot1", "IF1 DAC1" },
  2292. { "RT5650 IF1 DAC2 R Mux", "Slot2", "IF1 DAC2" },
  2293. { "RT5650 IF1 DAC2 R Mux", "Slot3", "IF1 DAC3" },
  2294. { "DAC1 L Mux", "IF1 DAC", "RT5650 IF1 DAC1 L Mux" },
  2295. { "DAC1 R Mux", "IF1 DAC", "RT5650 IF1 DAC1 R Mux" },
  2296. { "DAC L2 Mux", "IF1 DAC", "RT5650 IF1 DAC2 L Mux" },
  2297. { "DAC R2 Mux", "IF1 DAC", "RT5650 IF1 DAC2 R Mux" },
  2298. };
  2299. static const struct snd_soc_dapm_route rt5645_specific_dapm_routes[] = {
  2300. { "DAC L1", NULL, "Stereo DAC MIXL" },
  2301. { "DAC R1", NULL, "Stereo DAC MIXR" },
  2302. { "DAC L2", NULL, "Mono DAC MIXL" },
  2303. { "DAC R2", NULL, "Mono DAC MIXR" },
  2304. { "RT5645 IF1 ADC1 Swap Mux", "L/R", "IF_ADC1" },
  2305. { "RT5645 IF1 ADC1 Swap Mux", "R/L", "IF_ADC1" },
  2306. { "RT5645 IF1 ADC1 Swap Mux", "L/L", "IF_ADC1" },
  2307. { "RT5645 IF1 ADC1 Swap Mux", "R/R", "IF_ADC1" },
  2308. { "RT5645 IF1 ADC2 Swap Mux", "L/R", "IF_ADC2" },
  2309. { "RT5645 IF1 ADC2 Swap Mux", "R/L", "IF_ADC2" },
  2310. { "RT5645 IF1 ADC2 Swap Mux", "L/L", "IF_ADC2" },
  2311. { "RT5645 IF1 ADC2 Swap Mux", "R/R", "IF_ADC2" },
  2312. { "RT5645 IF1 ADC3 Swap Mux", "L/R", "VAD_ADC" },
  2313. { "RT5645 IF1 ADC3 Swap Mux", "R/L", "VAD_ADC" },
  2314. { "RT5645 IF1 ADC3 Swap Mux", "L/L", "VAD_ADC" },
  2315. { "RT5645 IF1 ADC3 Swap Mux", "R/R", "VAD_ADC" },
  2316. { "IF1 ADC", NULL, "RT5645 IF1 ADC1 Swap Mux" },
  2317. { "IF1 ADC", NULL, "RT5645 IF1 ADC2 Swap Mux" },
  2318. { "IF1 ADC", NULL, "RT5645 IF1 ADC3 Swap Mux" },
  2319. { "RT5645 IF1 ADC Mux", "IF_ADC1/IF_ADC2/VAD_ADC", "IF1 ADC" },
  2320. { "RT5645 IF1 ADC Mux", "IF_ADC2/IF_ADC1/VAD_ADC", "IF1 ADC" },
  2321. { "RT5645 IF1 ADC Mux", "VAD_ADC/IF_ADC1/IF_ADC2", "IF1 ADC" },
  2322. { "RT5645 IF1 ADC Mux", "VAD_ADC/IF_ADC2/IF_ADC1", "IF1 ADC" },
  2323. { "AIF1TX", NULL, "RT5645 IF1 ADC Mux" },
  2324. { "RT5645 IF1 DAC1 L Mux", "Slot0", "IF1 DAC0" },
  2325. { "RT5645 IF1 DAC1 L Mux", "Slot1", "IF1 DAC1" },
  2326. { "RT5645 IF1 DAC1 L Mux", "Slot2", "IF1 DAC2" },
  2327. { "RT5645 IF1 DAC1 L Mux", "Slot3", "IF1 DAC3" },
  2328. { "RT5645 IF1 DAC1 R Mux", "Slot0", "IF1 DAC0" },
  2329. { "RT5645 IF1 DAC1 R Mux", "Slot1", "IF1 DAC1" },
  2330. { "RT5645 IF1 DAC1 R Mux", "Slot2", "IF1 DAC2" },
  2331. { "RT5645 IF1 DAC1 R Mux", "Slot3", "IF1 DAC3" },
  2332. { "RT5645 IF1 DAC2 L Mux", "Slot0", "IF1 DAC0" },
  2333. { "RT5645 IF1 DAC2 L Mux", "Slot1", "IF1 DAC1" },
  2334. { "RT5645 IF1 DAC2 L Mux", "Slot2", "IF1 DAC2" },
  2335. { "RT5645 IF1 DAC2 L Mux", "Slot3", "IF1 DAC3" },
  2336. { "RT5645 IF1 DAC2 R Mux", "Slot0", "IF1 DAC0" },
  2337. { "RT5645 IF1 DAC2 R Mux", "Slot1", "IF1 DAC1" },
  2338. { "RT5645 IF1 DAC2 R Mux", "Slot2", "IF1 DAC2" },
  2339. { "RT5645 IF1 DAC2 R Mux", "Slot3", "IF1 DAC3" },
  2340. { "DAC1 L Mux", "IF1 DAC", "RT5645 IF1 DAC1 L Mux" },
  2341. { "DAC1 R Mux", "IF1 DAC", "RT5645 IF1 DAC1 R Mux" },
  2342. { "DAC L2 Mux", "IF1 DAC", "RT5645 IF1 DAC2 L Mux" },
  2343. { "DAC R2 Mux", "IF1 DAC", "RT5645 IF1 DAC2 R Mux" },
  2344. };
  2345. static int rt5645_hw_params(struct snd_pcm_substream *substream,
  2346. struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
  2347. {
  2348. struct snd_soc_codec *codec = dai->codec;
  2349. struct rt5645_priv *rt5645 = snd_soc_codec_get_drvdata(codec);
  2350. unsigned int val_len = 0, val_clk, mask_clk, dl_sft;
  2351. int pre_div, bclk_ms, frame_size;
  2352. rt5645->lrck[dai->id] = params_rate(params);
  2353. pre_div = rl6231_get_clk_info(rt5645->sysclk, rt5645->lrck[dai->id]);
  2354. if (pre_div < 0) {
  2355. dev_err(codec->dev, "Unsupported clock setting\n");
  2356. return -EINVAL;
  2357. }
  2358. frame_size = snd_soc_params_to_frame_size(params);
  2359. if (frame_size < 0) {
  2360. dev_err(codec->dev, "Unsupported frame size: %d\n", frame_size);
  2361. return -EINVAL;
  2362. }
  2363. switch (rt5645->codec_type) {
  2364. case CODEC_TYPE_RT5650:
  2365. dl_sft = 4;
  2366. break;
  2367. default:
  2368. dl_sft = 2;
  2369. break;
  2370. }
  2371. bclk_ms = frame_size > 32;
  2372. rt5645->bclk[dai->id] = rt5645->lrck[dai->id] * (32 << bclk_ms);
  2373. dev_dbg(dai->dev, "bclk is %dHz and lrck is %dHz\n",
  2374. rt5645->bclk[dai->id], rt5645->lrck[dai->id]);
  2375. dev_dbg(dai->dev, "bclk_ms is %d and pre_div is %d for iis %d\n",
  2376. bclk_ms, pre_div, dai->id);
  2377. switch (params_width(params)) {
  2378. case 16:
  2379. break;
  2380. case 20:
  2381. val_len = 0x1;
  2382. break;
  2383. case 24:
  2384. val_len = 0x2;
  2385. break;
  2386. case 8:
  2387. val_len = 0x3;
  2388. break;
  2389. default:
  2390. return -EINVAL;
  2391. }
  2392. switch (dai->id) {
  2393. case RT5645_AIF1:
  2394. mask_clk = RT5645_I2S_PD1_MASK;
  2395. val_clk = pre_div << RT5645_I2S_PD1_SFT;
  2396. snd_soc_update_bits(codec, RT5645_I2S1_SDP,
  2397. (0x3 << dl_sft), (val_len << dl_sft));
  2398. snd_soc_update_bits(codec, RT5645_ADDA_CLK1, mask_clk, val_clk);
  2399. break;
  2400. case RT5645_AIF2:
  2401. mask_clk = RT5645_I2S_BCLK_MS2_MASK | RT5645_I2S_PD2_MASK;
  2402. val_clk = bclk_ms << RT5645_I2S_BCLK_MS2_SFT |
  2403. pre_div << RT5645_I2S_PD2_SFT;
  2404. snd_soc_update_bits(codec, RT5645_I2S2_SDP,
  2405. (0x3 << dl_sft), (val_len << dl_sft));
  2406. snd_soc_update_bits(codec, RT5645_ADDA_CLK1, mask_clk, val_clk);
  2407. break;
  2408. default:
  2409. dev_err(codec->dev, "Invalid dai->id: %d\n", dai->id);
  2410. return -EINVAL;
  2411. }
  2412. return 0;
  2413. }
  2414. static int rt5645_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  2415. {
  2416. struct snd_soc_codec *codec = dai->codec;
  2417. struct rt5645_priv *rt5645 = snd_soc_codec_get_drvdata(codec);
  2418. unsigned int reg_val = 0, pol_sft;
  2419. switch (rt5645->codec_type) {
  2420. case CODEC_TYPE_RT5650:
  2421. pol_sft = 8;
  2422. break;
  2423. default:
  2424. pol_sft = 7;
  2425. break;
  2426. }
  2427. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  2428. case SND_SOC_DAIFMT_CBM_CFM:
  2429. rt5645->master[dai->id] = 1;
  2430. break;
  2431. case SND_SOC_DAIFMT_CBS_CFS:
  2432. reg_val |= RT5645_I2S_MS_S;
  2433. rt5645->master[dai->id] = 0;
  2434. break;
  2435. default:
  2436. return -EINVAL;
  2437. }
  2438. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  2439. case SND_SOC_DAIFMT_NB_NF:
  2440. break;
  2441. case SND_SOC_DAIFMT_IB_NF:
  2442. reg_val |= (1 << pol_sft);
  2443. break;
  2444. default:
  2445. return -EINVAL;
  2446. }
  2447. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  2448. case SND_SOC_DAIFMT_I2S:
  2449. break;
  2450. case SND_SOC_DAIFMT_LEFT_J:
  2451. reg_val |= RT5645_I2S_DF_LEFT;
  2452. break;
  2453. case SND_SOC_DAIFMT_DSP_A:
  2454. reg_val |= RT5645_I2S_DF_PCM_A;
  2455. break;
  2456. case SND_SOC_DAIFMT_DSP_B:
  2457. reg_val |= RT5645_I2S_DF_PCM_B;
  2458. break;
  2459. default:
  2460. return -EINVAL;
  2461. }
  2462. switch (dai->id) {
  2463. case RT5645_AIF1:
  2464. snd_soc_update_bits(codec, RT5645_I2S1_SDP,
  2465. RT5645_I2S_MS_MASK | (1 << pol_sft) |
  2466. RT5645_I2S_DF_MASK, reg_val);
  2467. break;
  2468. case RT5645_AIF2:
  2469. snd_soc_update_bits(codec, RT5645_I2S2_SDP,
  2470. RT5645_I2S_MS_MASK | (1 << pol_sft) |
  2471. RT5645_I2S_DF_MASK, reg_val);
  2472. break;
  2473. default:
  2474. dev_err(codec->dev, "Invalid dai->id: %d\n", dai->id);
  2475. return -EINVAL;
  2476. }
  2477. return 0;
  2478. }
  2479. static int rt5645_set_dai_sysclk(struct snd_soc_dai *dai,
  2480. int clk_id, unsigned int freq, int dir)
  2481. {
  2482. struct snd_soc_codec *codec = dai->codec;
  2483. struct rt5645_priv *rt5645 = snd_soc_codec_get_drvdata(codec);
  2484. unsigned int reg_val = 0;
  2485. if (freq == rt5645->sysclk && clk_id == rt5645->sysclk_src)
  2486. return 0;
  2487. switch (clk_id) {
  2488. case RT5645_SCLK_S_MCLK:
  2489. reg_val |= RT5645_SCLK_SRC_MCLK;
  2490. break;
  2491. case RT5645_SCLK_S_PLL1:
  2492. reg_val |= RT5645_SCLK_SRC_PLL1;
  2493. break;
  2494. case RT5645_SCLK_S_RCCLK:
  2495. reg_val |= RT5645_SCLK_SRC_RCCLK;
  2496. break;
  2497. default:
  2498. dev_err(codec->dev, "Invalid clock id (%d)\n", clk_id);
  2499. return -EINVAL;
  2500. }
  2501. snd_soc_update_bits(codec, RT5645_GLB_CLK,
  2502. RT5645_SCLK_SRC_MASK, reg_val);
  2503. rt5645->sysclk = freq;
  2504. rt5645->sysclk_src = clk_id;
  2505. dev_dbg(dai->dev, "Sysclk is %dHz and clock id is %d\n", freq, clk_id);
  2506. return 0;
  2507. }
  2508. static int rt5645_set_dai_pll(struct snd_soc_dai *dai, int pll_id, int source,
  2509. unsigned int freq_in, unsigned int freq_out)
  2510. {
  2511. struct snd_soc_codec *codec = dai->codec;
  2512. struct rt5645_priv *rt5645 = snd_soc_codec_get_drvdata(codec);
  2513. struct rl6231_pll_code pll_code;
  2514. int ret;
  2515. if (source == rt5645->pll_src && freq_in == rt5645->pll_in &&
  2516. freq_out == rt5645->pll_out)
  2517. return 0;
  2518. if (!freq_in || !freq_out) {
  2519. dev_dbg(codec->dev, "PLL disabled\n");
  2520. rt5645->pll_in = 0;
  2521. rt5645->pll_out = 0;
  2522. snd_soc_update_bits(codec, RT5645_GLB_CLK,
  2523. RT5645_SCLK_SRC_MASK, RT5645_SCLK_SRC_MCLK);
  2524. return 0;
  2525. }
  2526. switch (source) {
  2527. case RT5645_PLL1_S_MCLK:
  2528. snd_soc_update_bits(codec, RT5645_GLB_CLK,
  2529. RT5645_PLL1_SRC_MASK, RT5645_PLL1_SRC_MCLK);
  2530. break;
  2531. case RT5645_PLL1_S_BCLK1:
  2532. case RT5645_PLL1_S_BCLK2:
  2533. switch (dai->id) {
  2534. case RT5645_AIF1:
  2535. snd_soc_update_bits(codec, RT5645_GLB_CLK,
  2536. RT5645_PLL1_SRC_MASK, RT5645_PLL1_SRC_BCLK1);
  2537. break;
  2538. case RT5645_AIF2:
  2539. snd_soc_update_bits(codec, RT5645_GLB_CLK,
  2540. RT5645_PLL1_SRC_MASK, RT5645_PLL1_SRC_BCLK2);
  2541. break;
  2542. default:
  2543. dev_err(codec->dev, "Invalid dai->id: %d\n", dai->id);
  2544. return -EINVAL;
  2545. }
  2546. break;
  2547. default:
  2548. dev_err(codec->dev, "Unknown PLL source %d\n", source);
  2549. return -EINVAL;
  2550. }
  2551. ret = rl6231_pll_calc(freq_in, freq_out, &pll_code);
  2552. if (ret < 0) {
  2553. dev_err(codec->dev, "Unsupport input clock %d\n", freq_in);
  2554. return ret;
  2555. }
  2556. dev_dbg(codec->dev, "bypass=%d m=%d n=%d k=%d\n",
  2557. pll_code.m_bp, (pll_code.m_bp ? 0 : pll_code.m_code),
  2558. pll_code.n_code, pll_code.k_code);
  2559. snd_soc_write(codec, RT5645_PLL_CTRL1,
  2560. pll_code.n_code << RT5645_PLL_N_SFT | pll_code.k_code);
  2561. snd_soc_write(codec, RT5645_PLL_CTRL2,
  2562. (pll_code.m_bp ? 0 : pll_code.m_code) << RT5645_PLL_M_SFT |
  2563. pll_code.m_bp << RT5645_PLL_M_BP_SFT);
  2564. rt5645->pll_in = freq_in;
  2565. rt5645->pll_out = freq_out;
  2566. rt5645->pll_src = source;
  2567. return 0;
  2568. }
  2569. static int rt5645_set_tdm_slot(struct snd_soc_dai *dai, unsigned int tx_mask,
  2570. unsigned int rx_mask, int slots, int slot_width)
  2571. {
  2572. struct snd_soc_codec *codec = dai->codec;
  2573. struct rt5645_priv *rt5645 = snd_soc_codec_get_drvdata(codec);
  2574. unsigned int i_slot_sft, o_slot_sft, i_width_sht, o_width_sht, en_sft;
  2575. unsigned int mask, val = 0;
  2576. switch (rt5645->codec_type) {
  2577. case CODEC_TYPE_RT5650:
  2578. en_sft = 15;
  2579. i_slot_sft = 10;
  2580. o_slot_sft = 8;
  2581. i_width_sht = 6;
  2582. o_width_sht = 4;
  2583. mask = 0x8ff0;
  2584. break;
  2585. default:
  2586. en_sft = 14;
  2587. i_slot_sft = o_slot_sft = 12;
  2588. i_width_sht = o_width_sht = 10;
  2589. mask = 0x7c00;
  2590. break;
  2591. }
  2592. if (rx_mask || tx_mask) {
  2593. val |= (1 << en_sft);
  2594. if (rt5645->codec_type == CODEC_TYPE_RT5645)
  2595. snd_soc_update_bits(codec, RT5645_BASS_BACK,
  2596. RT5645_G_BB_BST_MASK, RT5645_G_BB_BST_25DB);
  2597. }
  2598. switch (slots) {
  2599. case 4:
  2600. val |= (1 << i_slot_sft) | (1 << o_slot_sft);
  2601. break;
  2602. case 6:
  2603. val |= (2 << i_slot_sft) | (2 << o_slot_sft);
  2604. break;
  2605. case 8:
  2606. val |= (3 << i_slot_sft) | (3 << o_slot_sft);
  2607. break;
  2608. case 2:
  2609. default:
  2610. break;
  2611. }
  2612. switch (slot_width) {
  2613. case 20:
  2614. val |= (1 << i_width_sht) | (1 << o_width_sht);
  2615. break;
  2616. case 24:
  2617. val |= (2 << i_width_sht) | (2 << o_width_sht);
  2618. break;
  2619. case 32:
  2620. val |= (3 << i_width_sht) | (3 << o_width_sht);
  2621. break;
  2622. case 16:
  2623. default:
  2624. break;
  2625. }
  2626. snd_soc_update_bits(codec, RT5645_TDM_CTRL_1, mask, val);
  2627. return 0;
  2628. }
  2629. static int rt5645_set_bias_level(struct snd_soc_codec *codec,
  2630. enum snd_soc_bias_level level)
  2631. {
  2632. struct rt5645_priv *rt5645 = snd_soc_codec_get_drvdata(codec);
  2633. switch (level) {
  2634. case SND_SOC_BIAS_PREPARE:
  2635. if (SND_SOC_BIAS_STANDBY == snd_soc_codec_get_bias_level(codec)) {
  2636. snd_soc_update_bits(codec, RT5645_PWR_ANLG1,
  2637. RT5645_PWR_VREF1 | RT5645_PWR_MB |
  2638. RT5645_PWR_BG | RT5645_PWR_VREF2,
  2639. RT5645_PWR_VREF1 | RT5645_PWR_MB |
  2640. RT5645_PWR_BG | RT5645_PWR_VREF2);
  2641. mdelay(10);
  2642. snd_soc_update_bits(codec, RT5645_PWR_ANLG1,
  2643. RT5645_PWR_FV1 | RT5645_PWR_FV2,
  2644. RT5645_PWR_FV1 | RT5645_PWR_FV2);
  2645. snd_soc_update_bits(codec, RT5645_GEN_CTRL1,
  2646. RT5645_DIG_GATE_CTRL, RT5645_DIG_GATE_CTRL);
  2647. }
  2648. break;
  2649. case SND_SOC_BIAS_STANDBY:
  2650. snd_soc_update_bits(codec, RT5645_PWR_ANLG1,
  2651. RT5645_PWR_VREF1 | RT5645_PWR_MB |
  2652. RT5645_PWR_BG | RT5645_PWR_VREF2,
  2653. RT5645_PWR_VREF1 | RT5645_PWR_MB |
  2654. RT5645_PWR_BG | RT5645_PWR_VREF2);
  2655. mdelay(10);
  2656. snd_soc_update_bits(codec, RT5645_PWR_ANLG1,
  2657. RT5645_PWR_FV1 | RT5645_PWR_FV2,
  2658. RT5645_PWR_FV1 | RT5645_PWR_FV2);
  2659. if (snd_soc_codec_get_bias_level(codec) == SND_SOC_BIAS_OFF) {
  2660. snd_soc_write(codec, RT5645_DEPOP_M2, 0x1140);
  2661. msleep(40);
  2662. if (rt5645->en_button_func)
  2663. queue_delayed_work(system_power_efficient_wq,
  2664. &rt5645->jack_detect_work,
  2665. msecs_to_jiffies(0));
  2666. }
  2667. break;
  2668. case SND_SOC_BIAS_OFF:
  2669. snd_soc_write(codec, RT5645_DEPOP_M2, 0x1100);
  2670. if (!rt5645->en_button_func)
  2671. snd_soc_update_bits(codec, RT5645_GEN_CTRL1,
  2672. RT5645_DIG_GATE_CTRL, 0);
  2673. snd_soc_update_bits(codec, RT5645_PWR_ANLG1,
  2674. RT5645_PWR_VREF1 | RT5645_PWR_MB |
  2675. RT5645_PWR_BG | RT5645_PWR_VREF2 |
  2676. RT5645_PWR_FV1 | RT5645_PWR_FV2, 0x0);
  2677. break;
  2678. default:
  2679. break;
  2680. }
  2681. return 0;
  2682. }
  2683. static void rt5645_enable_push_button_irq(struct snd_soc_codec *codec,
  2684. bool enable)
  2685. {
  2686. struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
  2687. if (enable) {
  2688. snd_soc_dapm_force_enable_pin(dapm, "ADC L power");
  2689. snd_soc_dapm_force_enable_pin(dapm, "ADC R power");
  2690. snd_soc_dapm_sync(dapm);
  2691. snd_soc_update_bits(codec, RT5650_4BTN_IL_CMD1, 0x3, 0x3);
  2692. snd_soc_update_bits(codec,
  2693. RT5645_INT_IRQ_ST, 0x8, 0x8);
  2694. snd_soc_update_bits(codec,
  2695. RT5650_4BTN_IL_CMD2, 0x8000, 0x8000);
  2696. snd_soc_read(codec, RT5650_4BTN_IL_CMD1);
  2697. pr_debug("%s read %x = %x\n", __func__, RT5650_4BTN_IL_CMD1,
  2698. snd_soc_read(codec, RT5650_4BTN_IL_CMD1));
  2699. } else {
  2700. snd_soc_update_bits(codec, RT5650_4BTN_IL_CMD2, 0x8000, 0x0);
  2701. snd_soc_update_bits(codec, RT5645_INT_IRQ_ST, 0x8, 0x0);
  2702. snd_soc_dapm_disable_pin(dapm, "ADC L power");
  2703. snd_soc_dapm_disable_pin(dapm, "ADC R power");
  2704. snd_soc_dapm_sync(dapm);
  2705. }
  2706. }
  2707. static int rt5645_jack_detect(struct snd_soc_codec *codec, int jack_insert)
  2708. {
  2709. struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
  2710. struct rt5645_priv *rt5645 = snd_soc_codec_get_drvdata(codec);
  2711. unsigned int val;
  2712. if (jack_insert) {
  2713. regmap_write(rt5645->regmap, RT5645_CHARGE_PUMP, 0x0006);
  2714. /* for jack type detect */
  2715. snd_soc_dapm_force_enable_pin(dapm, "LDO2");
  2716. snd_soc_dapm_force_enable_pin(dapm, "Mic Det Power");
  2717. snd_soc_dapm_sync(dapm);
  2718. if (!dapm->card->instantiated) {
  2719. /* Power up necessary bits for JD if dapm is
  2720. not ready yet */
  2721. regmap_update_bits(rt5645->regmap, RT5645_PWR_ANLG1,
  2722. RT5645_PWR_MB | RT5645_PWR_VREF2,
  2723. RT5645_PWR_MB | RT5645_PWR_VREF2);
  2724. regmap_update_bits(rt5645->regmap, RT5645_PWR_MIXER,
  2725. RT5645_PWR_LDO2, RT5645_PWR_LDO2);
  2726. regmap_update_bits(rt5645->regmap, RT5645_PWR_VOL,
  2727. RT5645_PWR_MIC_DET, RT5645_PWR_MIC_DET);
  2728. }
  2729. regmap_write(rt5645->regmap, RT5645_JD_CTRL3, 0x00f0);
  2730. regmap_update_bits(rt5645->regmap, RT5645_IN1_CTRL2,
  2731. RT5645_CBJ_MN_JD, RT5645_CBJ_MN_JD);
  2732. regmap_update_bits(rt5645->regmap, RT5645_IN1_CTRL1,
  2733. RT5645_CBJ_BST1_EN, RT5645_CBJ_BST1_EN);
  2734. msleep(100);
  2735. regmap_update_bits(rt5645->regmap, RT5645_IN1_CTRL2,
  2736. RT5645_CBJ_MN_JD, 0);
  2737. msleep(600);
  2738. regmap_read(rt5645->regmap, RT5645_IN1_CTRL3, &val);
  2739. val &= 0x7;
  2740. dev_dbg(codec->dev, "val = %d\n", val);
  2741. if (val == 1 || val == 2) {
  2742. rt5645->jack_type = SND_JACK_HEADSET;
  2743. if (rt5645->en_button_func) {
  2744. rt5645_enable_push_button_irq(codec, true);
  2745. }
  2746. } else {
  2747. snd_soc_dapm_disable_pin(dapm, "Mic Det Power");
  2748. snd_soc_dapm_sync(dapm);
  2749. rt5645->jack_type = SND_JACK_HEADPHONE;
  2750. }
  2751. if (rt5645->pdata.jd_invert)
  2752. regmap_update_bits(rt5645->regmap, RT5645_IRQ_CTRL2,
  2753. RT5645_JD_1_1_MASK, RT5645_JD_1_1_NOR);
  2754. } else { /* jack out */
  2755. rt5645->jack_type = 0;
  2756. regmap_update_bits(rt5645->regmap, RT5645_HP_VOL,
  2757. RT5645_L_MUTE | RT5645_R_MUTE,
  2758. RT5645_L_MUTE | RT5645_R_MUTE);
  2759. regmap_update_bits(rt5645->regmap, RT5645_IN1_CTRL2,
  2760. RT5645_CBJ_MN_JD, RT5645_CBJ_MN_JD);
  2761. regmap_update_bits(rt5645->regmap, RT5645_IN1_CTRL1,
  2762. RT5645_CBJ_BST1_EN, 0);
  2763. if (rt5645->en_button_func)
  2764. rt5645_enable_push_button_irq(codec, false);
  2765. if (rt5645->pdata.jd_mode == 0)
  2766. snd_soc_dapm_disable_pin(dapm, "LDO2");
  2767. snd_soc_dapm_disable_pin(dapm, "Mic Det Power");
  2768. snd_soc_dapm_sync(dapm);
  2769. if (rt5645->pdata.jd_invert)
  2770. regmap_update_bits(rt5645->regmap, RT5645_IRQ_CTRL2,
  2771. RT5645_JD_1_1_MASK, RT5645_JD_1_1_INV);
  2772. }
  2773. return rt5645->jack_type;
  2774. }
  2775. static int rt5645_button_detect(struct snd_soc_codec *codec)
  2776. {
  2777. int btn_type, val;
  2778. val = snd_soc_read(codec, RT5650_4BTN_IL_CMD1);
  2779. pr_debug("val=0x%x\n", val);
  2780. btn_type = val & 0xfff0;
  2781. snd_soc_write(codec, RT5650_4BTN_IL_CMD1, val);
  2782. return btn_type;
  2783. }
  2784. static irqreturn_t rt5645_irq(int irq, void *data);
  2785. int rt5645_set_jack_detect(struct snd_soc_codec *codec,
  2786. struct snd_soc_jack *hp_jack, struct snd_soc_jack *mic_jack,
  2787. struct snd_soc_jack *btn_jack)
  2788. {
  2789. struct rt5645_priv *rt5645 = snd_soc_codec_get_drvdata(codec);
  2790. rt5645->hp_jack = hp_jack;
  2791. rt5645->mic_jack = mic_jack;
  2792. rt5645->btn_jack = btn_jack;
  2793. if (rt5645->btn_jack && rt5645->codec_type == CODEC_TYPE_RT5650) {
  2794. rt5645->en_button_func = true;
  2795. regmap_update_bits(rt5645->regmap, RT5645_GPIO_CTRL1,
  2796. RT5645_GP1_PIN_IRQ, RT5645_GP1_PIN_IRQ);
  2797. regmap_update_bits(rt5645->regmap, RT5645_GEN_CTRL1,
  2798. RT5645_DIG_GATE_CTRL, RT5645_DIG_GATE_CTRL);
  2799. }
  2800. rt5645_irq(0, rt5645);
  2801. return 0;
  2802. }
  2803. EXPORT_SYMBOL_GPL(rt5645_set_jack_detect);
  2804. static void rt5645_jack_detect_work(struct work_struct *work)
  2805. {
  2806. struct rt5645_priv *rt5645 =
  2807. container_of(work, struct rt5645_priv, jack_detect_work.work);
  2808. int val, btn_type, gpio_state = 0, report = 0;
  2809. if (!rt5645->codec)
  2810. return;
  2811. switch (rt5645->pdata.jd_mode) {
  2812. case 0: /* Not using rt5645 JD */
  2813. if (rt5645->gpiod_hp_det) {
  2814. gpio_state = gpiod_get_value(rt5645->gpiod_hp_det);
  2815. dev_dbg(rt5645->codec->dev, "gpio_state = %d\n",
  2816. gpio_state);
  2817. report = rt5645_jack_detect(rt5645->codec, gpio_state);
  2818. }
  2819. snd_soc_jack_report(rt5645->hp_jack,
  2820. report, SND_JACK_HEADPHONE);
  2821. snd_soc_jack_report(rt5645->mic_jack,
  2822. report, SND_JACK_MICROPHONE);
  2823. return;
  2824. case 1: /* 2 port */
  2825. val = snd_soc_read(rt5645->codec, RT5645_A_JD_CTRL1) & 0x0070;
  2826. break;
  2827. default: /* 1 port */
  2828. val = snd_soc_read(rt5645->codec, RT5645_A_JD_CTRL1) & 0x0020;
  2829. break;
  2830. }
  2831. switch (val) {
  2832. /* jack in */
  2833. case 0x30: /* 2 port */
  2834. case 0x0: /* 1 port or 2 port */
  2835. if (rt5645->jack_type == 0) {
  2836. report = rt5645_jack_detect(rt5645->codec, 1);
  2837. /* for push button and jack out */
  2838. break;
  2839. }
  2840. btn_type = 0;
  2841. if (snd_soc_read(rt5645->codec, RT5645_INT_IRQ_ST) & 0x4) {
  2842. /* button pressed */
  2843. report = SND_JACK_HEADSET;
  2844. btn_type = rt5645_button_detect(rt5645->codec);
  2845. /* rt5650 can report three kinds of button behavior,
  2846. one click, double click and hold. However,
  2847. currently we will report button pressed/released
  2848. event. So all the three button behaviors are
  2849. treated as button pressed. */
  2850. switch (btn_type) {
  2851. case 0x8000:
  2852. case 0x4000:
  2853. case 0x2000:
  2854. report |= SND_JACK_BTN_0;
  2855. break;
  2856. case 0x1000:
  2857. case 0x0800:
  2858. case 0x0400:
  2859. report |= SND_JACK_BTN_1;
  2860. break;
  2861. case 0x0200:
  2862. case 0x0100:
  2863. case 0x0080:
  2864. report |= SND_JACK_BTN_2;
  2865. break;
  2866. case 0x0040:
  2867. case 0x0020:
  2868. case 0x0010:
  2869. report |= SND_JACK_BTN_3;
  2870. break;
  2871. case 0x0000: /* unpressed */
  2872. break;
  2873. default:
  2874. dev_err(rt5645->codec->dev,
  2875. "Unexpected button code 0x%04x\n",
  2876. btn_type);
  2877. break;
  2878. }
  2879. }
  2880. if (btn_type == 0)/* button release */
  2881. report = rt5645->jack_type;
  2882. else {
  2883. mod_timer(&rt5645->btn_check_timer,
  2884. msecs_to_jiffies(100));
  2885. }
  2886. break;
  2887. /* jack out */
  2888. case 0x70: /* 2 port */
  2889. case 0x10: /* 2 port */
  2890. case 0x20: /* 1 port */
  2891. report = 0;
  2892. snd_soc_update_bits(rt5645->codec,
  2893. RT5645_INT_IRQ_ST, 0x1, 0x0);
  2894. rt5645_jack_detect(rt5645->codec, 0);
  2895. break;
  2896. default:
  2897. break;
  2898. }
  2899. snd_soc_jack_report(rt5645->hp_jack, report, SND_JACK_HEADPHONE);
  2900. snd_soc_jack_report(rt5645->mic_jack, report, SND_JACK_MICROPHONE);
  2901. if (rt5645->en_button_func)
  2902. snd_soc_jack_report(rt5645->btn_jack,
  2903. report, SND_JACK_BTN_0 | SND_JACK_BTN_1 |
  2904. SND_JACK_BTN_2 | SND_JACK_BTN_3);
  2905. }
  2906. static void rt5645_rcclock_work(struct work_struct *work)
  2907. {
  2908. struct rt5645_priv *rt5645 =
  2909. container_of(work, struct rt5645_priv, rcclock_work.work);
  2910. regmap_update_bits(rt5645->regmap, RT5645_MICBIAS,
  2911. RT5645_PWR_CLK25M_MASK, RT5645_PWR_CLK25M_PD);
  2912. }
  2913. static irqreturn_t rt5645_irq(int irq, void *data)
  2914. {
  2915. struct rt5645_priv *rt5645 = data;
  2916. queue_delayed_work(system_power_efficient_wq,
  2917. &rt5645->jack_detect_work, msecs_to_jiffies(250));
  2918. return IRQ_HANDLED;
  2919. }
  2920. static void rt5645_btn_check_callback(unsigned long data)
  2921. {
  2922. struct rt5645_priv *rt5645 = (struct rt5645_priv *)data;
  2923. queue_delayed_work(system_power_efficient_wq,
  2924. &rt5645->jack_detect_work, msecs_to_jiffies(5));
  2925. }
  2926. static int rt5645_probe(struct snd_soc_codec *codec)
  2927. {
  2928. struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
  2929. struct rt5645_priv *rt5645 = snd_soc_codec_get_drvdata(codec);
  2930. rt5645->codec = codec;
  2931. switch (rt5645->codec_type) {
  2932. case CODEC_TYPE_RT5645:
  2933. snd_soc_dapm_new_controls(dapm,
  2934. rt5645_specific_dapm_widgets,
  2935. ARRAY_SIZE(rt5645_specific_dapm_widgets));
  2936. snd_soc_dapm_add_routes(dapm,
  2937. rt5645_specific_dapm_routes,
  2938. ARRAY_SIZE(rt5645_specific_dapm_routes));
  2939. break;
  2940. case CODEC_TYPE_RT5650:
  2941. snd_soc_dapm_new_controls(dapm,
  2942. rt5650_specific_dapm_widgets,
  2943. ARRAY_SIZE(rt5650_specific_dapm_widgets));
  2944. snd_soc_dapm_add_routes(dapm,
  2945. rt5650_specific_dapm_routes,
  2946. ARRAY_SIZE(rt5650_specific_dapm_routes));
  2947. break;
  2948. }
  2949. snd_soc_codec_force_bias_level(codec, SND_SOC_BIAS_OFF);
  2950. /* for JD function */
  2951. if (rt5645->pdata.jd_mode) {
  2952. snd_soc_dapm_force_enable_pin(dapm, "JD Power");
  2953. snd_soc_dapm_force_enable_pin(dapm, "LDO2");
  2954. snd_soc_dapm_sync(dapm);
  2955. }
  2956. rt5645->eq_param = devm_kzalloc(codec->dev,
  2957. RT5645_HWEQ_NUM * sizeof(struct rt5645_eq_param_s), GFP_KERNEL);
  2958. return 0;
  2959. }
  2960. static int rt5645_remove(struct snd_soc_codec *codec)
  2961. {
  2962. rt5645_reset(codec);
  2963. return 0;
  2964. }
  2965. #ifdef CONFIG_PM
  2966. static int rt5645_suspend(struct snd_soc_codec *codec)
  2967. {
  2968. struct rt5645_priv *rt5645 = snd_soc_codec_get_drvdata(codec);
  2969. regcache_cache_only(rt5645->regmap, true);
  2970. regcache_mark_dirty(rt5645->regmap);
  2971. return 0;
  2972. }
  2973. static int rt5645_resume(struct snd_soc_codec *codec)
  2974. {
  2975. struct rt5645_priv *rt5645 = snd_soc_codec_get_drvdata(codec);
  2976. regcache_cache_only(rt5645->regmap, false);
  2977. regcache_sync(rt5645->regmap);
  2978. return 0;
  2979. }
  2980. #else
  2981. #define rt5645_suspend NULL
  2982. #define rt5645_resume NULL
  2983. #endif
  2984. #define RT5645_STEREO_RATES SNDRV_PCM_RATE_8000_96000
  2985. #define RT5645_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
  2986. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S8)
  2987. static const struct snd_soc_dai_ops rt5645_aif_dai_ops = {
  2988. .hw_params = rt5645_hw_params,
  2989. .set_fmt = rt5645_set_dai_fmt,
  2990. .set_sysclk = rt5645_set_dai_sysclk,
  2991. .set_tdm_slot = rt5645_set_tdm_slot,
  2992. .set_pll = rt5645_set_dai_pll,
  2993. };
  2994. static struct snd_soc_dai_driver rt5645_dai[] = {
  2995. {
  2996. .name = "rt5645-aif1",
  2997. .id = RT5645_AIF1,
  2998. .playback = {
  2999. .stream_name = "AIF1 Playback",
  3000. .channels_min = 1,
  3001. .channels_max = 2,
  3002. .rates = RT5645_STEREO_RATES,
  3003. .formats = RT5645_FORMATS,
  3004. },
  3005. .capture = {
  3006. .stream_name = "AIF1 Capture",
  3007. .channels_min = 1,
  3008. .channels_max = 4,
  3009. .rates = RT5645_STEREO_RATES,
  3010. .formats = RT5645_FORMATS,
  3011. },
  3012. .ops = &rt5645_aif_dai_ops,
  3013. },
  3014. {
  3015. .name = "rt5645-aif2",
  3016. .id = RT5645_AIF2,
  3017. .playback = {
  3018. .stream_name = "AIF2 Playback",
  3019. .channels_min = 1,
  3020. .channels_max = 2,
  3021. .rates = RT5645_STEREO_RATES,
  3022. .formats = RT5645_FORMATS,
  3023. },
  3024. .capture = {
  3025. .stream_name = "AIF2 Capture",
  3026. .channels_min = 1,
  3027. .channels_max = 2,
  3028. .rates = RT5645_STEREO_RATES,
  3029. .formats = RT5645_FORMATS,
  3030. },
  3031. .ops = &rt5645_aif_dai_ops,
  3032. },
  3033. };
  3034. static struct snd_soc_codec_driver soc_codec_dev_rt5645 = {
  3035. .probe = rt5645_probe,
  3036. .remove = rt5645_remove,
  3037. .suspend = rt5645_suspend,
  3038. .resume = rt5645_resume,
  3039. .set_bias_level = rt5645_set_bias_level,
  3040. .idle_bias_off = true,
  3041. .component_driver = {
  3042. .controls = rt5645_snd_controls,
  3043. .num_controls = ARRAY_SIZE(rt5645_snd_controls),
  3044. .dapm_widgets = rt5645_dapm_widgets,
  3045. .num_dapm_widgets = ARRAY_SIZE(rt5645_dapm_widgets),
  3046. .dapm_routes = rt5645_dapm_routes,
  3047. .num_dapm_routes = ARRAY_SIZE(rt5645_dapm_routes),
  3048. },
  3049. };
  3050. static const struct regmap_config rt5645_regmap = {
  3051. .reg_bits = 8,
  3052. .val_bits = 16,
  3053. .use_single_rw = true,
  3054. .max_register = RT5645_VENDOR_ID2 + 1 + (ARRAY_SIZE(rt5645_ranges) *
  3055. RT5645_PR_SPACING),
  3056. .volatile_reg = rt5645_volatile_register,
  3057. .readable_reg = rt5645_readable_register,
  3058. .cache_type = REGCACHE_RBTREE,
  3059. .reg_defaults = rt5645_reg,
  3060. .num_reg_defaults = ARRAY_SIZE(rt5645_reg),
  3061. .ranges = rt5645_ranges,
  3062. .num_ranges = ARRAY_SIZE(rt5645_ranges),
  3063. };
  3064. static const struct regmap_config rt5650_regmap = {
  3065. .reg_bits = 8,
  3066. .val_bits = 16,
  3067. .use_single_rw = true,
  3068. .max_register = RT5645_VENDOR_ID2 + 1 + (ARRAY_SIZE(rt5645_ranges) *
  3069. RT5645_PR_SPACING),
  3070. .volatile_reg = rt5645_volatile_register,
  3071. .readable_reg = rt5645_readable_register,
  3072. .cache_type = REGCACHE_RBTREE,
  3073. .reg_defaults = rt5650_reg,
  3074. .num_reg_defaults = ARRAY_SIZE(rt5650_reg),
  3075. .ranges = rt5645_ranges,
  3076. .num_ranges = ARRAY_SIZE(rt5645_ranges),
  3077. };
  3078. static const struct regmap_config temp_regmap = {
  3079. .name="nocache",
  3080. .reg_bits = 8,
  3081. .val_bits = 16,
  3082. .use_single_rw = true,
  3083. .max_register = RT5645_VENDOR_ID2 + 1,
  3084. .cache_type = REGCACHE_NONE,
  3085. };
  3086. static const struct i2c_device_id rt5645_i2c_id[] = {
  3087. { "rt5645", 0 },
  3088. { "rt5650", 0 },
  3089. { }
  3090. };
  3091. MODULE_DEVICE_TABLE(i2c, rt5645_i2c_id);
  3092. #ifdef CONFIG_ACPI
  3093. static const struct acpi_device_id rt5645_acpi_match[] = {
  3094. { "10EC5645", 0 },
  3095. { "10EC5650", 0 },
  3096. { "10EC5640", 0 },
  3097. {},
  3098. };
  3099. MODULE_DEVICE_TABLE(acpi, rt5645_acpi_match);
  3100. #endif
  3101. static struct rt5645_platform_data general_platform_data = {
  3102. .dmic1_data_pin = RT5645_DMIC1_DISABLE,
  3103. .dmic2_data_pin = RT5645_DMIC_DATA_IN2P,
  3104. .jd_mode = 3,
  3105. };
  3106. static const struct dmi_system_id dmi_platform_intel_braswell[] = {
  3107. {
  3108. .ident = "Intel Strago",
  3109. .matches = {
  3110. DMI_MATCH(DMI_PRODUCT_NAME, "Strago"),
  3111. },
  3112. },
  3113. {
  3114. .ident = "Google Chrome",
  3115. .matches = {
  3116. DMI_MATCH(DMI_SYS_VENDOR, "GOOGLE"),
  3117. },
  3118. },
  3119. {
  3120. .ident = "Google Setzer",
  3121. .matches = {
  3122. DMI_MATCH(DMI_PRODUCT_NAME, "Setzer"),
  3123. },
  3124. },
  3125. {
  3126. .ident = "Microsoft Surface 3",
  3127. .matches = {
  3128. DMI_MATCH(DMI_PRODUCT_NAME, "Surface 3"),
  3129. },
  3130. },
  3131. { }
  3132. };
  3133. static struct rt5645_platform_data buddy_platform_data = {
  3134. .dmic1_data_pin = RT5645_DMIC_DATA_GPIO5,
  3135. .dmic2_data_pin = RT5645_DMIC_DATA_IN2P,
  3136. .jd_mode = 3,
  3137. .jd_invert = true,
  3138. };
  3139. static struct dmi_system_id dmi_platform_intel_broadwell[] = {
  3140. {
  3141. .ident = "Chrome Buddy",
  3142. .matches = {
  3143. DMI_MATCH(DMI_PRODUCT_NAME, "Buddy"),
  3144. },
  3145. },
  3146. { }
  3147. };
  3148. static bool rt5645_check_dp(struct device *dev)
  3149. {
  3150. if (device_property_present(dev, "realtek,in2-differential") ||
  3151. device_property_present(dev, "realtek,dmic1-data-pin") ||
  3152. device_property_present(dev, "realtek,dmic2-data-pin") ||
  3153. device_property_present(dev, "realtek,jd-mode"))
  3154. return true;
  3155. return false;
  3156. }
  3157. static int rt5645_parse_dt(struct rt5645_priv *rt5645, struct device *dev)
  3158. {
  3159. rt5645->pdata.in2_diff = device_property_read_bool(dev,
  3160. "realtek,in2-differential");
  3161. device_property_read_u32(dev,
  3162. "realtek,dmic1-data-pin", &rt5645->pdata.dmic1_data_pin);
  3163. device_property_read_u32(dev,
  3164. "realtek,dmic2-data-pin", &rt5645->pdata.dmic2_data_pin);
  3165. device_property_read_u32(dev,
  3166. "realtek,jd-mode", &rt5645->pdata.jd_mode);
  3167. return 0;
  3168. }
  3169. static int rt5645_i2c_probe(struct i2c_client *i2c,
  3170. const struct i2c_device_id *id)
  3171. {
  3172. struct rt5645_platform_data *pdata = dev_get_platdata(&i2c->dev);
  3173. struct rt5645_priv *rt5645;
  3174. int ret, i;
  3175. unsigned int val;
  3176. struct regmap *regmap;
  3177. rt5645 = devm_kzalloc(&i2c->dev, sizeof(struct rt5645_priv),
  3178. GFP_KERNEL);
  3179. if (rt5645 == NULL)
  3180. return -ENOMEM;
  3181. rt5645->i2c = i2c;
  3182. i2c_set_clientdata(i2c, rt5645);
  3183. if (pdata)
  3184. rt5645->pdata = *pdata;
  3185. else if (dmi_check_system(dmi_platform_intel_broadwell))
  3186. rt5645->pdata = buddy_platform_data;
  3187. else if (rt5645_check_dp(&i2c->dev))
  3188. rt5645_parse_dt(rt5645, &i2c->dev);
  3189. else if (dmi_check_system(dmi_platform_intel_braswell))
  3190. rt5645->pdata = general_platform_data;
  3191. rt5645->gpiod_hp_det = devm_gpiod_get_optional(&i2c->dev, "hp-detect",
  3192. GPIOD_IN);
  3193. if (IS_ERR(rt5645->gpiod_hp_det)) {
  3194. dev_err(&i2c->dev, "failed to initialize gpiod\n");
  3195. return PTR_ERR(rt5645->gpiod_hp_det);
  3196. }
  3197. for (i = 0; i < ARRAY_SIZE(rt5645->supplies); i++)
  3198. rt5645->supplies[i].supply = rt5645_supply_names[i];
  3199. ret = devm_regulator_bulk_get(&i2c->dev,
  3200. ARRAY_SIZE(rt5645->supplies),
  3201. rt5645->supplies);
  3202. if (ret) {
  3203. dev_err(&i2c->dev, "Failed to request supplies: %d\n", ret);
  3204. return ret;
  3205. }
  3206. ret = regulator_bulk_enable(ARRAY_SIZE(rt5645->supplies),
  3207. rt5645->supplies);
  3208. if (ret) {
  3209. dev_err(&i2c->dev, "Failed to enable supplies: %d\n", ret);
  3210. return ret;
  3211. }
  3212. regmap = devm_regmap_init_i2c(i2c, &temp_regmap);
  3213. if (IS_ERR(regmap)) {
  3214. ret = PTR_ERR(regmap);
  3215. dev_err(&i2c->dev, "Failed to allocate temp register map: %d\n",
  3216. ret);
  3217. return ret;
  3218. }
  3219. regmap_read(regmap, RT5645_VENDOR_ID2, &val);
  3220. switch (val) {
  3221. case RT5645_DEVICE_ID:
  3222. rt5645->regmap = devm_regmap_init_i2c(i2c, &rt5645_regmap);
  3223. rt5645->codec_type = CODEC_TYPE_RT5645;
  3224. break;
  3225. case RT5650_DEVICE_ID:
  3226. rt5645->regmap = devm_regmap_init_i2c(i2c, &rt5650_regmap);
  3227. rt5645->codec_type = CODEC_TYPE_RT5650;
  3228. break;
  3229. default:
  3230. dev_err(&i2c->dev,
  3231. "Device with ID register %#x is not rt5645 or rt5650\n",
  3232. val);
  3233. ret = -ENODEV;
  3234. goto err_enable;
  3235. }
  3236. if (IS_ERR(rt5645->regmap)) {
  3237. ret = PTR_ERR(rt5645->regmap);
  3238. dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
  3239. ret);
  3240. return ret;
  3241. }
  3242. regmap_write(rt5645->regmap, RT5645_RESET, 0);
  3243. ret = regmap_register_patch(rt5645->regmap, init_list,
  3244. ARRAY_SIZE(init_list));
  3245. if (ret != 0)
  3246. dev_warn(&i2c->dev, "Failed to apply regmap patch: %d\n", ret);
  3247. if (rt5645->codec_type == CODEC_TYPE_RT5650) {
  3248. ret = regmap_register_patch(rt5645->regmap, rt5650_init_list,
  3249. ARRAY_SIZE(rt5650_init_list));
  3250. if (ret != 0)
  3251. dev_warn(&i2c->dev, "Apply rt5650 patch failed: %d\n",
  3252. ret);
  3253. }
  3254. if (rt5645->pdata.in2_diff)
  3255. regmap_update_bits(rt5645->regmap, RT5645_IN2_CTRL,
  3256. RT5645_IN_DF2, RT5645_IN_DF2);
  3257. if (rt5645->pdata.dmic1_data_pin || rt5645->pdata.dmic2_data_pin) {
  3258. regmap_update_bits(rt5645->regmap, RT5645_GPIO_CTRL1,
  3259. RT5645_GP2_PIN_MASK, RT5645_GP2_PIN_DMIC1_SCL);
  3260. }
  3261. switch (rt5645->pdata.dmic1_data_pin) {
  3262. case RT5645_DMIC_DATA_IN2N:
  3263. regmap_update_bits(rt5645->regmap, RT5645_DMIC_CTRL1,
  3264. RT5645_DMIC_1_DP_MASK, RT5645_DMIC_1_DP_IN2N);
  3265. break;
  3266. case RT5645_DMIC_DATA_GPIO5:
  3267. regmap_update_bits(rt5645->regmap, RT5645_GPIO_CTRL1,
  3268. RT5645_I2S2_DAC_PIN_MASK, RT5645_I2S2_DAC_PIN_GPIO);
  3269. regmap_update_bits(rt5645->regmap, RT5645_DMIC_CTRL1,
  3270. RT5645_DMIC_1_DP_MASK, RT5645_DMIC_1_DP_GPIO5);
  3271. regmap_update_bits(rt5645->regmap, RT5645_GPIO_CTRL1,
  3272. RT5645_GP5_PIN_MASK, RT5645_GP5_PIN_DMIC1_SDA);
  3273. break;
  3274. case RT5645_DMIC_DATA_GPIO11:
  3275. regmap_update_bits(rt5645->regmap, RT5645_DMIC_CTRL1,
  3276. RT5645_DMIC_1_DP_MASK, RT5645_DMIC_1_DP_GPIO11);
  3277. regmap_update_bits(rt5645->regmap, RT5645_GPIO_CTRL1,
  3278. RT5645_GP11_PIN_MASK,
  3279. RT5645_GP11_PIN_DMIC1_SDA);
  3280. break;
  3281. default:
  3282. break;
  3283. }
  3284. switch (rt5645->pdata.dmic2_data_pin) {
  3285. case RT5645_DMIC_DATA_IN2P:
  3286. regmap_update_bits(rt5645->regmap, RT5645_DMIC_CTRL1,
  3287. RT5645_DMIC_2_DP_MASK, RT5645_DMIC_2_DP_IN2P);
  3288. break;
  3289. case RT5645_DMIC_DATA_GPIO6:
  3290. regmap_update_bits(rt5645->regmap, RT5645_DMIC_CTRL1,
  3291. RT5645_DMIC_2_DP_MASK, RT5645_DMIC_2_DP_GPIO6);
  3292. regmap_update_bits(rt5645->regmap, RT5645_GPIO_CTRL1,
  3293. RT5645_GP6_PIN_MASK, RT5645_GP6_PIN_DMIC2_SDA);
  3294. break;
  3295. case RT5645_DMIC_DATA_GPIO10:
  3296. regmap_update_bits(rt5645->regmap, RT5645_DMIC_CTRL1,
  3297. RT5645_DMIC_2_DP_MASK, RT5645_DMIC_2_DP_GPIO10);
  3298. regmap_update_bits(rt5645->regmap, RT5645_GPIO_CTRL1,
  3299. RT5645_GP10_PIN_MASK,
  3300. RT5645_GP10_PIN_DMIC2_SDA);
  3301. break;
  3302. case RT5645_DMIC_DATA_GPIO12:
  3303. regmap_update_bits(rt5645->regmap, RT5645_DMIC_CTRL1,
  3304. RT5645_DMIC_2_DP_MASK, RT5645_DMIC_2_DP_GPIO12);
  3305. regmap_update_bits(rt5645->regmap, RT5645_GPIO_CTRL1,
  3306. RT5645_GP12_PIN_MASK,
  3307. RT5645_GP12_PIN_DMIC2_SDA);
  3308. break;
  3309. default:
  3310. break;
  3311. }
  3312. if (rt5645->pdata.jd_mode) {
  3313. regmap_update_bits(rt5645->regmap, RT5645_GEN_CTRL3,
  3314. RT5645_IRQ_CLK_GATE_CTRL,
  3315. RT5645_IRQ_CLK_GATE_CTRL);
  3316. regmap_update_bits(rt5645->regmap, RT5645_MICBIAS,
  3317. RT5645_IRQ_CLK_INT, RT5645_IRQ_CLK_INT);
  3318. regmap_update_bits(rt5645->regmap, RT5645_IRQ_CTRL2,
  3319. RT5645_IRQ_JD_1_1_EN, RT5645_IRQ_JD_1_1_EN);
  3320. regmap_update_bits(rt5645->regmap, RT5645_GEN_CTRL3,
  3321. RT5645_JD_PSV_MODE, RT5645_JD_PSV_MODE);
  3322. regmap_update_bits(rt5645->regmap, RT5645_HPO_MIXER,
  3323. RT5645_IRQ_PSV_MODE, RT5645_IRQ_PSV_MODE);
  3324. regmap_update_bits(rt5645->regmap, RT5645_MICBIAS,
  3325. RT5645_MIC2_OVCD_EN, RT5645_MIC2_OVCD_EN);
  3326. regmap_update_bits(rt5645->regmap, RT5645_GPIO_CTRL1,
  3327. RT5645_GP1_PIN_IRQ, RT5645_GP1_PIN_IRQ);
  3328. switch (rt5645->pdata.jd_mode) {
  3329. case 1:
  3330. regmap_update_bits(rt5645->regmap, RT5645_A_JD_CTRL1,
  3331. RT5645_JD1_MODE_MASK,
  3332. RT5645_JD1_MODE_0);
  3333. break;
  3334. case 2:
  3335. regmap_update_bits(rt5645->regmap, RT5645_A_JD_CTRL1,
  3336. RT5645_JD1_MODE_MASK,
  3337. RT5645_JD1_MODE_1);
  3338. break;
  3339. case 3:
  3340. regmap_update_bits(rt5645->regmap, RT5645_A_JD_CTRL1,
  3341. RT5645_JD1_MODE_MASK,
  3342. RT5645_JD1_MODE_2);
  3343. break;
  3344. default:
  3345. break;
  3346. }
  3347. }
  3348. regmap_update_bits(rt5645->regmap, RT5645_ADDA_CLK1,
  3349. RT5645_I2S_PD1_MASK, RT5645_I2S_PD1_2);
  3350. if (rt5645->pdata.jd_invert) {
  3351. regmap_update_bits(rt5645->regmap, RT5645_IRQ_CTRL2,
  3352. RT5645_JD_1_1_MASK, RT5645_JD_1_1_INV);
  3353. }
  3354. setup_timer(&rt5645->btn_check_timer,
  3355. rt5645_btn_check_callback, (unsigned long)rt5645);
  3356. INIT_DELAYED_WORK(&rt5645->jack_detect_work, rt5645_jack_detect_work);
  3357. INIT_DELAYED_WORK(&rt5645->rcclock_work, rt5645_rcclock_work);
  3358. if (rt5645->i2c->irq) {
  3359. ret = request_threaded_irq(rt5645->i2c->irq, NULL, rt5645_irq,
  3360. IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING
  3361. | IRQF_ONESHOT, "rt5645", rt5645);
  3362. if (ret) {
  3363. dev_err(&i2c->dev, "Failed to reguest IRQ: %d\n", ret);
  3364. goto err_enable;
  3365. }
  3366. }
  3367. ret = snd_soc_register_codec(&i2c->dev, &soc_codec_dev_rt5645,
  3368. rt5645_dai, ARRAY_SIZE(rt5645_dai));
  3369. if (ret)
  3370. goto err_irq;
  3371. return 0;
  3372. err_irq:
  3373. if (rt5645->i2c->irq)
  3374. free_irq(rt5645->i2c->irq, rt5645);
  3375. err_enable:
  3376. regulator_bulk_disable(ARRAY_SIZE(rt5645->supplies), rt5645->supplies);
  3377. return ret;
  3378. }
  3379. static int rt5645_i2c_remove(struct i2c_client *i2c)
  3380. {
  3381. struct rt5645_priv *rt5645 = i2c_get_clientdata(i2c);
  3382. if (i2c->irq)
  3383. free_irq(i2c->irq, rt5645);
  3384. cancel_delayed_work_sync(&rt5645->jack_detect_work);
  3385. cancel_delayed_work_sync(&rt5645->rcclock_work);
  3386. snd_soc_unregister_codec(&i2c->dev);
  3387. regulator_bulk_disable(ARRAY_SIZE(rt5645->supplies), rt5645->supplies);
  3388. return 0;
  3389. }
  3390. static void rt5645_i2c_shutdown(struct i2c_client *i2c)
  3391. {
  3392. struct rt5645_priv *rt5645 = i2c_get_clientdata(i2c);
  3393. regmap_update_bits(rt5645->regmap, RT5645_GEN_CTRL3,
  3394. RT5645_RING2_SLEEVE_GND, RT5645_RING2_SLEEVE_GND);
  3395. regmap_update_bits(rt5645->regmap, RT5645_IN1_CTRL2, RT5645_CBJ_MN_JD,
  3396. RT5645_CBJ_MN_JD);
  3397. regmap_update_bits(rt5645->regmap, RT5645_IN1_CTRL1, RT5645_CBJ_BST1_EN,
  3398. 0);
  3399. msleep(20);
  3400. regmap_write(rt5645->regmap, RT5645_RESET, 0);
  3401. }
  3402. static struct i2c_driver rt5645_i2c_driver = {
  3403. .driver = {
  3404. .name = "rt5645",
  3405. .acpi_match_table = ACPI_PTR(rt5645_acpi_match),
  3406. },
  3407. .probe = rt5645_i2c_probe,
  3408. .remove = rt5645_i2c_remove,
  3409. .shutdown = rt5645_i2c_shutdown,
  3410. .id_table = rt5645_i2c_id,
  3411. };
  3412. module_i2c_driver(rt5645_i2c_driver);
  3413. MODULE_DESCRIPTION("ASoC RT5645 driver");
  3414. MODULE_AUTHOR("Bard Liao <bardliao@realtek.com>");
  3415. MODULE_LICENSE("GPL v2");