nau8810.h 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281
  1. /*
  2. * NAU8810 ALSA SoC audio driver
  3. *
  4. * Copyright 2016 Nuvoton Technology Corp.
  5. * Author: David Lin <ctlin0@nuvoton.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #ifndef __NAU8810_H__
  12. #define __NAU8810_H__
  13. #define NAU8810_REG_RESET 0x00
  14. #define NAU8810_REG_POWER1 0x01
  15. #define NAU8810_REG_POWER2 0x02
  16. #define NAU8810_REG_POWER3 0x03
  17. #define NAU8810_REG_IFACE 0x04
  18. #define NAU8810_REG_COMP 0x05
  19. #define NAU8810_REG_CLOCK 0x06
  20. #define NAU8810_REG_SMPLR 0x07
  21. #define NAU8810_REG_DAC 0x0A
  22. #define NAU8810_REG_DACGAIN 0x0B
  23. #define NAU8810_REG_ADC 0x0E
  24. #define NAU8810_REG_ADCGAIN 0x0F
  25. #define NAU8810_REG_EQ1 0x12
  26. #define NAU8810_REG_EQ2 0x13
  27. #define NAU8810_REG_EQ3 0x14
  28. #define NAU8810_REG_EQ4 0x15
  29. #define NAU8810_REG_EQ5 0x16
  30. #define NAU8810_REG_DACLIM1 0x18
  31. #define NAU8810_REG_DACLIM2 0x19
  32. #define NAU8810_REG_NOTCH1 0x1B
  33. #define NAU8810_REG_NOTCH2 0x1C
  34. #define NAU8810_REG_NOTCH3 0x1D
  35. #define NAU8810_REG_NOTCH4 0x1E
  36. #define NAU8810_REG_ALC1 0x20
  37. #define NAU8810_REG_ALC2 0x21
  38. #define NAU8810_REG_ALC3 0x22
  39. #define NAU8810_REG_NOISEGATE 0x23
  40. #define NAU8810_REG_PLLN 0x24
  41. #define NAU8810_REG_PLLK1 0x25
  42. #define NAU8810_REG_PLLK2 0x26
  43. #define NAU8810_REG_PLLK3 0x27
  44. #define NAU8810_REG_ATTEN 0x28
  45. #define NAU8810_REG_INPUT_SIGNAL 0x2C
  46. #define NAU8810_REG_PGAGAIN 0x2D
  47. #define NAU8810_REG_ADCBOOST 0x2F
  48. #define NAU8810_REG_OUTPUT 0x31
  49. #define NAU8810_REG_SPKMIX 0x32
  50. #define NAU8810_REG_SPKGAIN 0x36
  51. #define NAU8810_REG_MONOMIX 0x38
  52. #define NAU8810_REG_POWER4 0x3A
  53. #define NAU8810_REG_TSLOTCTL1 0x3B
  54. #define NAU8810_REG_TSLOTCTL2 0x3C
  55. #define NAU8810_REG_DEVICE_REVID 0x3E
  56. #define NAU8810_REG_I2C_DEVICEID 0x3F
  57. #define NAU8810_REG_ADDITIONID 0x40
  58. #define NAU8810_REG_RESERVE 0x41
  59. #define NAU8810_REG_OUTCTL 0x45
  60. #define NAU8810_REG_ALC1ENHAN1 0x46
  61. #define NAU8810_REG_ALC1ENHAN2 0x47
  62. #define NAU8810_REG_MISCCTL 0x49
  63. #define NAU8810_REG_OUTTIEOFF 0x4B
  64. #define NAU8810_REG_AGCP2POUT 0x4C
  65. #define NAU8810_REG_AGCPOUT 0x4D
  66. #define NAU8810_REG_AMTCTL 0x4E
  67. #define NAU8810_REG_OUTTIEOFFMAN 0x4F
  68. #define NAU8810_REG_MAX NAU8810_REG_OUTTIEOFFMAN
  69. /* NAU8810_REG_POWER1 (0x1) */
  70. #define NAU8810_DCBUF_EN (0x1 << 8)
  71. #define NAU8810_PLL_EN_SFT 5
  72. #define NAU8810_MICBIAS_EN_SFT 4
  73. #define NAU8810_ABIAS_EN (0x1 << 3)
  74. #define NAU8810_IOBUF_EN (0x1 << 2)
  75. #define NAU8810_REFIMP_MASK 0x3
  76. #define NAU8810_REFIMP_DIS 0x0
  77. #define NAU8810_REFIMP_80K 0x1
  78. #define NAU8810_REFIMP_300K 0x2
  79. #define NAU8810_REFIMP_3K 0x3
  80. /* NAU8810_REG_POWER2 (0x2) */
  81. #define NAU8810_BST_EN_SFT 4
  82. #define NAU8810_PGA_EN_SFT 2
  83. #define NAU8810_ADC_EN_SFT 0
  84. /* NAU8810_REG_POWER3 (0x3) */
  85. #define NAU8810_DAC_EN_SFT 0
  86. #define NAU8810_SPKMX_EN_SFT 2
  87. #define NAU8810_MOUTMX_EN_SFT 3
  88. #define NAU8810_PSPK_EN_SFT 5
  89. #define NAU8810_NSPK_EN_SFT 6
  90. #define NAU8810_MOUT_EN_SFT 7
  91. /* NAU8810_REG_IFACE (0x4) */
  92. #define NAU8810_AIFMT_SFT 3
  93. #define NAU8810_AIFMT_MASK (0x3 << NAU8810_AIFMT_SFT)
  94. #define NAU8810_AIFMT_RIGHT (0x0 << NAU8810_AIFMT_SFT)
  95. #define NAU8810_AIFMT_LEFT (0x1 << NAU8810_AIFMT_SFT)
  96. #define NAU8810_AIFMT_I2S (0x2 << NAU8810_AIFMT_SFT)
  97. #define NAU8810_AIFMT_PCM_A (0x3 << NAU8810_AIFMT_SFT)
  98. #define NAU8810_WLEN_SFT 5
  99. #define NAU8810_WLEN_MASK (0x3 << NAU8810_WLEN_SFT)
  100. #define NAU8810_WLEN_16 (0x0 << NAU8810_WLEN_SFT)
  101. #define NAU8810_WLEN_20 (0x1 << NAU8810_WLEN_SFT)
  102. #define NAU8810_WLEN_24 (0x2 << NAU8810_WLEN_SFT)
  103. #define NAU8810_WLEN_32 (0x3 << NAU8810_WLEN_SFT)
  104. #define NAU8810_FSP_IF (0x1 << 7)
  105. #define NAU8810_BCLKP_IB (0x1 << 8)
  106. /* NAU8810_REG_COMP (0x5) */
  107. #define NAU8810_ADDAP_SFT 0
  108. #define NAU8810_ADCCM_SFT 1
  109. #define NAU8810_DACCM_SFT 3
  110. /* NAU8810_REG_CLOCK (0x6) */
  111. #define NAU8810_CLKIO_MASK 0x1
  112. #define NAU8810_CLKIO_SLAVE 0x0
  113. #define NAU8810_CLKIO_MASTER 0x1
  114. #define NAU8810_BCLKSEL_SFT 2
  115. #define NAU8810_BCLKSEL_MASK (0x7 << NAU8810_BCLKSEL_SFT)
  116. #define NAU8810_BCLKDIV_1 (0x0 << NAU8810_BCLKSEL_SFT)
  117. #define NAU8810_BCLKDIV_2 (0x1 << NAU8810_BCLKSEL_SFT)
  118. #define NAU8810_BCLKDIV_4 (0x2 << NAU8810_BCLKSEL_SFT)
  119. #define NAU8810_BCLKDIV_8 (0x3 << NAU8810_BCLKSEL_SFT)
  120. #define NAU8810_BCLKDIV_16 (0x4 << NAU8810_BCLKSEL_SFT)
  121. #define NAU8810_BCLKDIV_32 (0x5 << NAU8810_BCLKSEL_SFT)
  122. #define NAU8810_MCLKSEL_SFT 5
  123. #define NAU8810_MCLKSEL_MASK (0x7 << NAU8810_MCLKSEL_SFT)
  124. #define NAU8810_CLKM_SFT 8
  125. #define NAU8810_CLKM_MASK (0x1 << NAU8810_CLKM_SFT)
  126. #define NAU8810_CLKM_MCLK (0x0 << NAU8810_CLKM_SFT)
  127. #define NAU8810_CLKM_PLL (0x1 << NAU8810_CLKM_SFT)
  128. /* NAU8810_REG_SMPLR (0x7) */
  129. #define NAU8810_SMPLR_SFT 1
  130. #define NAU8810_SMPLR_MASK (0x7 << NAU8810_SMPLR_SFT)
  131. #define NAU8810_SMPLR_48K (0x0 << NAU8810_SMPLR_SFT)
  132. #define NAU8810_SMPLR_32K (0x1 << NAU8810_SMPLR_SFT)
  133. #define NAU8810_SMPLR_24K (0x2 << NAU8810_SMPLR_SFT)
  134. #define NAU8810_SMPLR_16K (0x3 << NAU8810_SMPLR_SFT)
  135. #define NAU8810_SMPLR_12K (0x4 << NAU8810_SMPLR_SFT)
  136. #define NAU8810_SMPLR_8K (0x5 << NAU8810_SMPLR_SFT)
  137. /* NAU8810_REG_DAC (0xA) */
  138. #define NAU8810_DACPL_SFT 0
  139. #define NAU8810_DACOS_SFT 3
  140. #define NAU8810_DEEMP_SFT 4
  141. /* NAU8810_REG_DACGAIN (0xB) */
  142. #define NAU8810_DACGAIN_SFT 0
  143. /* NAU8810_REG_ADC (0xE) */
  144. #define NAU8810_ADCPL_SFT 0
  145. #define NAU8810_ADCOS_SFT 3
  146. #define NAU8810_HPF_SFT 4
  147. #define NAU8810_HPFEN_SFT 8
  148. /* NAU8810_REG_ADCGAIN (0xF) */
  149. #define NAU8810_ADCGAIN_SFT 0
  150. /* NAU8810_REG_EQ1 (0x12) */
  151. #define NAU8810_EQ1GC_SFT 0
  152. #define NAU8810_EQ1CF_SFT 5
  153. #define NAU8810_EQM_SFT 8
  154. /* NAU8810_REG_EQ2 (0x13) */
  155. #define NAU8810_EQ2GC_SFT 0
  156. #define NAU8810_EQ2CF_SFT 5
  157. #define NAU8810_EQ2BW_SFT 8
  158. /* NAU8810_REG_EQ3 (0x14) */
  159. #define NAU8810_EQ3GC_SFT 0
  160. #define NAU8810_EQ3CF_SFT 5
  161. #define NAU8810_EQ3BW_SFT 8
  162. /* NAU8810_REG_EQ4 (0x15) */
  163. #define NAU8810_EQ4GC_SFT 0
  164. #define NAU8810_EQ4CF_SFT 5
  165. #define NAU8810_EQ4BW_SFT 8
  166. /* NAU8810_REG_EQ5 (0x16) */
  167. #define NAU8810_EQ5GC_SFT 0
  168. #define NAU8810_EQ5CF_SFT 5
  169. /* NAU8810_REG_DACLIM1 (0x18) */
  170. #define NAU8810_DACLIMATK_SFT 0
  171. #define NAU8810_DACLIMDCY_SFT 4
  172. #define NAU8810_DACLIMEN_SFT 8
  173. /* NAU8810_REG_DACLIM2 (0x19) */
  174. #define NAU8810_DACLIMBST_SFT 0
  175. #define NAU8810_DACLIMTHL_SFT 4
  176. /* NAU8810_REG_ALC1 (0x20) */
  177. #define NAU8810_ALCMINGAIN_SFT 0
  178. #define NAU8810_ALCMXGAIN_SFT 3
  179. #define NAU8810_ALCEN_SFT 8
  180. /* NAU8810_REG_ALC2 (0x21) */
  181. #define NAU8810_ALCSL_SFT 0
  182. #define NAU8810_ALCHT_SFT 4
  183. #define NAU8810_ALCZC_SFT 8
  184. /* NAU8810_REG_ALC3 (0x22) */
  185. #define NAU8810_ALCATK_SFT 0
  186. #define NAU8810_ALCDCY_SFT 4
  187. #define NAU8810_ALCM_SFT 8
  188. /* NAU8810_REG_NOISEGATE (0x23) */
  189. #define NAU8810_ALCNTH_SFT 0
  190. #define NAU8810_ALCNEN_SFT 3
  191. /* NAU8810_REG_PLLN (0x24) */
  192. #define NAU8810_PLLN_MASK 0xF
  193. #define NAU8810_PLLMCLK_DIV2 (0x1 << 4)
  194. /* NAU8810_REG_PLLK1 (0x25) */
  195. #define NAU8810_PLLK1_SFT 18
  196. #define NAU8810_PLLK1_MASK 0x3F
  197. /* NAU8810_REG_PLLK2 (0x26) */
  198. #define NAU8810_PLLK2_SFT 9
  199. #define NAU8810_PLLK2_MASK 0x1FF
  200. /* NAU8810_REG_PLLK3 (0x27) */
  201. #define NAU8810_PLLK3_MASK 0x1FF
  202. /* NAU8810_REG_INPUT_SIGNAL (0x2C) */
  203. #define NAU8810_PMICPGA_SFT 0
  204. #define NAU8810_NMICPGA_SFT 1
  205. /* NAU8810_REG_PGAGAIN (0x2D) */
  206. #define NAU8810_PGAGAIN_SFT 0
  207. #define NAU8810_PGAMT_SFT 6
  208. #define NAU8810_PGAZC_SFT 7
  209. /* NAU8810_REG_ADCBOOST (0x2F) */
  210. #define NAU8810_PMICBSTGAIN_SFT 4
  211. #define NAU8810_PGABST_SFT 8
  212. /* NAU8810_REG_SPKMIX (0x32) */
  213. #define NAU8810_DACSPK_SFT 0
  214. #define NAU8810_BYPSPK_SFT 1
  215. /* NAU8810_REG_SPKGAIN (0x36) */
  216. #define NAU8810_SPKGAIN_SFT 0
  217. #define NAU8810_SPKMT_SFT 6
  218. #define NAU8810_SPKZC_SFT 7
  219. /* NAU8810_REG_MONOMIX (0x38) */
  220. #define NAU8810_DACMOUT_SFT 0
  221. #define NAU8810_BYPMOUT_SFT 1
  222. #define NAU8810_MOUTMXMT_SFT 6
  223. /* System Clock Source */
  224. enum {
  225. NAU8810_SCLK_MCLK,
  226. NAU8810_SCLK_PLL,
  227. };
  228. struct nau8810_pll {
  229. int pre_factor;
  230. int mclk_scaler;
  231. int pll_frac;
  232. int pll_int;
  233. };
  234. struct nau8810 {
  235. struct device *dev;
  236. struct regmap *regmap;
  237. struct nau8810_pll pll;
  238. int sysclk;
  239. int clk_id;
  240. };
  241. #endif