adau17x1.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988
  1. /*
  2. * Common code for ADAU1X61 and ADAU1X81 codecs
  3. *
  4. * Copyright 2011-2014 Analog Devices Inc.
  5. * Author: Lars-Peter Clausen <lars@metafoo.de>
  6. *
  7. * Licensed under the GPL-2 or later.
  8. */
  9. #include <linux/module.h>
  10. #include <linux/init.h>
  11. #include <linux/clk.h>
  12. #include <linux/delay.h>
  13. #include <linux/slab.h>
  14. #include <sound/core.h>
  15. #include <sound/pcm.h>
  16. #include <sound/pcm_params.h>
  17. #include <sound/soc.h>
  18. #include <sound/tlv.h>
  19. #include <linux/gcd.h>
  20. #include <linux/i2c.h>
  21. #include <linux/spi/spi.h>
  22. #include <linux/regmap.h>
  23. #include "sigmadsp.h"
  24. #include "adau17x1.h"
  25. #include "adau-utils.h"
  26. static const char * const adau17x1_capture_mixer_boost_text[] = {
  27. "Normal operation", "Boost Level 1", "Boost Level 2", "Boost Level 3",
  28. };
  29. static SOC_ENUM_SINGLE_DECL(adau17x1_capture_boost_enum,
  30. ADAU17X1_REC_POWER_MGMT, 5, adau17x1_capture_mixer_boost_text);
  31. static const char * const adau17x1_mic_bias_mode_text[] = {
  32. "Normal operation", "High performance",
  33. };
  34. static SOC_ENUM_SINGLE_DECL(adau17x1_mic_bias_mode_enum,
  35. ADAU17X1_MICBIAS, 3, adau17x1_mic_bias_mode_text);
  36. static const DECLARE_TLV_DB_MINMAX(adau17x1_digital_tlv, -9563, 0);
  37. static const struct snd_kcontrol_new adau17x1_controls[] = {
  38. SOC_DOUBLE_R_TLV("Digital Capture Volume",
  39. ADAU17X1_LEFT_INPUT_DIGITAL_VOL,
  40. ADAU17X1_RIGHT_INPUT_DIGITAL_VOL,
  41. 0, 0xff, 1, adau17x1_digital_tlv),
  42. SOC_DOUBLE_R_TLV("Digital Playback Volume", ADAU17X1_DAC_CONTROL1,
  43. ADAU17X1_DAC_CONTROL2, 0, 0xff, 1, adau17x1_digital_tlv),
  44. SOC_SINGLE("ADC High Pass Filter Switch", ADAU17X1_ADC_CONTROL,
  45. 5, 1, 0),
  46. SOC_SINGLE("Playback De-emphasis Switch", ADAU17X1_DAC_CONTROL0,
  47. 2, 1, 0),
  48. SOC_ENUM("Capture Boost", adau17x1_capture_boost_enum),
  49. SOC_ENUM("Mic Bias Mode", adau17x1_mic_bias_mode_enum),
  50. };
  51. static int adau17x1_pll_event(struct snd_soc_dapm_widget *w,
  52. struct snd_kcontrol *kcontrol, int event)
  53. {
  54. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  55. struct adau *adau = snd_soc_codec_get_drvdata(codec);
  56. int ret;
  57. if (SND_SOC_DAPM_EVENT_ON(event)) {
  58. adau->pll_regs[5] = 1;
  59. } else {
  60. adau->pll_regs[5] = 0;
  61. /* Bypass the PLL when disabled, otherwise registers will become
  62. * inaccessible. */
  63. regmap_update_bits(adau->regmap, ADAU17X1_CLOCK_CONTROL,
  64. ADAU17X1_CLOCK_CONTROL_CORECLK_SRC_PLL, 0);
  65. }
  66. /* The PLL register is 6 bytes long and can only be written at once. */
  67. ret = regmap_raw_write(adau->regmap, ADAU17X1_PLL_CONTROL,
  68. adau->pll_regs, ARRAY_SIZE(adau->pll_regs));
  69. if (SND_SOC_DAPM_EVENT_ON(event)) {
  70. mdelay(5);
  71. regmap_update_bits(adau->regmap, ADAU17X1_CLOCK_CONTROL,
  72. ADAU17X1_CLOCK_CONTROL_CORECLK_SRC_PLL,
  73. ADAU17X1_CLOCK_CONTROL_CORECLK_SRC_PLL);
  74. }
  75. return 0;
  76. }
  77. static const char * const adau17x1_mono_stereo_text[] = {
  78. "Stereo",
  79. "Mono Left Channel (L+R)",
  80. "Mono Right Channel (L+R)",
  81. "Mono (L+R)",
  82. };
  83. static SOC_ENUM_SINGLE_DECL(adau17x1_dac_mode_enum,
  84. ADAU17X1_DAC_CONTROL0, 6, adau17x1_mono_stereo_text);
  85. static const struct snd_kcontrol_new adau17x1_dac_mode_mux =
  86. SOC_DAPM_ENUM("DAC Mono-Stereo-Mode", adau17x1_dac_mode_enum);
  87. static const struct snd_soc_dapm_widget adau17x1_dapm_widgets[] = {
  88. SND_SOC_DAPM_SUPPLY_S("PLL", 3, SND_SOC_NOPM, 0, 0, adau17x1_pll_event,
  89. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  90. SND_SOC_DAPM_SUPPLY("AIFCLK", SND_SOC_NOPM, 0, 0, NULL, 0),
  91. SND_SOC_DAPM_SUPPLY("MICBIAS", ADAU17X1_MICBIAS, 0, 0, NULL, 0),
  92. SND_SOC_DAPM_SUPPLY("Left Playback Enable", ADAU17X1_PLAY_POWER_MGMT,
  93. 0, 0, NULL, 0),
  94. SND_SOC_DAPM_SUPPLY("Right Playback Enable", ADAU17X1_PLAY_POWER_MGMT,
  95. 1, 0, NULL, 0),
  96. SND_SOC_DAPM_MUX("Left DAC Mode Mux", SND_SOC_NOPM, 0, 0,
  97. &adau17x1_dac_mode_mux),
  98. SND_SOC_DAPM_MUX("Right DAC Mode Mux", SND_SOC_NOPM, 0, 0,
  99. &adau17x1_dac_mode_mux),
  100. SND_SOC_DAPM_ADC("Left Decimator", NULL, ADAU17X1_ADC_CONTROL, 0, 0),
  101. SND_SOC_DAPM_ADC("Right Decimator", NULL, ADAU17X1_ADC_CONTROL, 1, 0),
  102. SND_SOC_DAPM_DAC("Left DAC", NULL, ADAU17X1_DAC_CONTROL0, 0, 0),
  103. SND_SOC_DAPM_DAC("Right DAC", NULL, ADAU17X1_DAC_CONTROL0, 1, 0),
  104. };
  105. static const struct snd_soc_dapm_route adau17x1_dapm_routes[] = {
  106. { "Left Decimator", NULL, "SYSCLK" },
  107. { "Right Decimator", NULL, "SYSCLK" },
  108. { "Left DAC", NULL, "SYSCLK" },
  109. { "Right DAC", NULL, "SYSCLK" },
  110. { "Capture", NULL, "SYSCLK" },
  111. { "Playback", NULL, "SYSCLK" },
  112. { "Left DAC", NULL, "Left DAC Mode Mux" },
  113. { "Right DAC", NULL, "Right DAC Mode Mux" },
  114. { "Capture", NULL, "AIFCLK" },
  115. { "Playback", NULL, "AIFCLK" },
  116. };
  117. static const struct snd_soc_dapm_route adau17x1_dapm_pll_route = {
  118. "SYSCLK", NULL, "PLL",
  119. };
  120. /*
  121. * The MUX register for the Capture and Playback MUXs selects either DSP as
  122. * source/destination or one of the TDM slots. The TDM slot is selected via
  123. * snd_soc_dai_set_tdm_slot(), so we only expose whether to go to the DSP or
  124. * directly to the DAI interface with this control.
  125. */
  126. static int adau17x1_dsp_mux_enum_put(struct snd_kcontrol *kcontrol,
  127. struct snd_ctl_elem_value *ucontrol)
  128. {
  129. struct snd_soc_codec *codec = snd_soc_dapm_kcontrol_codec(kcontrol);
  130. struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
  131. struct adau *adau = snd_soc_codec_get_drvdata(codec);
  132. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  133. struct snd_soc_dapm_update update;
  134. unsigned int stream = e->shift_l;
  135. unsigned int val, change;
  136. int reg;
  137. if (ucontrol->value.enumerated.item[0] >= e->items)
  138. return -EINVAL;
  139. switch (ucontrol->value.enumerated.item[0]) {
  140. case 0:
  141. val = 0;
  142. adau->dsp_bypass[stream] = false;
  143. break;
  144. default:
  145. val = (adau->tdm_slot[stream] * 2) + 1;
  146. adau->dsp_bypass[stream] = true;
  147. break;
  148. }
  149. if (stream == SNDRV_PCM_STREAM_PLAYBACK)
  150. reg = ADAU17X1_SERIAL_INPUT_ROUTE;
  151. else
  152. reg = ADAU17X1_SERIAL_OUTPUT_ROUTE;
  153. change = snd_soc_test_bits(codec, reg, 0xff, val);
  154. if (change) {
  155. update.kcontrol = kcontrol;
  156. update.mask = 0xff;
  157. update.reg = reg;
  158. update.val = val;
  159. snd_soc_dapm_mux_update_power(dapm, kcontrol,
  160. ucontrol->value.enumerated.item[0], e, &update);
  161. }
  162. return change;
  163. }
  164. static int adau17x1_dsp_mux_enum_get(struct snd_kcontrol *kcontrol,
  165. struct snd_ctl_elem_value *ucontrol)
  166. {
  167. struct snd_soc_codec *codec = snd_soc_dapm_kcontrol_codec(kcontrol);
  168. struct adau *adau = snd_soc_codec_get_drvdata(codec);
  169. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  170. unsigned int stream = e->shift_l;
  171. unsigned int reg, val;
  172. int ret;
  173. if (stream == SNDRV_PCM_STREAM_PLAYBACK)
  174. reg = ADAU17X1_SERIAL_INPUT_ROUTE;
  175. else
  176. reg = ADAU17X1_SERIAL_OUTPUT_ROUTE;
  177. ret = regmap_read(adau->regmap, reg, &val);
  178. if (ret)
  179. return ret;
  180. if (val != 0)
  181. val = 1;
  182. ucontrol->value.enumerated.item[0] = val;
  183. return 0;
  184. }
  185. #define DECLARE_ADAU17X1_DSP_MUX_CTRL(_name, _label, _stream, _text) \
  186. const struct snd_kcontrol_new _name = \
  187. SOC_DAPM_ENUM_EXT(_label, (const struct soc_enum)\
  188. SOC_ENUM_SINGLE(SND_SOC_NOPM, _stream, \
  189. ARRAY_SIZE(_text), _text), \
  190. adau17x1_dsp_mux_enum_get, adau17x1_dsp_mux_enum_put)
  191. static const char * const adau17x1_dac_mux_text[] = {
  192. "DSP",
  193. "AIFIN",
  194. };
  195. static const char * const adau17x1_capture_mux_text[] = {
  196. "DSP",
  197. "Decimator",
  198. };
  199. static DECLARE_ADAU17X1_DSP_MUX_CTRL(adau17x1_dac_mux, "DAC Playback Mux",
  200. SNDRV_PCM_STREAM_PLAYBACK, adau17x1_dac_mux_text);
  201. static DECLARE_ADAU17X1_DSP_MUX_CTRL(adau17x1_capture_mux, "Capture Mux",
  202. SNDRV_PCM_STREAM_CAPTURE, adau17x1_capture_mux_text);
  203. static const struct snd_soc_dapm_widget adau17x1_dsp_dapm_widgets[] = {
  204. SND_SOC_DAPM_PGA("DSP", ADAU17X1_DSP_RUN, 0, 0, NULL, 0),
  205. SND_SOC_DAPM_SIGGEN("DSP Siggen"),
  206. SND_SOC_DAPM_MUX("DAC Playback Mux", SND_SOC_NOPM, 0, 0,
  207. &adau17x1_dac_mux),
  208. SND_SOC_DAPM_MUX("Capture Mux", SND_SOC_NOPM, 0, 0,
  209. &adau17x1_capture_mux),
  210. };
  211. static const struct snd_soc_dapm_route adau17x1_dsp_dapm_routes[] = {
  212. { "DAC Playback Mux", "DSP", "DSP" },
  213. { "DAC Playback Mux", "AIFIN", "Playback" },
  214. { "Left DAC Mode Mux", "Stereo", "DAC Playback Mux" },
  215. { "Left DAC Mode Mux", "Mono (L+R)", "DAC Playback Mux" },
  216. { "Left DAC Mode Mux", "Mono Left Channel (L+R)", "DAC Playback Mux" },
  217. { "Right DAC Mode Mux", "Stereo", "DAC Playback Mux" },
  218. { "Right DAC Mode Mux", "Mono (L+R)", "DAC Playback Mux" },
  219. { "Right DAC Mode Mux", "Mono Right Channel (L+R)", "DAC Playback Mux" },
  220. { "Capture Mux", "DSP", "DSP" },
  221. { "Capture Mux", "Decimator", "Left Decimator" },
  222. { "Capture Mux", "Decimator", "Right Decimator" },
  223. { "Capture", NULL, "Capture Mux" },
  224. { "DSP", NULL, "DSP Siggen" },
  225. { "DSP", NULL, "Left Decimator" },
  226. { "DSP", NULL, "Right Decimator" },
  227. };
  228. static const struct snd_soc_dapm_route adau17x1_no_dsp_dapm_routes[] = {
  229. { "Left DAC Mode Mux", "Stereo", "Playback" },
  230. { "Left DAC Mode Mux", "Mono (L+R)", "Playback" },
  231. { "Left DAC Mode Mux", "Mono Left Channel (L+R)", "Playback" },
  232. { "Right DAC Mode Mux", "Stereo", "Playback" },
  233. { "Right DAC Mode Mux", "Mono (L+R)", "Playback" },
  234. { "Right DAC Mode Mux", "Mono Right Channel (L+R)", "Playback" },
  235. { "Capture", NULL, "Left Decimator" },
  236. { "Capture", NULL, "Right Decimator" },
  237. };
  238. bool adau17x1_has_dsp(struct adau *adau)
  239. {
  240. switch (adau->type) {
  241. case ADAU1761:
  242. case ADAU1381:
  243. case ADAU1781:
  244. return true;
  245. default:
  246. return false;
  247. }
  248. }
  249. EXPORT_SYMBOL_GPL(adau17x1_has_dsp);
  250. static int adau17x1_set_dai_pll(struct snd_soc_dai *dai, int pll_id,
  251. int source, unsigned int freq_in, unsigned int freq_out)
  252. {
  253. struct snd_soc_codec *codec = dai->codec;
  254. struct adau *adau = snd_soc_codec_get_drvdata(codec);
  255. int ret;
  256. if (freq_in < 8000000 || freq_in > 27000000)
  257. return -EINVAL;
  258. ret = adau_calc_pll_cfg(freq_in, freq_out, adau->pll_regs);
  259. if (ret < 0)
  260. return ret;
  261. /* The PLL register is 6 bytes long and can only be written at once. */
  262. ret = regmap_raw_write(adau->regmap, ADAU17X1_PLL_CONTROL,
  263. adau->pll_regs, ARRAY_SIZE(adau->pll_regs));
  264. if (ret)
  265. return ret;
  266. adau->pll_freq = freq_out;
  267. return 0;
  268. }
  269. static int adau17x1_set_dai_sysclk(struct snd_soc_dai *dai,
  270. int clk_id, unsigned int freq, int dir)
  271. {
  272. struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(dai->codec);
  273. struct adau *adau = snd_soc_codec_get_drvdata(dai->codec);
  274. bool is_pll;
  275. bool was_pll;
  276. switch (clk_id) {
  277. case ADAU17X1_CLK_SRC_MCLK:
  278. is_pll = false;
  279. break;
  280. case ADAU17X1_CLK_SRC_PLL_AUTO:
  281. if (!adau->mclk)
  282. return -EINVAL;
  283. /* Fall-through */
  284. case ADAU17X1_CLK_SRC_PLL:
  285. is_pll = true;
  286. break;
  287. default:
  288. return -EINVAL;
  289. }
  290. switch (adau->clk_src) {
  291. case ADAU17X1_CLK_SRC_MCLK:
  292. was_pll = false;
  293. break;
  294. case ADAU17X1_CLK_SRC_PLL:
  295. case ADAU17X1_CLK_SRC_PLL_AUTO:
  296. was_pll = true;
  297. break;
  298. default:
  299. return -EINVAL;
  300. }
  301. adau->sysclk = freq;
  302. if (is_pll != was_pll) {
  303. if (is_pll) {
  304. snd_soc_dapm_add_routes(dapm,
  305. &adau17x1_dapm_pll_route, 1);
  306. } else {
  307. snd_soc_dapm_del_routes(dapm,
  308. &adau17x1_dapm_pll_route, 1);
  309. }
  310. }
  311. adau->clk_src = clk_id;
  312. return 0;
  313. }
  314. static int adau17x1_auto_pll(struct snd_soc_dai *dai,
  315. struct snd_pcm_hw_params *params)
  316. {
  317. struct adau *adau = snd_soc_dai_get_drvdata(dai);
  318. unsigned int pll_rate;
  319. switch (params_rate(params)) {
  320. case 48000:
  321. case 8000:
  322. case 12000:
  323. case 16000:
  324. case 24000:
  325. case 32000:
  326. case 96000:
  327. pll_rate = 48000 * 1024;
  328. break;
  329. case 44100:
  330. case 7350:
  331. case 11025:
  332. case 14700:
  333. case 22050:
  334. case 29400:
  335. case 88200:
  336. pll_rate = 44100 * 1024;
  337. break;
  338. default:
  339. return -EINVAL;
  340. }
  341. return adau17x1_set_dai_pll(dai, ADAU17X1_PLL, ADAU17X1_PLL_SRC_MCLK,
  342. clk_get_rate(adau->mclk), pll_rate);
  343. }
  344. static int adau17x1_hw_params(struct snd_pcm_substream *substream,
  345. struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
  346. {
  347. struct snd_soc_codec *codec = dai->codec;
  348. struct adau *adau = snd_soc_codec_get_drvdata(codec);
  349. unsigned int val, div, dsp_div;
  350. unsigned int freq;
  351. int ret;
  352. switch (adau->clk_src) {
  353. case ADAU17X1_CLK_SRC_PLL_AUTO:
  354. ret = adau17x1_auto_pll(dai, params);
  355. if (ret)
  356. return ret;
  357. /* Fall-through */
  358. case ADAU17X1_CLK_SRC_PLL:
  359. freq = adau->pll_freq;
  360. break;
  361. default:
  362. freq = adau->sysclk;
  363. break;
  364. }
  365. if (freq % params_rate(params) != 0)
  366. return -EINVAL;
  367. switch (freq / params_rate(params)) {
  368. case 1024: /* fs */
  369. div = 0;
  370. dsp_div = 1;
  371. break;
  372. case 6144: /* fs / 6 */
  373. div = 1;
  374. dsp_div = 6;
  375. break;
  376. case 4096: /* fs / 4 */
  377. div = 2;
  378. dsp_div = 5;
  379. break;
  380. case 3072: /* fs / 3 */
  381. div = 3;
  382. dsp_div = 4;
  383. break;
  384. case 2048: /* fs / 2 */
  385. div = 4;
  386. dsp_div = 3;
  387. break;
  388. case 1536: /* fs / 1.5 */
  389. div = 5;
  390. dsp_div = 2;
  391. break;
  392. case 512: /* fs / 0.5 */
  393. div = 6;
  394. dsp_div = 0;
  395. break;
  396. default:
  397. return -EINVAL;
  398. }
  399. regmap_update_bits(adau->regmap, ADAU17X1_CONVERTER0,
  400. ADAU17X1_CONVERTER0_CONVSR_MASK, div);
  401. if (adau17x1_has_dsp(adau)) {
  402. regmap_write(adau->regmap, ADAU17X1_SERIAL_SAMPLING_RATE, div);
  403. regmap_write(adau->regmap, ADAU17X1_DSP_SAMPLING_RATE, dsp_div);
  404. }
  405. if (adau->sigmadsp) {
  406. ret = adau17x1_setup_firmware(adau, params_rate(params));
  407. if (ret < 0)
  408. return ret;
  409. }
  410. if (adau->dai_fmt != SND_SOC_DAIFMT_RIGHT_J)
  411. return 0;
  412. switch (params_width(params)) {
  413. case 16:
  414. val = ADAU17X1_SERIAL_PORT1_DELAY16;
  415. break;
  416. case 24:
  417. val = ADAU17X1_SERIAL_PORT1_DELAY8;
  418. break;
  419. case 32:
  420. val = ADAU17X1_SERIAL_PORT1_DELAY0;
  421. break;
  422. default:
  423. return -EINVAL;
  424. }
  425. return regmap_update_bits(adau->regmap, ADAU17X1_SERIAL_PORT1,
  426. ADAU17X1_SERIAL_PORT1_DELAY_MASK, val);
  427. }
  428. static int adau17x1_set_dai_fmt(struct snd_soc_dai *dai,
  429. unsigned int fmt)
  430. {
  431. struct adau *adau = snd_soc_codec_get_drvdata(dai->codec);
  432. unsigned int ctrl0, ctrl1;
  433. int lrclk_pol;
  434. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  435. case SND_SOC_DAIFMT_CBM_CFM:
  436. ctrl0 = ADAU17X1_SERIAL_PORT0_MASTER;
  437. adau->master = true;
  438. break;
  439. case SND_SOC_DAIFMT_CBS_CFS:
  440. ctrl0 = 0;
  441. adau->master = false;
  442. break;
  443. default:
  444. return -EINVAL;
  445. }
  446. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  447. case SND_SOC_DAIFMT_I2S:
  448. lrclk_pol = 0;
  449. ctrl1 = ADAU17X1_SERIAL_PORT1_DELAY1;
  450. break;
  451. case SND_SOC_DAIFMT_LEFT_J:
  452. case SND_SOC_DAIFMT_RIGHT_J:
  453. lrclk_pol = 1;
  454. ctrl1 = ADAU17X1_SERIAL_PORT1_DELAY0;
  455. break;
  456. case SND_SOC_DAIFMT_DSP_A:
  457. lrclk_pol = 1;
  458. ctrl0 |= ADAU17X1_SERIAL_PORT0_PULSE_MODE;
  459. ctrl1 = ADAU17X1_SERIAL_PORT1_DELAY1;
  460. break;
  461. case SND_SOC_DAIFMT_DSP_B:
  462. lrclk_pol = 1;
  463. ctrl0 |= ADAU17X1_SERIAL_PORT0_PULSE_MODE;
  464. ctrl1 = ADAU17X1_SERIAL_PORT1_DELAY0;
  465. break;
  466. default:
  467. return -EINVAL;
  468. }
  469. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  470. case SND_SOC_DAIFMT_NB_NF:
  471. break;
  472. case SND_SOC_DAIFMT_IB_NF:
  473. ctrl0 |= ADAU17X1_SERIAL_PORT0_BCLK_POL;
  474. break;
  475. case SND_SOC_DAIFMT_NB_IF:
  476. lrclk_pol = !lrclk_pol;
  477. break;
  478. case SND_SOC_DAIFMT_IB_IF:
  479. ctrl0 |= ADAU17X1_SERIAL_PORT0_BCLK_POL;
  480. lrclk_pol = !lrclk_pol;
  481. break;
  482. default:
  483. return -EINVAL;
  484. }
  485. if (lrclk_pol)
  486. ctrl0 |= ADAU17X1_SERIAL_PORT0_LRCLK_POL;
  487. regmap_write(adau->regmap, ADAU17X1_SERIAL_PORT0, ctrl0);
  488. regmap_write(adau->regmap, ADAU17X1_SERIAL_PORT1, ctrl1);
  489. adau->dai_fmt = fmt & SND_SOC_DAIFMT_FORMAT_MASK;
  490. return 0;
  491. }
  492. static int adau17x1_set_dai_tdm_slot(struct snd_soc_dai *dai,
  493. unsigned int tx_mask, unsigned int rx_mask, int slots, int slot_width)
  494. {
  495. struct adau *adau = snd_soc_codec_get_drvdata(dai->codec);
  496. unsigned int ser_ctrl0, ser_ctrl1;
  497. unsigned int conv_ctrl0, conv_ctrl1;
  498. /* I2S mode */
  499. if (slots == 0) {
  500. slots = 2;
  501. rx_mask = 3;
  502. tx_mask = 3;
  503. slot_width = 32;
  504. }
  505. switch (slots) {
  506. case 2:
  507. ser_ctrl0 = ADAU17X1_SERIAL_PORT0_STEREO;
  508. break;
  509. case 4:
  510. ser_ctrl0 = ADAU17X1_SERIAL_PORT0_TDM4;
  511. break;
  512. case 8:
  513. if (adau->type == ADAU1361)
  514. return -EINVAL;
  515. ser_ctrl0 = ADAU17X1_SERIAL_PORT0_TDM8;
  516. break;
  517. default:
  518. return -EINVAL;
  519. }
  520. switch (slot_width * slots) {
  521. case 32:
  522. if (adau->type == ADAU1761)
  523. return -EINVAL;
  524. ser_ctrl1 = ADAU17X1_SERIAL_PORT1_BCLK32;
  525. break;
  526. case 64:
  527. ser_ctrl1 = ADAU17X1_SERIAL_PORT1_BCLK64;
  528. break;
  529. case 48:
  530. ser_ctrl1 = ADAU17X1_SERIAL_PORT1_BCLK48;
  531. break;
  532. case 128:
  533. ser_ctrl1 = ADAU17X1_SERIAL_PORT1_BCLK128;
  534. break;
  535. case 256:
  536. if (adau->type == ADAU1361)
  537. return -EINVAL;
  538. ser_ctrl1 = ADAU17X1_SERIAL_PORT1_BCLK256;
  539. break;
  540. default:
  541. return -EINVAL;
  542. }
  543. switch (rx_mask) {
  544. case 0x03:
  545. conv_ctrl1 = ADAU17X1_CONVERTER1_ADC_PAIR(1);
  546. adau->tdm_slot[SNDRV_PCM_STREAM_CAPTURE] = 0;
  547. break;
  548. case 0x0c:
  549. conv_ctrl1 = ADAU17X1_CONVERTER1_ADC_PAIR(2);
  550. adau->tdm_slot[SNDRV_PCM_STREAM_CAPTURE] = 1;
  551. break;
  552. case 0x30:
  553. conv_ctrl1 = ADAU17X1_CONVERTER1_ADC_PAIR(3);
  554. adau->tdm_slot[SNDRV_PCM_STREAM_CAPTURE] = 2;
  555. break;
  556. case 0xc0:
  557. conv_ctrl1 = ADAU17X1_CONVERTER1_ADC_PAIR(4);
  558. adau->tdm_slot[SNDRV_PCM_STREAM_CAPTURE] = 3;
  559. break;
  560. default:
  561. return -EINVAL;
  562. }
  563. switch (tx_mask) {
  564. case 0x03:
  565. conv_ctrl0 = ADAU17X1_CONVERTER0_DAC_PAIR(1);
  566. adau->tdm_slot[SNDRV_PCM_STREAM_PLAYBACK] = 0;
  567. break;
  568. case 0x0c:
  569. conv_ctrl0 = ADAU17X1_CONVERTER0_DAC_PAIR(2);
  570. adau->tdm_slot[SNDRV_PCM_STREAM_PLAYBACK] = 1;
  571. break;
  572. case 0x30:
  573. conv_ctrl0 = ADAU17X1_CONVERTER0_DAC_PAIR(3);
  574. adau->tdm_slot[SNDRV_PCM_STREAM_PLAYBACK] = 2;
  575. break;
  576. case 0xc0:
  577. conv_ctrl0 = ADAU17X1_CONVERTER0_DAC_PAIR(4);
  578. adau->tdm_slot[SNDRV_PCM_STREAM_PLAYBACK] = 3;
  579. break;
  580. default:
  581. return -EINVAL;
  582. }
  583. regmap_update_bits(adau->regmap, ADAU17X1_CONVERTER0,
  584. ADAU17X1_CONVERTER0_DAC_PAIR_MASK, conv_ctrl0);
  585. regmap_update_bits(adau->regmap, ADAU17X1_CONVERTER1,
  586. ADAU17X1_CONVERTER1_ADC_PAIR_MASK, conv_ctrl1);
  587. regmap_update_bits(adau->regmap, ADAU17X1_SERIAL_PORT0,
  588. ADAU17X1_SERIAL_PORT0_TDM_MASK, ser_ctrl0);
  589. regmap_update_bits(adau->regmap, ADAU17X1_SERIAL_PORT1,
  590. ADAU17X1_SERIAL_PORT1_BCLK_MASK, ser_ctrl1);
  591. if (!adau17x1_has_dsp(adau))
  592. return 0;
  593. if (adau->dsp_bypass[SNDRV_PCM_STREAM_PLAYBACK]) {
  594. regmap_write(adau->regmap, ADAU17X1_SERIAL_INPUT_ROUTE,
  595. (adau->tdm_slot[SNDRV_PCM_STREAM_PLAYBACK] * 2) + 1);
  596. }
  597. if (adau->dsp_bypass[SNDRV_PCM_STREAM_CAPTURE]) {
  598. regmap_write(adau->regmap, ADAU17X1_SERIAL_OUTPUT_ROUTE,
  599. (adau->tdm_slot[SNDRV_PCM_STREAM_CAPTURE] * 2) + 1);
  600. }
  601. return 0;
  602. }
  603. static int adau17x1_startup(struct snd_pcm_substream *substream,
  604. struct snd_soc_dai *dai)
  605. {
  606. struct adau *adau = snd_soc_codec_get_drvdata(dai->codec);
  607. if (adau->sigmadsp)
  608. return sigmadsp_restrict_params(adau->sigmadsp, substream);
  609. return 0;
  610. }
  611. const struct snd_soc_dai_ops adau17x1_dai_ops = {
  612. .hw_params = adau17x1_hw_params,
  613. .set_sysclk = adau17x1_set_dai_sysclk,
  614. .set_fmt = adau17x1_set_dai_fmt,
  615. .set_pll = adau17x1_set_dai_pll,
  616. .set_tdm_slot = adau17x1_set_dai_tdm_slot,
  617. .startup = adau17x1_startup,
  618. };
  619. EXPORT_SYMBOL_GPL(adau17x1_dai_ops);
  620. int adau17x1_set_micbias_voltage(struct snd_soc_codec *codec,
  621. enum adau17x1_micbias_voltage micbias)
  622. {
  623. struct adau *adau = snd_soc_codec_get_drvdata(codec);
  624. switch (micbias) {
  625. case ADAU17X1_MICBIAS_0_90_AVDD:
  626. case ADAU17X1_MICBIAS_0_65_AVDD:
  627. break;
  628. default:
  629. return -EINVAL;
  630. }
  631. return regmap_write(adau->regmap, ADAU17X1_MICBIAS, micbias << 2);
  632. }
  633. EXPORT_SYMBOL_GPL(adau17x1_set_micbias_voltage);
  634. bool adau17x1_precious_register(struct device *dev, unsigned int reg)
  635. {
  636. /* SigmaDSP parameter memory */
  637. if (reg < 0x400)
  638. return true;
  639. return false;
  640. }
  641. EXPORT_SYMBOL_GPL(adau17x1_precious_register);
  642. bool adau17x1_readable_register(struct device *dev, unsigned int reg)
  643. {
  644. /* SigmaDSP parameter memory */
  645. if (reg < 0x400)
  646. return true;
  647. switch (reg) {
  648. case ADAU17X1_CLOCK_CONTROL:
  649. case ADAU17X1_PLL_CONTROL:
  650. case ADAU17X1_REC_POWER_MGMT:
  651. case ADAU17X1_MICBIAS:
  652. case ADAU17X1_SERIAL_PORT0:
  653. case ADAU17X1_SERIAL_PORT1:
  654. case ADAU17X1_CONVERTER0:
  655. case ADAU17X1_CONVERTER1:
  656. case ADAU17X1_LEFT_INPUT_DIGITAL_VOL:
  657. case ADAU17X1_RIGHT_INPUT_DIGITAL_VOL:
  658. case ADAU17X1_ADC_CONTROL:
  659. case ADAU17X1_PLAY_POWER_MGMT:
  660. case ADAU17X1_DAC_CONTROL0:
  661. case ADAU17X1_DAC_CONTROL1:
  662. case ADAU17X1_DAC_CONTROL2:
  663. case ADAU17X1_SERIAL_PORT_PAD:
  664. case ADAU17X1_CONTROL_PORT_PAD0:
  665. case ADAU17X1_CONTROL_PORT_PAD1:
  666. case ADAU17X1_DSP_SAMPLING_RATE:
  667. case ADAU17X1_SERIAL_INPUT_ROUTE:
  668. case ADAU17X1_SERIAL_OUTPUT_ROUTE:
  669. case ADAU17X1_DSP_ENABLE:
  670. case ADAU17X1_DSP_RUN:
  671. case ADAU17X1_SERIAL_SAMPLING_RATE:
  672. return true;
  673. default:
  674. break;
  675. }
  676. return false;
  677. }
  678. EXPORT_SYMBOL_GPL(adau17x1_readable_register);
  679. bool adau17x1_volatile_register(struct device *dev, unsigned int reg)
  680. {
  681. /* SigmaDSP parameter and program memory */
  682. if (reg < 0x4000)
  683. return true;
  684. switch (reg) {
  685. /* The PLL register is 6 bytes long */
  686. case ADAU17X1_PLL_CONTROL:
  687. case ADAU17X1_PLL_CONTROL + 1:
  688. case ADAU17X1_PLL_CONTROL + 2:
  689. case ADAU17X1_PLL_CONTROL + 3:
  690. case ADAU17X1_PLL_CONTROL + 4:
  691. case ADAU17X1_PLL_CONTROL + 5:
  692. return true;
  693. default:
  694. break;
  695. }
  696. return false;
  697. }
  698. EXPORT_SYMBOL_GPL(adau17x1_volatile_register);
  699. int adau17x1_setup_firmware(struct adau *adau, unsigned int rate)
  700. {
  701. int ret;
  702. int dspsr;
  703. ret = regmap_read(adau->regmap, ADAU17X1_DSP_SAMPLING_RATE, &dspsr);
  704. if (ret)
  705. return ret;
  706. regmap_write(adau->regmap, ADAU17X1_DSP_ENABLE, 1);
  707. regmap_write(adau->regmap, ADAU17X1_DSP_SAMPLING_RATE, 0xf);
  708. ret = sigmadsp_setup(adau->sigmadsp, rate);
  709. if (ret) {
  710. regmap_write(adau->regmap, ADAU17X1_DSP_ENABLE, 0);
  711. return ret;
  712. }
  713. regmap_write(adau->regmap, ADAU17X1_DSP_SAMPLING_RATE, dspsr);
  714. return 0;
  715. }
  716. EXPORT_SYMBOL_GPL(adau17x1_setup_firmware);
  717. int adau17x1_add_widgets(struct snd_soc_codec *codec)
  718. {
  719. struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
  720. struct adau *adau = snd_soc_codec_get_drvdata(codec);
  721. int ret;
  722. ret = snd_soc_add_codec_controls(codec, adau17x1_controls,
  723. ARRAY_SIZE(adau17x1_controls));
  724. if (ret)
  725. return ret;
  726. ret = snd_soc_dapm_new_controls(dapm, adau17x1_dapm_widgets,
  727. ARRAY_SIZE(adau17x1_dapm_widgets));
  728. if (ret)
  729. return ret;
  730. if (adau17x1_has_dsp(adau)) {
  731. ret = snd_soc_dapm_new_controls(dapm, adau17x1_dsp_dapm_widgets,
  732. ARRAY_SIZE(adau17x1_dsp_dapm_widgets));
  733. if (ret)
  734. return ret;
  735. if (!adau->sigmadsp)
  736. return 0;
  737. ret = sigmadsp_attach(adau->sigmadsp, &codec->component);
  738. if (ret) {
  739. dev_err(codec->dev, "Failed to attach firmware: %d\n",
  740. ret);
  741. return ret;
  742. }
  743. }
  744. return 0;
  745. }
  746. EXPORT_SYMBOL_GPL(adau17x1_add_widgets);
  747. int adau17x1_add_routes(struct snd_soc_codec *codec)
  748. {
  749. struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
  750. struct adau *adau = snd_soc_codec_get_drvdata(codec);
  751. int ret;
  752. ret = snd_soc_dapm_add_routes(dapm, adau17x1_dapm_routes,
  753. ARRAY_SIZE(adau17x1_dapm_routes));
  754. if (ret)
  755. return ret;
  756. if (adau17x1_has_dsp(adau)) {
  757. ret = snd_soc_dapm_add_routes(dapm, adau17x1_dsp_dapm_routes,
  758. ARRAY_SIZE(adau17x1_dsp_dapm_routes));
  759. } else {
  760. ret = snd_soc_dapm_add_routes(dapm, adau17x1_no_dsp_dapm_routes,
  761. ARRAY_SIZE(adau17x1_no_dsp_dapm_routes));
  762. }
  763. if (adau->clk_src != ADAU17X1_CLK_SRC_MCLK)
  764. snd_soc_dapm_add_routes(dapm, &adau17x1_dapm_pll_route, 1);
  765. return ret;
  766. }
  767. EXPORT_SYMBOL_GPL(adau17x1_add_routes);
  768. int adau17x1_resume(struct snd_soc_codec *codec)
  769. {
  770. struct adau *adau = snd_soc_codec_get_drvdata(codec);
  771. if (adau->switch_mode)
  772. adau->switch_mode(codec->dev);
  773. regcache_sync(adau->regmap);
  774. return 0;
  775. }
  776. EXPORT_SYMBOL_GPL(adau17x1_resume);
  777. int adau17x1_probe(struct device *dev, struct regmap *regmap,
  778. enum adau17x1_type type, void (*switch_mode)(struct device *dev),
  779. const char *firmware_name)
  780. {
  781. struct adau *adau;
  782. int ret;
  783. if (IS_ERR(regmap))
  784. return PTR_ERR(regmap);
  785. adau = devm_kzalloc(dev, sizeof(*adau), GFP_KERNEL);
  786. if (!adau)
  787. return -ENOMEM;
  788. adau->mclk = devm_clk_get(dev, "mclk");
  789. if (IS_ERR(adau->mclk)) {
  790. if (PTR_ERR(adau->mclk) != -ENOENT)
  791. return PTR_ERR(adau->mclk);
  792. /* Clock is optional (for the driver) */
  793. adau->mclk = NULL;
  794. } else if (adau->mclk) {
  795. adau->clk_src = ADAU17X1_CLK_SRC_PLL_AUTO;
  796. /*
  797. * Any valid PLL output rate will work at this point, use one
  798. * that is likely to be chosen later as well. The register will
  799. * be written when the PLL is powered up for the first time.
  800. */
  801. ret = adau_calc_pll_cfg(clk_get_rate(adau->mclk), 48000 * 1024,
  802. adau->pll_regs);
  803. if (ret < 0)
  804. return ret;
  805. ret = clk_prepare_enable(adau->mclk);
  806. if (ret)
  807. return ret;
  808. }
  809. adau->regmap = regmap;
  810. adau->switch_mode = switch_mode;
  811. adau->type = type;
  812. dev_set_drvdata(dev, adau);
  813. if (firmware_name) {
  814. adau->sigmadsp = devm_sigmadsp_init_regmap(dev, regmap, NULL,
  815. firmware_name);
  816. if (IS_ERR(adau->sigmadsp)) {
  817. dev_warn(dev, "Could not find firmware file: %ld\n",
  818. PTR_ERR(adau->sigmadsp));
  819. adau->sigmadsp = NULL;
  820. }
  821. }
  822. if (switch_mode)
  823. switch_mode(dev);
  824. return 0;
  825. }
  826. EXPORT_SYMBOL_GPL(adau17x1_probe);
  827. void adau17x1_remove(struct device *dev)
  828. {
  829. struct adau *adau = dev_get_drvdata(dev);
  830. snd_soc_unregister_codec(dev);
  831. if (adau->mclk)
  832. clk_disable_unprepare(adau->mclk);
  833. }
  834. EXPORT_SYMBOL_GPL(adau17x1_remove);
  835. MODULE_DESCRIPTION("ASoC ADAU1X61/ADAU1X81 common code");
  836. MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");
  837. MODULE_LICENSE("GPL");