adau1373.c 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528
  1. /*
  2. * Analog Devices ADAU1373 Audio Codec drive
  3. *
  4. * Copyright 2011 Analog Devices Inc.
  5. * Author: Lars-Peter Clausen <lars@metafoo.de>
  6. *
  7. * Licensed under the GPL-2 or later.
  8. */
  9. #include <linux/module.h>
  10. #include <linux/init.h>
  11. #include <linux/delay.h>
  12. #include <linux/pm.h>
  13. #include <linux/i2c.h>
  14. #include <linux/slab.h>
  15. #include <linux/gcd.h>
  16. #include <sound/core.h>
  17. #include <sound/pcm.h>
  18. #include <sound/pcm_params.h>
  19. #include <sound/tlv.h>
  20. #include <sound/soc.h>
  21. #include <sound/adau1373.h>
  22. #include "adau1373.h"
  23. #include "adau-utils.h"
  24. struct adau1373_dai {
  25. unsigned int clk_src;
  26. unsigned int sysclk;
  27. bool enable_src;
  28. bool master;
  29. };
  30. struct adau1373 {
  31. struct regmap *regmap;
  32. struct adau1373_dai dais[3];
  33. };
  34. #define ADAU1373_INPUT_MODE 0x00
  35. #define ADAU1373_AINL_CTRL(x) (0x01 + (x) * 2)
  36. #define ADAU1373_AINR_CTRL(x) (0x02 + (x) * 2)
  37. #define ADAU1373_LLINE_OUT(x) (0x9 + (x) * 2)
  38. #define ADAU1373_RLINE_OUT(x) (0xa + (x) * 2)
  39. #define ADAU1373_LSPK_OUT 0x0d
  40. #define ADAU1373_RSPK_OUT 0x0e
  41. #define ADAU1373_LHP_OUT 0x0f
  42. #define ADAU1373_RHP_OUT 0x10
  43. #define ADAU1373_ADC_GAIN 0x11
  44. #define ADAU1373_LADC_MIXER 0x12
  45. #define ADAU1373_RADC_MIXER 0x13
  46. #define ADAU1373_LLINE1_MIX 0x14
  47. #define ADAU1373_RLINE1_MIX 0x15
  48. #define ADAU1373_LLINE2_MIX 0x16
  49. #define ADAU1373_RLINE2_MIX 0x17
  50. #define ADAU1373_LSPK_MIX 0x18
  51. #define ADAU1373_RSPK_MIX 0x19
  52. #define ADAU1373_LHP_MIX 0x1a
  53. #define ADAU1373_RHP_MIX 0x1b
  54. #define ADAU1373_EP_MIX 0x1c
  55. #define ADAU1373_HP_CTRL 0x1d
  56. #define ADAU1373_HP_CTRL2 0x1e
  57. #define ADAU1373_LS_CTRL 0x1f
  58. #define ADAU1373_EP_CTRL 0x21
  59. #define ADAU1373_MICBIAS_CTRL1 0x22
  60. #define ADAU1373_MICBIAS_CTRL2 0x23
  61. #define ADAU1373_OUTPUT_CTRL 0x24
  62. #define ADAU1373_PWDN_CTRL1 0x25
  63. #define ADAU1373_PWDN_CTRL2 0x26
  64. #define ADAU1373_PWDN_CTRL3 0x27
  65. #define ADAU1373_DPLL_CTRL(x) (0x28 + (x) * 7)
  66. #define ADAU1373_PLL_CTRL1(x) (0x29 + (x) * 7)
  67. #define ADAU1373_PLL_CTRL2(x) (0x2a + (x) * 7)
  68. #define ADAU1373_PLL_CTRL3(x) (0x2b + (x) * 7)
  69. #define ADAU1373_PLL_CTRL4(x) (0x2c + (x) * 7)
  70. #define ADAU1373_PLL_CTRL5(x) (0x2d + (x) * 7)
  71. #define ADAU1373_PLL_CTRL6(x) (0x2e + (x) * 7)
  72. #define ADAU1373_HEADDECT 0x36
  73. #define ADAU1373_ADC_DAC_STATUS 0x37
  74. #define ADAU1373_ADC_CTRL 0x3c
  75. #define ADAU1373_DAI(x) (0x44 + (x))
  76. #define ADAU1373_CLK_SRC_DIV(x) (0x40 + (x) * 2)
  77. #define ADAU1373_BCLKDIV(x) (0x47 + (x))
  78. #define ADAU1373_SRC_RATIOA(x) (0x4a + (x) * 2)
  79. #define ADAU1373_SRC_RATIOB(x) (0x4b + (x) * 2)
  80. #define ADAU1373_DEEMP_CTRL 0x50
  81. #define ADAU1373_SRC_DAI_CTRL(x) (0x51 + (x))
  82. #define ADAU1373_DIN_MIX_CTRL(x) (0x56 + (x))
  83. #define ADAU1373_DOUT_MIX_CTRL(x) (0x5b + (x))
  84. #define ADAU1373_DAI_PBL_VOL(x) (0x62 + (x) * 2)
  85. #define ADAU1373_DAI_PBR_VOL(x) (0x63 + (x) * 2)
  86. #define ADAU1373_DAI_RECL_VOL(x) (0x68 + (x) * 2)
  87. #define ADAU1373_DAI_RECR_VOL(x) (0x69 + (x) * 2)
  88. #define ADAU1373_DAC1_PBL_VOL 0x6e
  89. #define ADAU1373_DAC1_PBR_VOL 0x6f
  90. #define ADAU1373_DAC2_PBL_VOL 0x70
  91. #define ADAU1373_DAC2_PBR_VOL 0x71
  92. #define ADAU1373_ADC_RECL_VOL 0x72
  93. #define ADAU1373_ADC_RECR_VOL 0x73
  94. #define ADAU1373_DMIC_RECL_VOL 0x74
  95. #define ADAU1373_DMIC_RECR_VOL 0x75
  96. #define ADAU1373_VOL_GAIN1 0x76
  97. #define ADAU1373_VOL_GAIN2 0x77
  98. #define ADAU1373_VOL_GAIN3 0x78
  99. #define ADAU1373_HPF_CTRL 0x7d
  100. #define ADAU1373_BASS1 0x7e
  101. #define ADAU1373_BASS2 0x7f
  102. #define ADAU1373_DRC(x) (0x80 + (x) * 0x10)
  103. #define ADAU1373_3D_CTRL1 0xc0
  104. #define ADAU1373_3D_CTRL2 0xc1
  105. #define ADAU1373_FDSP_SEL1 0xdc
  106. #define ADAU1373_FDSP_SEL2 0xdd
  107. #define ADAU1373_FDSP_SEL3 0xde
  108. #define ADAU1373_FDSP_SEL4 0xdf
  109. #define ADAU1373_DIGMICCTRL 0xe2
  110. #define ADAU1373_DIGEN 0xeb
  111. #define ADAU1373_SOFT_RESET 0xff
  112. #define ADAU1373_PLL_CTRL6_DPLL_BYPASS BIT(1)
  113. #define ADAU1373_PLL_CTRL6_PLL_EN BIT(0)
  114. #define ADAU1373_DAI_INVERT_BCLK BIT(7)
  115. #define ADAU1373_DAI_MASTER BIT(6)
  116. #define ADAU1373_DAI_INVERT_LRCLK BIT(4)
  117. #define ADAU1373_DAI_WLEN_16 0x0
  118. #define ADAU1373_DAI_WLEN_20 0x4
  119. #define ADAU1373_DAI_WLEN_24 0x8
  120. #define ADAU1373_DAI_WLEN_32 0xc
  121. #define ADAU1373_DAI_WLEN_MASK 0xc
  122. #define ADAU1373_DAI_FORMAT_RIGHT_J 0x0
  123. #define ADAU1373_DAI_FORMAT_LEFT_J 0x1
  124. #define ADAU1373_DAI_FORMAT_I2S 0x2
  125. #define ADAU1373_DAI_FORMAT_DSP 0x3
  126. #define ADAU1373_BCLKDIV_SOURCE BIT(5)
  127. #define ADAU1373_BCLKDIV_SR_MASK (0x07 << 2)
  128. #define ADAU1373_BCLKDIV_BCLK_MASK 0x03
  129. #define ADAU1373_BCLKDIV_32 0x03
  130. #define ADAU1373_BCLKDIV_64 0x02
  131. #define ADAU1373_BCLKDIV_128 0x01
  132. #define ADAU1373_BCLKDIV_256 0x00
  133. #define ADAU1373_ADC_CTRL_PEAK_DETECT BIT(0)
  134. #define ADAU1373_ADC_CTRL_RESET BIT(1)
  135. #define ADAU1373_ADC_CTRL_RESET_FORCE BIT(2)
  136. #define ADAU1373_OUTPUT_CTRL_LDIFF BIT(3)
  137. #define ADAU1373_OUTPUT_CTRL_LNFBEN BIT(2)
  138. #define ADAU1373_PWDN_CTRL3_PWR_EN BIT(0)
  139. #define ADAU1373_EP_CTRL_MICBIAS1_OFFSET 4
  140. #define ADAU1373_EP_CTRL_MICBIAS2_OFFSET 2
  141. static const struct reg_default adau1373_reg_defaults[] = {
  142. { ADAU1373_INPUT_MODE, 0x00 },
  143. { ADAU1373_AINL_CTRL(0), 0x00 },
  144. { ADAU1373_AINR_CTRL(0), 0x00 },
  145. { ADAU1373_AINL_CTRL(1), 0x00 },
  146. { ADAU1373_AINR_CTRL(1), 0x00 },
  147. { ADAU1373_AINL_CTRL(2), 0x00 },
  148. { ADAU1373_AINR_CTRL(2), 0x00 },
  149. { ADAU1373_AINL_CTRL(3), 0x00 },
  150. { ADAU1373_AINR_CTRL(3), 0x00 },
  151. { ADAU1373_LLINE_OUT(0), 0x00 },
  152. { ADAU1373_RLINE_OUT(0), 0x00 },
  153. { ADAU1373_LLINE_OUT(1), 0x00 },
  154. { ADAU1373_RLINE_OUT(1), 0x00 },
  155. { ADAU1373_LSPK_OUT, 0x00 },
  156. { ADAU1373_RSPK_OUT, 0x00 },
  157. { ADAU1373_LHP_OUT, 0x00 },
  158. { ADAU1373_RHP_OUT, 0x00 },
  159. { ADAU1373_ADC_GAIN, 0x00 },
  160. { ADAU1373_LADC_MIXER, 0x00 },
  161. { ADAU1373_RADC_MIXER, 0x00 },
  162. { ADAU1373_LLINE1_MIX, 0x00 },
  163. { ADAU1373_RLINE1_MIX, 0x00 },
  164. { ADAU1373_LLINE2_MIX, 0x00 },
  165. { ADAU1373_RLINE2_MIX, 0x00 },
  166. { ADAU1373_LSPK_MIX, 0x00 },
  167. { ADAU1373_RSPK_MIX, 0x00 },
  168. { ADAU1373_LHP_MIX, 0x00 },
  169. { ADAU1373_RHP_MIX, 0x00 },
  170. { ADAU1373_EP_MIX, 0x00 },
  171. { ADAU1373_HP_CTRL, 0x00 },
  172. { ADAU1373_HP_CTRL2, 0x00 },
  173. { ADAU1373_LS_CTRL, 0x00 },
  174. { ADAU1373_EP_CTRL, 0x00 },
  175. { ADAU1373_MICBIAS_CTRL1, 0x00 },
  176. { ADAU1373_MICBIAS_CTRL2, 0x00 },
  177. { ADAU1373_OUTPUT_CTRL, 0x00 },
  178. { ADAU1373_PWDN_CTRL1, 0x00 },
  179. { ADAU1373_PWDN_CTRL2, 0x00 },
  180. { ADAU1373_PWDN_CTRL3, 0x00 },
  181. { ADAU1373_DPLL_CTRL(0), 0x00 },
  182. { ADAU1373_PLL_CTRL1(0), 0x00 },
  183. { ADAU1373_PLL_CTRL2(0), 0x00 },
  184. { ADAU1373_PLL_CTRL3(0), 0x00 },
  185. { ADAU1373_PLL_CTRL4(0), 0x00 },
  186. { ADAU1373_PLL_CTRL5(0), 0x00 },
  187. { ADAU1373_PLL_CTRL6(0), 0x02 },
  188. { ADAU1373_DPLL_CTRL(1), 0x00 },
  189. { ADAU1373_PLL_CTRL1(1), 0x00 },
  190. { ADAU1373_PLL_CTRL2(1), 0x00 },
  191. { ADAU1373_PLL_CTRL3(1), 0x00 },
  192. { ADAU1373_PLL_CTRL4(1), 0x00 },
  193. { ADAU1373_PLL_CTRL5(1), 0x00 },
  194. { ADAU1373_PLL_CTRL6(1), 0x02 },
  195. { ADAU1373_HEADDECT, 0x00 },
  196. { ADAU1373_ADC_CTRL, 0x00 },
  197. { ADAU1373_CLK_SRC_DIV(0), 0x00 },
  198. { ADAU1373_CLK_SRC_DIV(1), 0x00 },
  199. { ADAU1373_DAI(0), 0x0a },
  200. { ADAU1373_DAI(1), 0x0a },
  201. { ADAU1373_DAI(2), 0x0a },
  202. { ADAU1373_BCLKDIV(0), 0x00 },
  203. { ADAU1373_BCLKDIV(1), 0x00 },
  204. { ADAU1373_BCLKDIV(2), 0x00 },
  205. { ADAU1373_SRC_RATIOA(0), 0x00 },
  206. { ADAU1373_SRC_RATIOB(0), 0x00 },
  207. { ADAU1373_SRC_RATIOA(1), 0x00 },
  208. { ADAU1373_SRC_RATIOB(1), 0x00 },
  209. { ADAU1373_SRC_RATIOA(2), 0x00 },
  210. { ADAU1373_SRC_RATIOB(2), 0x00 },
  211. { ADAU1373_DEEMP_CTRL, 0x00 },
  212. { ADAU1373_SRC_DAI_CTRL(0), 0x08 },
  213. { ADAU1373_SRC_DAI_CTRL(1), 0x08 },
  214. { ADAU1373_SRC_DAI_CTRL(2), 0x08 },
  215. { ADAU1373_DIN_MIX_CTRL(0), 0x00 },
  216. { ADAU1373_DIN_MIX_CTRL(1), 0x00 },
  217. { ADAU1373_DIN_MIX_CTRL(2), 0x00 },
  218. { ADAU1373_DIN_MIX_CTRL(3), 0x00 },
  219. { ADAU1373_DIN_MIX_CTRL(4), 0x00 },
  220. { ADAU1373_DOUT_MIX_CTRL(0), 0x00 },
  221. { ADAU1373_DOUT_MIX_CTRL(1), 0x00 },
  222. { ADAU1373_DOUT_MIX_CTRL(2), 0x00 },
  223. { ADAU1373_DOUT_MIX_CTRL(3), 0x00 },
  224. { ADAU1373_DOUT_MIX_CTRL(4), 0x00 },
  225. { ADAU1373_DAI_PBL_VOL(0), 0x00 },
  226. { ADAU1373_DAI_PBR_VOL(0), 0x00 },
  227. { ADAU1373_DAI_PBL_VOL(1), 0x00 },
  228. { ADAU1373_DAI_PBR_VOL(1), 0x00 },
  229. { ADAU1373_DAI_PBL_VOL(2), 0x00 },
  230. { ADAU1373_DAI_PBR_VOL(2), 0x00 },
  231. { ADAU1373_DAI_RECL_VOL(0), 0x00 },
  232. { ADAU1373_DAI_RECR_VOL(0), 0x00 },
  233. { ADAU1373_DAI_RECL_VOL(1), 0x00 },
  234. { ADAU1373_DAI_RECR_VOL(1), 0x00 },
  235. { ADAU1373_DAI_RECL_VOL(2), 0x00 },
  236. { ADAU1373_DAI_RECR_VOL(2), 0x00 },
  237. { ADAU1373_DAC1_PBL_VOL, 0x00 },
  238. { ADAU1373_DAC1_PBR_VOL, 0x00 },
  239. { ADAU1373_DAC2_PBL_VOL, 0x00 },
  240. { ADAU1373_DAC2_PBR_VOL, 0x00 },
  241. { ADAU1373_ADC_RECL_VOL, 0x00 },
  242. { ADAU1373_ADC_RECR_VOL, 0x00 },
  243. { ADAU1373_DMIC_RECL_VOL, 0x00 },
  244. { ADAU1373_DMIC_RECR_VOL, 0x00 },
  245. { ADAU1373_VOL_GAIN1, 0x00 },
  246. { ADAU1373_VOL_GAIN2, 0x00 },
  247. { ADAU1373_VOL_GAIN3, 0x00 },
  248. { ADAU1373_HPF_CTRL, 0x00 },
  249. { ADAU1373_BASS1, 0x00 },
  250. { ADAU1373_BASS2, 0x00 },
  251. { ADAU1373_DRC(0) + 0x0, 0x78 },
  252. { ADAU1373_DRC(0) + 0x1, 0x18 },
  253. { ADAU1373_DRC(0) + 0x2, 0x00 },
  254. { ADAU1373_DRC(0) + 0x3, 0x00 },
  255. { ADAU1373_DRC(0) + 0x4, 0x00 },
  256. { ADAU1373_DRC(0) + 0x5, 0xc0 },
  257. { ADAU1373_DRC(0) + 0x6, 0x00 },
  258. { ADAU1373_DRC(0) + 0x7, 0x00 },
  259. { ADAU1373_DRC(0) + 0x8, 0x00 },
  260. { ADAU1373_DRC(0) + 0x9, 0xc0 },
  261. { ADAU1373_DRC(0) + 0xa, 0x88 },
  262. { ADAU1373_DRC(0) + 0xb, 0x7a },
  263. { ADAU1373_DRC(0) + 0xc, 0xdf },
  264. { ADAU1373_DRC(0) + 0xd, 0x20 },
  265. { ADAU1373_DRC(0) + 0xe, 0x00 },
  266. { ADAU1373_DRC(0) + 0xf, 0x00 },
  267. { ADAU1373_DRC(1) + 0x0, 0x78 },
  268. { ADAU1373_DRC(1) + 0x1, 0x18 },
  269. { ADAU1373_DRC(1) + 0x2, 0x00 },
  270. { ADAU1373_DRC(1) + 0x3, 0x00 },
  271. { ADAU1373_DRC(1) + 0x4, 0x00 },
  272. { ADAU1373_DRC(1) + 0x5, 0xc0 },
  273. { ADAU1373_DRC(1) + 0x6, 0x00 },
  274. { ADAU1373_DRC(1) + 0x7, 0x00 },
  275. { ADAU1373_DRC(1) + 0x8, 0x00 },
  276. { ADAU1373_DRC(1) + 0x9, 0xc0 },
  277. { ADAU1373_DRC(1) + 0xa, 0x88 },
  278. { ADAU1373_DRC(1) + 0xb, 0x7a },
  279. { ADAU1373_DRC(1) + 0xc, 0xdf },
  280. { ADAU1373_DRC(1) + 0xd, 0x20 },
  281. { ADAU1373_DRC(1) + 0xe, 0x00 },
  282. { ADAU1373_DRC(1) + 0xf, 0x00 },
  283. { ADAU1373_DRC(2) + 0x0, 0x78 },
  284. { ADAU1373_DRC(2) + 0x1, 0x18 },
  285. { ADAU1373_DRC(2) + 0x2, 0x00 },
  286. { ADAU1373_DRC(2) + 0x3, 0x00 },
  287. { ADAU1373_DRC(2) + 0x4, 0x00 },
  288. { ADAU1373_DRC(2) + 0x5, 0xc0 },
  289. { ADAU1373_DRC(2) + 0x6, 0x00 },
  290. { ADAU1373_DRC(2) + 0x7, 0x00 },
  291. { ADAU1373_DRC(2) + 0x8, 0x00 },
  292. { ADAU1373_DRC(2) + 0x9, 0xc0 },
  293. { ADAU1373_DRC(2) + 0xa, 0x88 },
  294. { ADAU1373_DRC(2) + 0xb, 0x7a },
  295. { ADAU1373_DRC(2) + 0xc, 0xdf },
  296. { ADAU1373_DRC(2) + 0xd, 0x20 },
  297. { ADAU1373_DRC(2) + 0xe, 0x00 },
  298. { ADAU1373_DRC(2) + 0xf, 0x00 },
  299. { ADAU1373_3D_CTRL1, 0x00 },
  300. { ADAU1373_3D_CTRL2, 0x00 },
  301. { ADAU1373_FDSP_SEL1, 0x00 },
  302. { ADAU1373_FDSP_SEL2, 0x00 },
  303. { ADAU1373_FDSP_SEL2, 0x00 },
  304. { ADAU1373_FDSP_SEL4, 0x00 },
  305. { ADAU1373_DIGMICCTRL, 0x00 },
  306. { ADAU1373_DIGEN, 0x00 },
  307. };
  308. static const DECLARE_TLV_DB_RANGE(adau1373_out_tlv,
  309. 0, 7, TLV_DB_SCALE_ITEM(-7900, 400, 1),
  310. 8, 15, TLV_DB_SCALE_ITEM(-4700, 300, 0),
  311. 16, 23, TLV_DB_SCALE_ITEM(-2300, 200, 0),
  312. 24, 31, TLV_DB_SCALE_ITEM(-700, 100, 0)
  313. );
  314. static const DECLARE_TLV_DB_MINMAX(adau1373_digital_tlv, -9563, 0);
  315. static const DECLARE_TLV_DB_SCALE(adau1373_in_pga_tlv, -1300, 100, 1);
  316. static const DECLARE_TLV_DB_SCALE(adau1373_ep_tlv, -600, 600, 1);
  317. static const DECLARE_TLV_DB_SCALE(adau1373_input_boost_tlv, 0, 2000, 0);
  318. static const DECLARE_TLV_DB_SCALE(adau1373_gain_boost_tlv, 0, 600, 0);
  319. static const DECLARE_TLV_DB_SCALE(adau1373_speaker_boost_tlv, 1200, 600, 0);
  320. static const char *adau1373_fdsp_sel_text[] = {
  321. "None",
  322. "Channel 1",
  323. "Channel 2",
  324. "Channel 3",
  325. "Channel 4",
  326. "Channel 5",
  327. };
  328. static SOC_ENUM_SINGLE_DECL(adau1373_drc1_channel_enum,
  329. ADAU1373_FDSP_SEL1, 4, adau1373_fdsp_sel_text);
  330. static SOC_ENUM_SINGLE_DECL(adau1373_drc2_channel_enum,
  331. ADAU1373_FDSP_SEL1, 0, adau1373_fdsp_sel_text);
  332. static SOC_ENUM_SINGLE_DECL(adau1373_drc3_channel_enum,
  333. ADAU1373_FDSP_SEL2, 0, adau1373_fdsp_sel_text);
  334. static SOC_ENUM_SINGLE_DECL(adau1373_hpf_channel_enum,
  335. ADAU1373_FDSP_SEL3, 0, adau1373_fdsp_sel_text);
  336. static SOC_ENUM_SINGLE_DECL(adau1373_bass_channel_enum,
  337. ADAU1373_FDSP_SEL4, 4, adau1373_fdsp_sel_text);
  338. static const char *adau1373_hpf_cutoff_text[] = {
  339. "3.7Hz", "50Hz", "100Hz", "150Hz", "200Hz", "250Hz", "300Hz", "350Hz",
  340. "400Hz", "450Hz", "500Hz", "550Hz", "600Hz", "650Hz", "700Hz", "750Hz",
  341. "800Hz",
  342. };
  343. static SOC_ENUM_SINGLE_DECL(adau1373_hpf_cutoff_enum,
  344. ADAU1373_HPF_CTRL, 3, adau1373_hpf_cutoff_text);
  345. static const char *adau1373_bass_lpf_cutoff_text[] = {
  346. "801Hz", "1001Hz",
  347. };
  348. static const char *adau1373_bass_clip_level_text[] = {
  349. "0.125", "0.250", "0.370", "0.500", "0.625", "0.750", "0.875",
  350. };
  351. static const unsigned int adau1373_bass_clip_level_values[] = {
  352. 1, 2, 3, 4, 5, 6, 7,
  353. };
  354. static const char *adau1373_bass_hpf_cutoff_text[] = {
  355. "158Hz", "232Hz", "347Hz", "520Hz",
  356. };
  357. static const DECLARE_TLV_DB_RANGE(adau1373_bass_tlv,
  358. 0, 2, TLV_DB_SCALE_ITEM(-600, 600, 1),
  359. 3, 4, TLV_DB_SCALE_ITEM(950, 250, 0),
  360. 5, 7, TLV_DB_SCALE_ITEM(1400, 150, 0)
  361. );
  362. static SOC_ENUM_SINGLE_DECL(adau1373_bass_lpf_cutoff_enum,
  363. ADAU1373_BASS1, 5, adau1373_bass_lpf_cutoff_text);
  364. static SOC_VALUE_ENUM_SINGLE_DECL(adau1373_bass_clip_level_enum,
  365. ADAU1373_BASS1, 2, 7, adau1373_bass_clip_level_text,
  366. adau1373_bass_clip_level_values);
  367. static SOC_ENUM_SINGLE_DECL(adau1373_bass_hpf_cutoff_enum,
  368. ADAU1373_BASS1, 0, adau1373_bass_hpf_cutoff_text);
  369. static const char *adau1373_3d_level_text[] = {
  370. "0%", "6.67%", "13.33%", "20%", "26.67%", "33.33%",
  371. "40%", "46.67%", "53.33%", "60%", "66.67%", "73.33%",
  372. "80%", "86.67", "99.33%", "100%"
  373. };
  374. static const char *adau1373_3d_cutoff_text[] = {
  375. "No 3D", "0.03125 fs", "0.04583 fs", "0.075 fs", "0.11458 fs",
  376. "0.16875 fs", "0.27083 fs"
  377. };
  378. static SOC_ENUM_SINGLE_DECL(adau1373_3d_level_enum,
  379. ADAU1373_3D_CTRL1, 4, adau1373_3d_level_text);
  380. static SOC_ENUM_SINGLE_DECL(adau1373_3d_cutoff_enum,
  381. ADAU1373_3D_CTRL1, 0, adau1373_3d_cutoff_text);
  382. static const DECLARE_TLV_DB_RANGE(adau1373_3d_tlv,
  383. 0, 0, TLV_DB_SCALE_ITEM(0, 0, 0),
  384. 1, 7, TLV_DB_LINEAR_ITEM(-1800, -120)
  385. );
  386. static const char *adau1373_lr_mux_text[] = {
  387. "Mute",
  388. "Right Channel (L+R)",
  389. "Left Channel (L+R)",
  390. "Stereo",
  391. };
  392. static SOC_ENUM_SINGLE_DECL(adau1373_lineout1_lr_mux_enum,
  393. ADAU1373_OUTPUT_CTRL, 4, adau1373_lr_mux_text);
  394. static SOC_ENUM_SINGLE_DECL(adau1373_lineout2_lr_mux_enum,
  395. ADAU1373_OUTPUT_CTRL, 6, adau1373_lr_mux_text);
  396. static SOC_ENUM_SINGLE_DECL(adau1373_speaker_lr_mux_enum,
  397. ADAU1373_LS_CTRL, 4, adau1373_lr_mux_text);
  398. static const struct snd_kcontrol_new adau1373_controls[] = {
  399. SOC_DOUBLE_R_TLV("AIF1 Capture Volume", ADAU1373_DAI_RECL_VOL(0),
  400. ADAU1373_DAI_RECR_VOL(0), 0, 0xff, 1, adau1373_digital_tlv),
  401. SOC_DOUBLE_R_TLV("AIF2 Capture Volume", ADAU1373_DAI_RECL_VOL(1),
  402. ADAU1373_DAI_RECR_VOL(1), 0, 0xff, 1, adau1373_digital_tlv),
  403. SOC_DOUBLE_R_TLV("AIF3 Capture Volume", ADAU1373_DAI_RECL_VOL(2),
  404. ADAU1373_DAI_RECR_VOL(2), 0, 0xff, 1, adau1373_digital_tlv),
  405. SOC_DOUBLE_R_TLV("ADC Capture Volume", ADAU1373_ADC_RECL_VOL,
  406. ADAU1373_ADC_RECR_VOL, 0, 0xff, 1, adau1373_digital_tlv),
  407. SOC_DOUBLE_R_TLV("DMIC Capture Volume", ADAU1373_DMIC_RECL_VOL,
  408. ADAU1373_DMIC_RECR_VOL, 0, 0xff, 1, adau1373_digital_tlv),
  409. SOC_DOUBLE_R_TLV("AIF1 Playback Volume", ADAU1373_DAI_PBL_VOL(0),
  410. ADAU1373_DAI_PBR_VOL(0), 0, 0xff, 1, adau1373_digital_tlv),
  411. SOC_DOUBLE_R_TLV("AIF2 Playback Volume", ADAU1373_DAI_PBL_VOL(1),
  412. ADAU1373_DAI_PBR_VOL(1), 0, 0xff, 1, adau1373_digital_tlv),
  413. SOC_DOUBLE_R_TLV("AIF3 Playback Volume", ADAU1373_DAI_PBL_VOL(2),
  414. ADAU1373_DAI_PBR_VOL(2), 0, 0xff, 1, adau1373_digital_tlv),
  415. SOC_DOUBLE_R_TLV("DAC1 Playback Volume", ADAU1373_DAC1_PBL_VOL,
  416. ADAU1373_DAC1_PBR_VOL, 0, 0xff, 1, adau1373_digital_tlv),
  417. SOC_DOUBLE_R_TLV("DAC2 Playback Volume", ADAU1373_DAC2_PBL_VOL,
  418. ADAU1373_DAC2_PBR_VOL, 0, 0xff, 1, adau1373_digital_tlv),
  419. SOC_DOUBLE_R_TLV("Lineout1 Playback Volume", ADAU1373_LLINE_OUT(0),
  420. ADAU1373_RLINE_OUT(0), 0, 0x1f, 0, adau1373_out_tlv),
  421. SOC_DOUBLE_R_TLV("Speaker Playback Volume", ADAU1373_LSPK_OUT,
  422. ADAU1373_RSPK_OUT, 0, 0x1f, 0, adau1373_out_tlv),
  423. SOC_DOUBLE_R_TLV("Headphone Playback Volume", ADAU1373_LHP_OUT,
  424. ADAU1373_RHP_OUT, 0, 0x1f, 0, adau1373_out_tlv),
  425. SOC_DOUBLE_R_TLV("Input 1 Capture Volume", ADAU1373_AINL_CTRL(0),
  426. ADAU1373_AINR_CTRL(0), 0, 0x1f, 0, adau1373_in_pga_tlv),
  427. SOC_DOUBLE_R_TLV("Input 2 Capture Volume", ADAU1373_AINL_CTRL(1),
  428. ADAU1373_AINR_CTRL(1), 0, 0x1f, 0, adau1373_in_pga_tlv),
  429. SOC_DOUBLE_R_TLV("Input 3 Capture Volume", ADAU1373_AINL_CTRL(2),
  430. ADAU1373_AINR_CTRL(2), 0, 0x1f, 0, adau1373_in_pga_tlv),
  431. SOC_DOUBLE_R_TLV("Input 4 Capture Volume", ADAU1373_AINL_CTRL(3),
  432. ADAU1373_AINR_CTRL(3), 0, 0x1f, 0, adau1373_in_pga_tlv),
  433. SOC_SINGLE_TLV("Earpiece Playback Volume", ADAU1373_EP_CTRL, 0, 3, 0,
  434. adau1373_ep_tlv),
  435. SOC_DOUBLE_TLV("AIF3 Boost Playback Volume", ADAU1373_VOL_GAIN1, 4, 5,
  436. 1, 0, adau1373_gain_boost_tlv),
  437. SOC_DOUBLE_TLV("AIF2 Boost Playback Volume", ADAU1373_VOL_GAIN1, 2, 3,
  438. 1, 0, adau1373_gain_boost_tlv),
  439. SOC_DOUBLE_TLV("AIF1 Boost Playback Volume", ADAU1373_VOL_GAIN1, 0, 1,
  440. 1, 0, adau1373_gain_boost_tlv),
  441. SOC_DOUBLE_TLV("AIF3 Boost Capture Volume", ADAU1373_VOL_GAIN2, 4, 5,
  442. 1, 0, adau1373_gain_boost_tlv),
  443. SOC_DOUBLE_TLV("AIF2 Boost Capture Volume", ADAU1373_VOL_GAIN2, 2, 3,
  444. 1, 0, adau1373_gain_boost_tlv),
  445. SOC_DOUBLE_TLV("AIF1 Boost Capture Volume", ADAU1373_VOL_GAIN2, 0, 1,
  446. 1, 0, adau1373_gain_boost_tlv),
  447. SOC_DOUBLE_TLV("DMIC Boost Capture Volume", ADAU1373_VOL_GAIN3, 6, 7,
  448. 1, 0, adau1373_gain_boost_tlv),
  449. SOC_DOUBLE_TLV("ADC Boost Capture Volume", ADAU1373_VOL_GAIN3, 4, 5,
  450. 1, 0, adau1373_gain_boost_tlv),
  451. SOC_DOUBLE_TLV("DAC2 Boost Playback Volume", ADAU1373_VOL_GAIN3, 2, 3,
  452. 1, 0, adau1373_gain_boost_tlv),
  453. SOC_DOUBLE_TLV("DAC1 Boost Playback Volume", ADAU1373_VOL_GAIN3, 0, 1,
  454. 1, 0, adau1373_gain_boost_tlv),
  455. SOC_DOUBLE_TLV("Input 1 Boost Capture Volume", ADAU1373_ADC_GAIN, 0, 4,
  456. 1, 0, adau1373_input_boost_tlv),
  457. SOC_DOUBLE_TLV("Input 2 Boost Capture Volume", ADAU1373_ADC_GAIN, 1, 5,
  458. 1, 0, adau1373_input_boost_tlv),
  459. SOC_DOUBLE_TLV("Input 3 Boost Capture Volume", ADAU1373_ADC_GAIN, 2, 6,
  460. 1, 0, adau1373_input_boost_tlv),
  461. SOC_DOUBLE_TLV("Input 4 Boost Capture Volume", ADAU1373_ADC_GAIN, 3, 7,
  462. 1, 0, adau1373_input_boost_tlv),
  463. SOC_DOUBLE_TLV("Speaker Boost Playback Volume", ADAU1373_LS_CTRL, 2, 3,
  464. 1, 0, adau1373_speaker_boost_tlv),
  465. SOC_ENUM("Lineout1 LR Mux", adau1373_lineout1_lr_mux_enum),
  466. SOC_ENUM("Speaker LR Mux", adau1373_speaker_lr_mux_enum),
  467. SOC_ENUM("HPF Cutoff", adau1373_hpf_cutoff_enum),
  468. SOC_DOUBLE("HPF Switch", ADAU1373_HPF_CTRL, 1, 0, 1, 0),
  469. SOC_ENUM("HPF Channel", adau1373_hpf_channel_enum),
  470. SOC_ENUM("Bass HPF Cutoff", adau1373_bass_hpf_cutoff_enum),
  471. SOC_ENUM("Bass Clip Level Threshold", adau1373_bass_clip_level_enum),
  472. SOC_ENUM("Bass LPF Cutoff", adau1373_bass_lpf_cutoff_enum),
  473. SOC_DOUBLE("Bass Playback Switch", ADAU1373_BASS2, 0, 1, 1, 0),
  474. SOC_SINGLE_TLV("Bass Playback Volume", ADAU1373_BASS2, 2, 7, 0,
  475. adau1373_bass_tlv),
  476. SOC_ENUM("Bass Channel", adau1373_bass_channel_enum),
  477. SOC_ENUM("3D Freq", adau1373_3d_cutoff_enum),
  478. SOC_ENUM("3D Level", adau1373_3d_level_enum),
  479. SOC_SINGLE("3D Playback Switch", ADAU1373_3D_CTRL2, 0, 1, 0),
  480. SOC_SINGLE_TLV("3D Playback Volume", ADAU1373_3D_CTRL2, 2, 7, 0,
  481. adau1373_3d_tlv),
  482. SOC_ENUM("3D Channel", adau1373_bass_channel_enum),
  483. SOC_SINGLE("Zero Cross Switch", ADAU1373_PWDN_CTRL3, 7, 1, 0),
  484. };
  485. static const struct snd_kcontrol_new adau1373_lineout2_controls[] = {
  486. SOC_DOUBLE_R_TLV("Lineout2 Playback Volume", ADAU1373_LLINE_OUT(1),
  487. ADAU1373_RLINE_OUT(1), 0, 0x1f, 0, adau1373_out_tlv),
  488. SOC_ENUM("Lineout2 LR Mux", adau1373_lineout2_lr_mux_enum),
  489. };
  490. static const struct snd_kcontrol_new adau1373_drc_controls[] = {
  491. SOC_ENUM("DRC1 Channel", adau1373_drc1_channel_enum),
  492. SOC_ENUM("DRC2 Channel", adau1373_drc2_channel_enum),
  493. SOC_ENUM("DRC3 Channel", adau1373_drc3_channel_enum),
  494. };
  495. static int adau1373_pll_event(struct snd_soc_dapm_widget *w,
  496. struct snd_kcontrol *kcontrol, int event)
  497. {
  498. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  499. struct adau1373 *adau1373 = snd_soc_codec_get_drvdata(codec);
  500. unsigned int pll_id = w->name[3] - '1';
  501. unsigned int val;
  502. if (SND_SOC_DAPM_EVENT_ON(event))
  503. val = ADAU1373_PLL_CTRL6_PLL_EN;
  504. else
  505. val = 0;
  506. regmap_update_bits(adau1373->regmap, ADAU1373_PLL_CTRL6(pll_id),
  507. ADAU1373_PLL_CTRL6_PLL_EN, val);
  508. if (SND_SOC_DAPM_EVENT_ON(event))
  509. mdelay(5);
  510. return 0;
  511. }
  512. static const char *adau1373_decimator_text[] = {
  513. "ADC",
  514. "DMIC1",
  515. };
  516. static SOC_ENUM_SINGLE_VIRT_DECL(adau1373_decimator_enum,
  517. adau1373_decimator_text);
  518. static const struct snd_kcontrol_new adau1373_decimator_mux =
  519. SOC_DAPM_ENUM("Decimator Mux", adau1373_decimator_enum);
  520. static const struct snd_kcontrol_new adau1373_left_adc_mixer_controls[] = {
  521. SOC_DAPM_SINGLE("DAC1 Switch", ADAU1373_LADC_MIXER, 4, 1, 0),
  522. SOC_DAPM_SINGLE("Input 4 Switch", ADAU1373_LADC_MIXER, 3, 1, 0),
  523. SOC_DAPM_SINGLE("Input 3 Switch", ADAU1373_LADC_MIXER, 2, 1, 0),
  524. SOC_DAPM_SINGLE("Input 2 Switch", ADAU1373_LADC_MIXER, 1, 1, 0),
  525. SOC_DAPM_SINGLE("Input 1 Switch", ADAU1373_LADC_MIXER, 0, 1, 0),
  526. };
  527. static const struct snd_kcontrol_new adau1373_right_adc_mixer_controls[] = {
  528. SOC_DAPM_SINGLE("DAC1 Switch", ADAU1373_RADC_MIXER, 4, 1, 0),
  529. SOC_DAPM_SINGLE("Input 4 Switch", ADAU1373_RADC_MIXER, 3, 1, 0),
  530. SOC_DAPM_SINGLE("Input 3 Switch", ADAU1373_RADC_MIXER, 2, 1, 0),
  531. SOC_DAPM_SINGLE("Input 2 Switch", ADAU1373_RADC_MIXER, 1, 1, 0),
  532. SOC_DAPM_SINGLE("Input 1 Switch", ADAU1373_RADC_MIXER, 0, 1, 0),
  533. };
  534. #define DECLARE_ADAU1373_OUTPUT_MIXER_CTRLS(_name, _reg) \
  535. const struct snd_kcontrol_new _name[] = { \
  536. SOC_DAPM_SINGLE("Left DAC2 Switch", _reg, 7, 1, 0), \
  537. SOC_DAPM_SINGLE("Right DAC2 Switch", _reg, 6, 1, 0), \
  538. SOC_DAPM_SINGLE("Left DAC1 Switch", _reg, 5, 1, 0), \
  539. SOC_DAPM_SINGLE("Right DAC1 Switch", _reg, 4, 1, 0), \
  540. SOC_DAPM_SINGLE("Input 4 Bypass Switch", _reg, 3, 1, 0), \
  541. SOC_DAPM_SINGLE("Input 3 Bypass Switch", _reg, 2, 1, 0), \
  542. SOC_DAPM_SINGLE("Input 2 Bypass Switch", _reg, 1, 1, 0), \
  543. SOC_DAPM_SINGLE("Input 1 Bypass Switch", _reg, 0, 1, 0), \
  544. }
  545. static DECLARE_ADAU1373_OUTPUT_MIXER_CTRLS(adau1373_left_line1_mixer_controls,
  546. ADAU1373_LLINE1_MIX);
  547. static DECLARE_ADAU1373_OUTPUT_MIXER_CTRLS(adau1373_right_line1_mixer_controls,
  548. ADAU1373_RLINE1_MIX);
  549. static DECLARE_ADAU1373_OUTPUT_MIXER_CTRLS(adau1373_left_line2_mixer_controls,
  550. ADAU1373_LLINE2_MIX);
  551. static DECLARE_ADAU1373_OUTPUT_MIXER_CTRLS(adau1373_right_line2_mixer_controls,
  552. ADAU1373_RLINE2_MIX);
  553. static DECLARE_ADAU1373_OUTPUT_MIXER_CTRLS(adau1373_left_spk_mixer_controls,
  554. ADAU1373_LSPK_MIX);
  555. static DECLARE_ADAU1373_OUTPUT_MIXER_CTRLS(adau1373_right_spk_mixer_controls,
  556. ADAU1373_RSPK_MIX);
  557. static DECLARE_ADAU1373_OUTPUT_MIXER_CTRLS(adau1373_ep_mixer_controls,
  558. ADAU1373_EP_MIX);
  559. static const struct snd_kcontrol_new adau1373_left_hp_mixer_controls[] = {
  560. SOC_DAPM_SINGLE("Left DAC1 Switch", ADAU1373_LHP_MIX, 5, 1, 0),
  561. SOC_DAPM_SINGLE("Left DAC2 Switch", ADAU1373_LHP_MIX, 4, 1, 0),
  562. SOC_DAPM_SINGLE("Input 4 Bypass Switch", ADAU1373_LHP_MIX, 3, 1, 0),
  563. SOC_DAPM_SINGLE("Input 3 Bypass Switch", ADAU1373_LHP_MIX, 2, 1, 0),
  564. SOC_DAPM_SINGLE("Input 2 Bypass Switch", ADAU1373_LHP_MIX, 1, 1, 0),
  565. SOC_DAPM_SINGLE("Input 1 Bypass Switch", ADAU1373_LHP_MIX, 0, 1, 0),
  566. };
  567. static const struct snd_kcontrol_new adau1373_right_hp_mixer_controls[] = {
  568. SOC_DAPM_SINGLE("Right DAC1 Switch", ADAU1373_RHP_MIX, 5, 1, 0),
  569. SOC_DAPM_SINGLE("Right DAC2 Switch", ADAU1373_RHP_MIX, 4, 1, 0),
  570. SOC_DAPM_SINGLE("Input 4 Bypass Switch", ADAU1373_RHP_MIX, 3, 1, 0),
  571. SOC_DAPM_SINGLE("Input 3 Bypass Switch", ADAU1373_RHP_MIX, 2, 1, 0),
  572. SOC_DAPM_SINGLE("Input 2 Bypass Switch", ADAU1373_RHP_MIX, 1, 1, 0),
  573. SOC_DAPM_SINGLE("Input 1 Bypass Switch", ADAU1373_RHP_MIX, 0, 1, 0),
  574. };
  575. #define DECLARE_ADAU1373_DSP_CHANNEL_MIXER_CTRLS(_name, _reg) \
  576. const struct snd_kcontrol_new _name[] = { \
  577. SOC_DAPM_SINGLE("DMIC2 Swapped Switch", _reg, 6, 1, 0), \
  578. SOC_DAPM_SINGLE("DMIC2 Switch", _reg, 5, 1, 0), \
  579. SOC_DAPM_SINGLE("ADC/DMIC1 Swapped Switch", _reg, 4, 1, 0), \
  580. SOC_DAPM_SINGLE("ADC/DMIC1 Switch", _reg, 3, 1, 0), \
  581. SOC_DAPM_SINGLE("AIF3 Switch", _reg, 2, 1, 0), \
  582. SOC_DAPM_SINGLE("AIF2 Switch", _reg, 1, 1, 0), \
  583. SOC_DAPM_SINGLE("AIF1 Switch", _reg, 0, 1, 0), \
  584. }
  585. static DECLARE_ADAU1373_DSP_CHANNEL_MIXER_CTRLS(adau1373_dsp_channel1_mixer_controls,
  586. ADAU1373_DIN_MIX_CTRL(0));
  587. static DECLARE_ADAU1373_DSP_CHANNEL_MIXER_CTRLS(adau1373_dsp_channel2_mixer_controls,
  588. ADAU1373_DIN_MIX_CTRL(1));
  589. static DECLARE_ADAU1373_DSP_CHANNEL_MIXER_CTRLS(adau1373_dsp_channel3_mixer_controls,
  590. ADAU1373_DIN_MIX_CTRL(2));
  591. static DECLARE_ADAU1373_DSP_CHANNEL_MIXER_CTRLS(adau1373_dsp_channel4_mixer_controls,
  592. ADAU1373_DIN_MIX_CTRL(3));
  593. static DECLARE_ADAU1373_DSP_CHANNEL_MIXER_CTRLS(adau1373_dsp_channel5_mixer_controls,
  594. ADAU1373_DIN_MIX_CTRL(4));
  595. #define DECLARE_ADAU1373_DSP_OUTPUT_MIXER_CTRLS(_name, _reg) \
  596. const struct snd_kcontrol_new _name[] = { \
  597. SOC_DAPM_SINGLE("DSP Channel5 Switch", _reg, 4, 1, 0), \
  598. SOC_DAPM_SINGLE("DSP Channel4 Switch", _reg, 3, 1, 0), \
  599. SOC_DAPM_SINGLE("DSP Channel3 Switch", _reg, 2, 1, 0), \
  600. SOC_DAPM_SINGLE("DSP Channel2 Switch", _reg, 1, 1, 0), \
  601. SOC_DAPM_SINGLE("DSP Channel1 Switch", _reg, 0, 1, 0), \
  602. }
  603. static DECLARE_ADAU1373_DSP_OUTPUT_MIXER_CTRLS(adau1373_aif1_mixer_controls,
  604. ADAU1373_DOUT_MIX_CTRL(0));
  605. static DECLARE_ADAU1373_DSP_OUTPUT_MIXER_CTRLS(adau1373_aif2_mixer_controls,
  606. ADAU1373_DOUT_MIX_CTRL(1));
  607. static DECLARE_ADAU1373_DSP_OUTPUT_MIXER_CTRLS(adau1373_aif3_mixer_controls,
  608. ADAU1373_DOUT_MIX_CTRL(2));
  609. static DECLARE_ADAU1373_DSP_OUTPUT_MIXER_CTRLS(adau1373_dac1_mixer_controls,
  610. ADAU1373_DOUT_MIX_CTRL(3));
  611. static DECLARE_ADAU1373_DSP_OUTPUT_MIXER_CTRLS(adau1373_dac2_mixer_controls,
  612. ADAU1373_DOUT_MIX_CTRL(4));
  613. static const struct snd_soc_dapm_widget adau1373_dapm_widgets[] = {
  614. /* Datasheet claims Left ADC is bit 6 and Right ADC is bit 7, but that
  615. * doesn't seem to be the case. */
  616. SND_SOC_DAPM_ADC("Left ADC", NULL, ADAU1373_PWDN_CTRL1, 7, 0),
  617. SND_SOC_DAPM_ADC("Right ADC", NULL, ADAU1373_PWDN_CTRL1, 6, 0),
  618. SND_SOC_DAPM_ADC("DMIC1", NULL, ADAU1373_DIGMICCTRL, 0, 0),
  619. SND_SOC_DAPM_ADC("DMIC2", NULL, ADAU1373_DIGMICCTRL, 2, 0),
  620. SND_SOC_DAPM_MUX("Decimator Mux", SND_SOC_NOPM, 0, 0,
  621. &adau1373_decimator_mux),
  622. SND_SOC_DAPM_SUPPLY("MICBIAS2", ADAU1373_PWDN_CTRL1, 5, 0, NULL, 0),
  623. SND_SOC_DAPM_SUPPLY("MICBIAS1", ADAU1373_PWDN_CTRL1, 4, 0, NULL, 0),
  624. SND_SOC_DAPM_PGA("IN4PGA", ADAU1373_PWDN_CTRL1, 3, 0, NULL, 0),
  625. SND_SOC_DAPM_PGA("IN3PGA", ADAU1373_PWDN_CTRL1, 2, 0, NULL, 0),
  626. SND_SOC_DAPM_PGA("IN2PGA", ADAU1373_PWDN_CTRL1, 1, 0, NULL, 0),
  627. SND_SOC_DAPM_PGA("IN1PGA", ADAU1373_PWDN_CTRL1, 0, 0, NULL, 0),
  628. SND_SOC_DAPM_DAC("Left DAC2", NULL, ADAU1373_PWDN_CTRL2, 7, 0),
  629. SND_SOC_DAPM_DAC("Right DAC2", NULL, ADAU1373_PWDN_CTRL2, 6, 0),
  630. SND_SOC_DAPM_DAC("Left DAC1", NULL, ADAU1373_PWDN_CTRL2, 5, 0),
  631. SND_SOC_DAPM_DAC("Right DAC1", NULL, ADAU1373_PWDN_CTRL2, 4, 0),
  632. SOC_MIXER_ARRAY("Left ADC Mixer", SND_SOC_NOPM, 0, 0,
  633. adau1373_left_adc_mixer_controls),
  634. SOC_MIXER_ARRAY("Right ADC Mixer", SND_SOC_NOPM, 0, 0,
  635. adau1373_right_adc_mixer_controls),
  636. SOC_MIXER_ARRAY("Left Lineout2 Mixer", ADAU1373_PWDN_CTRL2, 3, 0,
  637. adau1373_left_line2_mixer_controls),
  638. SOC_MIXER_ARRAY("Right Lineout2 Mixer", ADAU1373_PWDN_CTRL2, 2, 0,
  639. adau1373_right_line2_mixer_controls),
  640. SOC_MIXER_ARRAY("Left Lineout1 Mixer", ADAU1373_PWDN_CTRL2, 1, 0,
  641. adau1373_left_line1_mixer_controls),
  642. SOC_MIXER_ARRAY("Right Lineout1 Mixer", ADAU1373_PWDN_CTRL2, 0, 0,
  643. adau1373_right_line1_mixer_controls),
  644. SOC_MIXER_ARRAY("Earpiece Mixer", ADAU1373_PWDN_CTRL3, 4, 0,
  645. adau1373_ep_mixer_controls),
  646. SOC_MIXER_ARRAY("Left Speaker Mixer", ADAU1373_PWDN_CTRL3, 3, 0,
  647. adau1373_left_spk_mixer_controls),
  648. SOC_MIXER_ARRAY("Right Speaker Mixer", ADAU1373_PWDN_CTRL3, 2, 0,
  649. adau1373_right_spk_mixer_controls),
  650. SOC_MIXER_ARRAY("Left Headphone Mixer", SND_SOC_NOPM, 0, 0,
  651. adau1373_left_hp_mixer_controls),
  652. SOC_MIXER_ARRAY("Right Headphone Mixer", SND_SOC_NOPM, 0, 0,
  653. adau1373_right_hp_mixer_controls),
  654. SND_SOC_DAPM_SUPPLY("Headphone Enable", ADAU1373_PWDN_CTRL3, 1, 0,
  655. NULL, 0),
  656. SND_SOC_DAPM_SUPPLY("AIF1 CLK", ADAU1373_SRC_DAI_CTRL(0), 0, 0,
  657. NULL, 0),
  658. SND_SOC_DAPM_SUPPLY("AIF2 CLK", ADAU1373_SRC_DAI_CTRL(1), 0, 0,
  659. NULL, 0),
  660. SND_SOC_DAPM_SUPPLY("AIF3 CLK", ADAU1373_SRC_DAI_CTRL(2), 0, 0,
  661. NULL, 0),
  662. SND_SOC_DAPM_SUPPLY("AIF1 IN SRC", ADAU1373_SRC_DAI_CTRL(0), 2, 0,
  663. NULL, 0),
  664. SND_SOC_DAPM_SUPPLY("AIF1 OUT SRC", ADAU1373_SRC_DAI_CTRL(0), 1, 0,
  665. NULL, 0),
  666. SND_SOC_DAPM_SUPPLY("AIF2 IN SRC", ADAU1373_SRC_DAI_CTRL(1), 2, 0,
  667. NULL, 0),
  668. SND_SOC_DAPM_SUPPLY("AIF2 OUT SRC", ADAU1373_SRC_DAI_CTRL(1), 1, 0,
  669. NULL, 0),
  670. SND_SOC_DAPM_SUPPLY("AIF3 IN SRC", ADAU1373_SRC_DAI_CTRL(2), 2, 0,
  671. NULL, 0),
  672. SND_SOC_DAPM_SUPPLY("AIF3 OUT SRC", ADAU1373_SRC_DAI_CTRL(2), 1, 0,
  673. NULL, 0),
  674. SND_SOC_DAPM_AIF_IN("AIF1 IN", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  675. SND_SOC_DAPM_AIF_OUT("AIF1 OUT", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  676. SND_SOC_DAPM_AIF_IN("AIF2 IN", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
  677. SND_SOC_DAPM_AIF_OUT("AIF2 OUT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
  678. SND_SOC_DAPM_AIF_IN("AIF3 IN", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
  679. SND_SOC_DAPM_AIF_OUT("AIF3 OUT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
  680. SOC_MIXER_ARRAY("DSP Channel1 Mixer", SND_SOC_NOPM, 0, 0,
  681. adau1373_dsp_channel1_mixer_controls),
  682. SOC_MIXER_ARRAY("DSP Channel2 Mixer", SND_SOC_NOPM, 0, 0,
  683. adau1373_dsp_channel2_mixer_controls),
  684. SOC_MIXER_ARRAY("DSP Channel3 Mixer", SND_SOC_NOPM, 0, 0,
  685. adau1373_dsp_channel3_mixer_controls),
  686. SOC_MIXER_ARRAY("DSP Channel4 Mixer", SND_SOC_NOPM, 0, 0,
  687. adau1373_dsp_channel4_mixer_controls),
  688. SOC_MIXER_ARRAY("DSP Channel5 Mixer", SND_SOC_NOPM, 0, 0,
  689. adau1373_dsp_channel5_mixer_controls),
  690. SOC_MIXER_ARRAY("AIF1 Mixer", SND_SOC_NOPM, 0, 0,
  691. adau1373_aif1_mixer_controls),
  692. SOC_MIXER_ARRAY("AIF2 Mixer", SND_SOC_NOPM, 0, 0,
  693. adau1373_aif2_mixer_controls),
  694. SOC_MIXER_ARRAY("AIF3 Mixer", SND_SOC_NOPM, 0, 0,
  695. adau1373_aif3_mixer_controls),
  696. SOC_MIXER_ARRAY("DAC1 Mixer", SND_SOC_NOPM, 0, 0,
  697. adau1373_dac1_mixer_controls),
  698. SOC_MIXER_ARRAY("DAC2 Mixer", SND_SOC_NOPM, 0, 0,
  699. adau1373_dac2_mixer_controls),
  700. SND_SOC_DAPM_SUPPLY("DSP", ADAU1373_DIGEN, 4, 0, NULL, 0),
  701. SND_SOC_DAPM_SUPPLY("Recording Engine B", ADAU1373_DIGEN, 3, 0, NULL, 0),
  702. SND_SOC_DAPM_SUPPLY("Recording Engine A", ADAU1373_DIGEN, 2, 0, NULL, 0),
  703. SND_SOC_DAPM_SUPPLY("Playback Engine B", ADAU1373_DIGEN, 1, 0, NULL, 0),
  704. SND_SOC_DAPM_SUPPLY("Playback Engine A", ADAU1373_DIGEN, 0, 0, NULL, 0),
  705. SND_SOC_DAPM_SUPPLY("PLL1", SND_SOC_NOPM, 0, 0, adau1373_pll_event,
  706. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  707. SND_SOC_DAPM_SUPPLY("PLL2", SND_SOC_NOPM, 0, 0, adau1373_pll_event,
  708. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  709. SND_SOC_DAPM_SUPPLY("SYSCLK1", ADAU1373_CLK_SRC_DIV(0), 7, 0, NULL, 0),
  710. SND_SOC_DAPM_SUPPLY("SYSCLK2", ADAU1373_CLK_SRC_DIV(1), 7, 0, NULL, 0),
  711. SND_SOC_DAPM_INPUT("AIN1L"),
  712. SND_SOC_DAPM_INPUT("AIN1R"),
  713. SND_SOC_DAPM_INPUT("AIN2L"),
  714. SND_SOC_DAPM_INPUT("AIN2R"),
  715. SND_SOC_DAPM_INPUT("AIN3L"),
  716. SND_SOC_DAPM_INPUT("AIN3R"),
  717. SND_SOC_DAPM_INPUT("AIN4L"),
  718. SND_SOC_DAPM_INPUT("AIN4R"),
  719. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  720. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  721. SND_SOC_DAPM_OUTPUT("LOUT1L"),
  722. SND_SOC_DAPM_OUTPUT("LOUT1R"),
  723. SND_SOC_DAPM_OUTPUT("LOUT2L"),
  724. SND_SOC_DAPM_OUTPUT("LOUT2R"),
  725. SND_SOC_DAPM_OUTPUT("HPL"),
  726. SND_SOC_DAPM_OUTPUT("HPR"),
  727. SND_SOC_DAPM_OUTPUT("SPKL"),
  728. SND_SOC_DAPM_OUTPUT("SPKR"),
  729. SND_SOC_DAPM_OUTPUT("EP"),
  730. };
  731. static int adau1373_check_aif_clk(struct snd_soc_dapm_widget *source,
  732. struct snd_soc_dapm_widget *sink)
  733. {
  734. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(source->dapm);
  735. struct adau1373 *adau1373 = snd_soc_codec_get_drvdata(codec);
  736. unsigned int dai;
  737. const char *clk;
  738. dai = sink->name[3] - '1';
  739. if (!adau1373->dais[dai].master)
  740. return 0;
  741. if (adau1373->dais[dai].clk_src == ADAU1373_CLK_SRC_PLL1)
  742. clk = "SYSCLK1";
  743. else
  744. clk = "SYSCLK2";
  745. return strcmp(source->name, clk) == 0;
  746. }
  747. static int adau1373_check_src(struct snd_soc_dapm_widget *source,
  748. struct snd_soc_dapm_widget *sink)
  749. {
  750. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(source->dapm);
  751. struct adau1373 *adau1373 = snd_soc_codec_get_drvdata(codec);
  752. unsigned int dai;
  753. dai = sink->name[3] - '1';
  754. return adau1373->dais[dai].enable_src;
  755. }
  756. #define DSP_CHANNEL_MIXER_ROUTES(_sink) \
  757. { _sink, "DMIC2 Swapped Switch", "DMIC2" }, \
  758. { _sink, "DMIC2 Switch", "DMIC2" }, \
  759. { _sink, "ADC/DMIC1 Swapped Switch", "Decimator Mux" }, \
  760. { _sink, "ADC/DMIC1 Switch", "Decimator Mux" }, \
  761. { _sink, "AIF1 Switch", "AIF1 IN" }, \
  762. { _sink, "AIF2 Switch", "AIF2 IN" }, \
  763. { _sink, "AIF3 Switch", "AIF3 IN" }
  764. #define DSP_OUTPUT_MIXER_ROUTES(_sink) \
  765. { _sink, "DSP Channel1 Switch", "DSP Channel1 Mixer" }, \
  766. { _sink, "DSP Channel2 Switch", "DSP Channel2 Mixer" }, \
  767. { _sink, "DSP Channel3 Switch", "DSP Channel3 Mixer" }, \
  768. { _sink, "DSP Channel4 Switch", "DSP Channel4 Mixer" }, \
  769. { _sink, "DSP Channel5 Switch", "DSP Channel5 Mixer" }
  770. #define LEFT_OUTPUT_MIXER_ROUTES(_sink) \
  771. { _sink, "Right DAC2 Switch", "Right DAC2" }, \
  772. { _sink, "Left DAC2 Switch", "Left DAC2" }, \
  773. { _sink, "Right DAC1 Switch", "Right DAC1" }, \
  774. { _sink, "Left DAC1 Switch", "Left DAC1" }, \
  775. { _sink, "Input 1 Bypass Switch", "IN1PGA" }, \
  776. { _sink, "Input 2 Bypass Switch", "IN2PGA" }, \
  777. { _sink, "Input 3 Bypass Switch", "IN3PGA" }, \
  778. { _sink, "Input 4 Bypass Switch", "IN4PGA" }
  779. #define RIGHT_OUTPUT_MIXER_ROUTES(_sink) \
  780. { _sink, "Right DAC2 Switch", "Right DAC2" }, \
  781. { _sink, "Left DAC2 Switch", "Left DAC2" }, \
  782. { _sink, "Right DAC1 Switch", "Right DAC1" }, \
  783. { _sink, "Left DAC1 Switch", "Left DAC1" }, \
  784. { _sink, "Input 1 Bypass Switch", "IN1PGA" }, \
  785. { _sink, "Input 2 Bypass Switch", "IN2PGA" }, \
  786. { _sink, "Input 3 Bypass Switch", "IN3PGA" }, \
  787. { _sink, "Input 4 Bypass Switch", "IN4PGA" }
  788. static const struct snd_soc_dapm_route adau1373_dapm_routes[] = {
  789. { "Left ADC Mixer", "DAC1 Switch", "Left DAC1" },
  790. { "Left ADC Mixer", "Input 1 Switch", "IN1PGA" },
  791. { "Left ADC Mixer", "Input 2 Switch", "IN2PGA" },
  792. { "Left ADC Mixer", "Input 3 Switch", "IN3PGA" },
  793. { "Left ADC Mixer", "Input 4 Switch", "IN4PGA" },
  794. { "Right ADC Mixer", "DAC1 Switch", "Right DAC1" },
  795. { "Right ADC Mixer", "Input 1 Switch", "IN1PGA" },
  796. { "Right ADC Mixer", "Input 2 Switch", "IN2PGA" },
  797. { "Right ADC Mixer", "Input 3 Switch", "IN3PGA" },
  798. { "Right ADC Mixer", "Input 4 Switch", "IN4PGA" },
  799. { "Left ADC", NULL, "Left ADC Mixer" },
  800. { "Right ADC", NULL, "Right ADC Mixer" },
  801. { "Decimator Mux", "ADC", "Left ADC" },
  802. { "Decimator Mux", "ADC", "Right ADC" },
  803. { "Decimator Mux", "DMIC1", "DMIC1" },
  804. DSP_CHANNEL_MIXER_ROUTES("DSP Channel1 Mixer"),
  805. DSP_CHANNEL_MIXER_ROUTES("DSP Channel2 Mixer"),
  806. DSP_CHANNEL_MIXER_ROUTES("DSP Channel3 Mixer"),
  807. DSP_CHANNEL_MIXER_ROUTES("DSP Channel4 Mixer"),
  808. DSP_CHANNEL_MIXER_ROUTES("DSP Channel5 Mixer"),
  809. DSP_OUTPUT_MIXER_ROUTES("AIF1 Mixer"),
  810. DSP_OUTPUT_MIXER_ROUTES("AIF2 Mixer"),
  811. DSP_OUTPUT_MIXER_ROUTES("AIF3 Mixer"),
  812. DSP_OUTPUT_MIXER_ROUTES("DAC1 Mixer"),
  813. DSP_OUTPUT_MIXER_ROUTES("DAC2 Mixer"),
  814. { "AIF1 OUT", NULL, "AIF1 Mixer" },
  815. { "AIF2 OUT", NULL, "AIF2 Mixer" },
  816. { "AIF3 OUT", NULL, "AIF3 Mixer" },
  817. { "Left DAC1", NULL, "DAC1 Mixer" },
  818. { "Right DAC1", NULL, "DAC1 Mixer" },
  819. { "Left DAC2", NULL, "DAC2 Mixer" },
  820. { "Right DAC2", NULL, "DAC2 Mixer" },
  821. LEFT_OUTPUT_MIXER_ROUTES("Left Lineout1 Mixer"),
  822. RIGHT_OUTPUT_MIXER_ROUTES("Right Lineout1 Mixer"),
  823. LEFT_OUTPUT_MIXER_ROUTES("Left Lineout2 Mixer"),
  824. RIGHT_OUTPUT_MIXER_ROUTES("Right Lineout2 Mixer"),
  825. LEFT_OUTPUT_MIXER_ROUTES("Left Speaker Mixer"),
  826. RIGHT_OUTPUT_MIXER_ROUTES("Right Speaker Mixer"),
  827. { "Left Headphone Mixer", "Left DAC2 Switch", "Left DAC2" },
  828. { "Left Headphone Mixer", "Left DAC1 Switch", "Left DAC1" },
  829. { "Left Headphone Mixer", "Input 1 Bypass Switch", "IN1PGA" },
  830. { "Left Headphone Mixer", "Input 2 Bypass Switch", "IN2PGA" },
  831. { "Left Headphone Mixer", "Input 3 Bypass Switch", "IN3PGA" },
  832. { "Left Headphone Mixer", "Input 4 Bypass Switch", "IN4PGA" },
  833. { "Right Headphone Mixer", "Right DAC2 Switch", "Right DAC2" },
  834. { "Right Headphone Mixer", "Right DAC1 Switch", "Right DAC1" },
  835. { "Right Headphone Mixer", "Input 1 Bypass Switch", "IN1PGA" },
  836. { "Right Headphone Mixer", "Input 2 Bypass Switch", "IN2PGA" },
  837. { "Right Headphone Mixer", "Input 3 Bypass Switch", "IN3PGA" },
  838. { "Right Headphone Mixer", "Input 4 Bypass Switch", "IN4PGA" },
  839. { "Left Headphone Mixer", NULL, "Headphone Enable" },
  840. { "Right Headphone Mixer", NULL, "Headphone Enable" },
  841. { "Earpiece Mixer", "Right DAC2 Switch", "Right DAC2" },
  842. { "Earpiece Mixer", "Left DAC2 Switch", "Left DAC2" },
  843. { "Earpiece Mixer", "Right DAC1 Switch", "Right DAC1" },
  844. { "Earpiece Mixer", "Left DAC1 Switch", "Left DAC1" },
  845. { "Earpiece Mixer", "Input 1 Bypass Switch", "IN1PGA" },
  846. { "Earpiece Mixer", "Input 2 Bypass Switch", "IN2PGA" },
  847. { "Earpiece Mixer", "Input 3 Bypass Switch", "IN3PGA" },
  848. { "Earpiece Mixer", "Input 4 Bypass Switch", "IN4PGA" },
  849. { "LOUT1L", NULL, "Left Lineout1 Mixer" },
  850. { "LOUT1R", NULL, "Right Lineout1 Mixer" },
  851. { "LOUT2L", NULL, "Left Lineout2 Mixer" },
  852. { "LOUT2R", NULL, "Right Lineout2 Mixer" },
  853. { "SPKL", NULL, "Left Speaker Mixer" },
  854. { "SPKR", NULL, "Right Speaker Mixer" },
  855. { "HPL", NULL, "Left Headphone Mixer" },
  856. { "HPR", NULL, "Right Headphone Mixer" },
  857. { "EP", NULL, "Earpiece Mixer" },
  858. { "IN1PGA", NULL, "AIN1L" },
  859. { "IN2PGA", NULL, "AIN2L" },
  860. { "IN3PGA", NULL, "AIN3L" },
  861. { "IN4PGA", NULL, "AIN4L" },
  862. { "IN1PGA", NULL, "AIN1R" },
  863. { "IN2PGA", NULL, "AIN2R" },
  864. { "IN3PGA", NULL, "AIN3R" },
  865. { "IN4PGA", NULL, "AIN4R" },
  866. { "SYSCLK1", NULL, "PLL1" },
  867. { "SYSCLK2", NULL, "PLL2" },
  868. { "Left DAC1", NULL, "SYSCLK1" },
  869. { "Right DAC1", NULL, "SYSCLK1" },
  870. { "Left DAC2", NULL, "SYSCLK1" },
  871. { "Right DAC2", NULL, "SYSCLK1" },
  872. { "Left ADC", NULL, "SYSCLK1" },
  873. { "Right ADC", NULL, "SYSCLK1" },
  874. { "DSP", NULL, "SYSCLK1" },
  875. { "AIF1 Mixer", NULL, "DSP" },
  876. { "AIF2 Mixer", NULL, "DSP" },
  877. { "AIF3 Mixer", NULL, "DSP" },
  878. { "DAC1 Mixer", NULL, "DSP" },
  879. { "DAC2 Mixer", NULL, "DSP" },
  880. { "DAC1 Mixer", NULL, "Playback Engine A" },
  881. { "DAC2 Mixer", NULL, "Playback Engine B" },
  882. { "Left ADC Mixer", NULL, "Recording Engine A" },
  883. { "Right ADC Mixer", NULL, "Recording Engine A" },
  884. { "AIF1 CLK", NULL, "SYSCLK1", adau1373_check_aif_clk },
  885. { "AIF2 CLK", NULL, "SYSCLK1", adau1373_check_aif_clk },
  886. { "AIF3 CLK", NULL, "SYSCLK1", adau1373_check_aif_clk },
  887. { "AIF1 CLK", NULL, "SYSCLK2", adau1373_check_aif_clk },
  888. { "AIF2 CLK", NULL, "SYSCLK2", adau1373_check_aif_clk },
  889. { "AIF3 CLK", NULL, "SYSCLK2", adau1373_check_aif_clk },
  890. { "AIF1 IN", NULL, "AIF1 CLK" },
  891. { "AIF1 OUT", NULL, "AIF1 CLK" },
  892. { "AIF2 IN", NULL, "AIF2 CLK" },
  893. { "AIF2 OUT", NULL, "AIF2 CLK" },
  894. { "AIF3 IN", NULL, "AIF3 CLK" },
  895. { "AIF3 OUT", NULL, "AIF3 CLK" },
  896. { "AIF1 IN", NULL, "AIF1 IN SRC", adau1373_check_src },
  897. { "AIF1 OUT", NULL, "AIF1 OUT SRC", adau1373_check_src },
  898. { "AIF2 IN", NULL, "AIF2 IN SRC", adau1373_check_src },
  899. { "AIF2 OUT", NULL, "AIF2 OUT SRC", adau1373_check_src },
  900. { "AIF3 IN", NULL, "AIF3 IN SRC", adau1373_check_src },
  901. { "AIF3 OUT", NULL, "AIF3 OUT SRC", adau1373_check_src },
  902. { "DMIC1", NULL, "DMIC1DAT" },
  903. { "DMIC1", NULL, "SYSCLK1" },
  904. { "DMIC1", NULL, "Recording Engine A" },
  905. { "DMIC2", NULL, "DMIC2DAT" },
  906. { "DMIC2", NULL, "SYSCLK1" },
  907. { "DMIC2", NULL, "Recording Engine B" },
  908. };
  909. static int adau1373_hw_params(struct snd_pcm_substream *substream,
  910. struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
  911. {
  912. struct snd_soc_codec *codec = dai->codec;
  913. struct adau1373 *adau1373 = snd_soc_codec_get_drvdata(codec);
  914. struct adau1373_dai *adau1373_dai = &adau1373->dais[dai->id];
  915. unsigned int div;
  916. unsigned int freq;
  917. unsigned int ctrl;
  918. freq = adau1373_dai->sysclk;
  919. if (freq % params_rate(params) != 0)
  920. return -EINVAL;
  921. switch (freq / params_rate(params)) {
  922. case 1024: /* sysclk / 256 */
  923. div = 0;
  924. break;
  925. case 1536: /* 2/3 sysclk / 256 */
  926. div = 1;
  927. break;
  928. case 2048: /* 1/2 sysclk / 256 */
  929. div = 2;
  930. break;
  931. case 3072: /* 1/3 sysclk / 256 */
  932. div = 3;
  933. break;
  934. case 4096: /* 1/4 sysclk / 256 */
  935. div = 4;
  936. break;
  937. case 6144: /* 1/6 sysclk / 256 */
  938. div = 5;
  939. break;
  940. case 5632: /* 2/11 sysclk / 256 */
  941. div = 6;
  942. break;
  943. default:
  944. return -EINVAL;
  945. }
  946. adau1373_dai->enable_src = (div != 0);
  947. regmap_update_bits(adau1373->regmap, ADAU1373_BCLKDIV(dai->id),
  948. ADAU1373_BCLKDIV_SR_MASK | ADAU1373_BCLKDIV_BCLK_MASK,
  949. (div << 2) | ADAU1373_BCLKDIV_64);
  950. switch (params_width(params)) {
  951. case 16:
  952. ctrl = ADAU1373_DAI_WLEN_16;
  953. break;
  954. case 20:
  955. ctrl = ADAU1373_DAI_WLEN_20;
  956. break;
  957. case 24:
  958. ctrl = ADAU1373_DAI_WLEN_24;
  959. break;
  960. case 32:
  961. ctrl = ADAU1373_DAI_WLEN_32;
  962. break;
  963. default:
  964. return -EINVAL;
  965. }
  966. return regmap_update_bits(adau1373->regmap, ADAU1373_DAI(dai->id),
  967. ADAU1373_DAI_WLEN_MASK, ctrl);
  968. }
  969. static int adau1373_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  970. {
  971. struct snd_soc_codec *codec = dai->codec;
  972. struct adau1373 *adau1373 = snd_soc_codec_get_drvdata(codec);
  973. struct adau1373_dai *adau1373_dai = &adau1373->dais[dai->id];
  974. unsigned int ctrl;
  975. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  976. case SND_SOC_DAIFMT_CBM_CFM:
  977. ctrl = ADAU1373_DAI_MASTER;
  978. adau1373_dai->master = true;
  979. break;
  980. case SND_SOC_DAIFMT_CBS_CFS:
  981. ctrl = 0;
  982. adau1373_dai->master = false;
  983. break;
  984. default:
  985. return -EINVAL;
  986. }
  987. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  988. case SND_SOC_DAIFMT_I2S:
  989. ctrl |= ADAU1373_DAI_FORMAT_I2S;
  990. break;
  991. case SND_SOC_DAIFMT_LEFT_J:
  992. ctrl |= ADAU1373_DAI_FORMAT_LEFT_J;
  993. break;
  994. case SND_SOC_DAIFMT_RIGHT_J:
  995. ctrl |= ADAU1373_DAI_FORMAT_RIGHT_J;
  996. break;
  997. case SND_SOC_DAIFMT_DSP_B:
  998. ctrl |= ADAU1373_DAI_FORMAT_DSP;
  999. break;
  1000. default:
  1001. return -EINVAL;
  1002. }
  1003. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1004. case SND_SOC_DAIFMT_NB_NF:
  1005. break;
  1006. case SND_SOC_DAIFMT_IB_NF:
  1007. ctrl |= ADAU1373_DAI_INVERT_BCLK;
  1008. break;
  1009. case SND_SOC_DAIFMT_NB_IF:
  1010. ctrl |= ADAU1373_DAI_INVERT_LRCLK;
  1011. break;
  1012. case SND_SOC_DAIFMT_IB_IF:
  1013. ctrl |= ADAU1373_DAI_INVERT_LRCLK | ADAU1373_DAI_INVERT_BCLK;
  1014. break;
  1015. default:
  1016. return -EINVAL;
  1017. }
  1018. regmap_update_bits(adau1373->regmap, ADAU1373_DAI(dai->id),
  1019. ~ADAU1373_DAI_WLEN_MASK, ctrl);
  1020. return 0;
  1021. }
  1022. static int adau1373_set_dai_sysclk(struct snd_soc_dai *dai,
  1023. int clk_id, unsigned int freq, int dir)
  1024. {
  1025. struct adau1373 *adau1373 = snd_soc_codec_get_drvdata(dai->codec);
  1026. struct adau1373_dai *adau1373_dai = &adau1373->dais[dai->id];
  1027. switch (clk_id) {
  1028. case ADAU1373_CLK_SRC_PLL1:
  1029. case ADAU1373_CLK_SRC_PLL2:
  1030. break;
  1031. default:
  1032. return -EINVAL;
  1033. }
  1034. adau1373_dai->sysclk = freq;
  1035. adau1373_dai->clk_src = clk_id;
  1036. regmap_update_bits(adau1373->regmap, ADAU1373_BCLKDIV(dai->id),
  1037. ADAU1373_BCLKDIV_SOURCE, clk_id << 5);
  1038. return 0;
  1039. }
  1040. static const struct snd_soc_dai_ops adau1373_dai_ops = {
  1041. .hw_params = adau1373_hw_params,
  1042. .set_sysclk = adau1373_set_dai_sysclk,
  1043. .set_fmt = adau1373_set_dai_fmt,
  1044. };
  1045. #define ADAU1373_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
  1046. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1047. static struct snd_soc_dai_driver adau1373_dai_driver[] = {
  1048. {
  1049. .id = 0,
  1050. .name = "adau1373-aif1",
  1051. .playback = {
  1052. .stream_name = "AIF1 Playback",
  1053. .channels_min = 2,
  1054. .channels_max = 2,
  1055. .rates = SNDRV_PCM_RATE_8000_48000,
  1056. .formats = ADAU1373_FORMATS,
  1057. },
  1058. .capture = {
  1059. .stream_name = "AIF1 Capture",
  1060. .channels_min = 2,
  1061. .channels_max = 2,
  1062. .rates = SNDRV_PCM_RATE_8000_48000,
  1063. .formats = ADAU1373_FORMATS,
  1064. },
  1065. .ops = &adau1373_dai_ops,
  1066. .symmetric_rates = 1,
  1067. },
  1068. {
  1069. .id = 1,
  1070. .name = "adau1373-aif2",
  1071. .playback = {
  1072. .stream_name = "AIF2 Playback",
  1073. .channels_min = 2,
  1074. .channels_max = 2,
  1075. .rates = SNDRV_PCM_RATE_8000_48000,
  1076. .formats = ADAU1373_FORMATS,
  1077. },
  1078. .capture = {
  1079. .stream_name = "AIF2 Capture",
  1080. .channels_min = 2,
  1081. .channels_max = 2,
  1082. .rates = SNDRV_PCM_RATE_8000_48000,
  1083. .formats = ADAU1373_FORMATS,
  1084. },
  1085. .ops = &adau1373_dai_ops,
  1086. .symmetric_rates = 1,
  1087. },
  1088. {
  1089. .id = 2,
  1090. .name = "adau1373-aif3",
  1091. .playback = {
  1092. .stream_name = "AIF3 Playback",
  1093. .channels_min = 2,
  1094. .channels_max = 2,
  1095. .rates = SNDRV_PCM_RATE_8000_48000,
  1096. .formats = ADAU1373_FORMATS,
  1097. },
  1098. .capture = {
  1099. .stream_name = "AIF3 Capture",
  1100. .channels_min = 2,
  1101. .channels_max = 2,
  1102. .rates = SNDRV_PCM_RATE_8000_48000,
  1103. .formats = ADAU1373_FORMATS,
  1104. },
  1105. .ops = &adau1373_dai_ops,
  1106. .symmetric_rates = 1,
  1107. },
  1108. };
  1109. static int adau1373_set_pll(struct snd_soc_codec *codec, int pll_id,
  1110. int source, unsigned int freq_in, unsigned int freq_out)
  1111. {
  1112. struct adau1373 *adau1373 = snd_soc_codec_get_drvdata(codec);
  1113. unsigned int dpll_div = 0;
  1114. uint8_t pll_regs[5];
  1115. int ret;
  1116. switch (pll_id) {
  1117. case ADAU1373_PLL1:
  1118. case ADAU1373_PLL2:
  1119. break;
  1120. default:
  1121. return -EINVAL;
  1122. }
  1123. switch (source) {
  1124. case ADAU1373_PLL_SRC_BCLK1:
  1125. case ADAU1373_PLL_SRC_BCLK2:
  1126. case ADAU1373_PLL_SRC_BCLK3:
  1127. case ADAU1373_PLL_SRC_LRCLK1:
  1128. case ADAU1373_PLL_SRC_LRCLK2:
  1129. case ADAU1373_PLL_SRC_LRCLK3:
  1130. case ADAU1373_PLL_SRC_MCLK1:
  1131. case ADAU1373_PLL_SRC_MCLK2:
  1132. case ADAU1373_PLL_SRC_GPIO1:
  1133. case ADAU1373_PLL_SRC_GPIO2:
  1134. case ADAU1373_PLL_SRC_GPIO3:
  1135. case ADAU1373_PLL_SRC_GPIO4:
  1136. break;
  1137. default:
  1138. return -EINVAL;
  1139. }
  1140. if (freq_in < 7813 || freq_in > 27000000)
  1141. return -EINVAL;
  1142. if (freq_out < 45158000 || freq_out > 49152000)
  1143. return -EINVAL;
  1144. /* APLL input needs to be >= 8Mhz, so in case freq_in is less we use the
  1145. * DPLL to get it there. DPLL_out = (DPLL_in / div) * 1024 */
  1146. while (freq_in < 8000000) {
  1147. freq_in *= 2;
  1148. dpll_div++;
  1149. }
  1150. ret = adau_calc_pll_cfg(freq_in, freq_out, pll_regs);
  1151. if (ret)
  1152. return -EINVAL;
  1153. if (dpll_div) {
  1154. dpll_div = 11 - dpll_div;
  1155. regmap_update_bits(adau1373->regmap, ADAU1373_PLL_CTRL6(pll_id),
  1156. ADAU1373_PLL_CTRL6_DPLL_BYPASS, 0);
  1157. } else {
  1158. regmap_update_bits(adau1373->regmap, ADAU1373_PLL_CTRL6(pll_id),
  1159. ADAU1373_PLL_CTRL6_DPLL_BYPASS,
  1160. ADAU1373_PLL_CTRL6_DPLL_BYPASS);
  1161. }
  1162. regmap_write(adau1373->regmap, ADAU1373_DPLL_CTRL(pll_id),
  1163. (source << 4) | dpll_div);
  1164. regmap_write(adau1373->regmap, ADAU1373_PLL_CTRL1(pll_id), pll_regs[0]);
  1165. regmap_write(adau1373->regmap, ADAU1373_PLL_CTRL2(pll_id), pll_regs[1]);
  1166. regmap_write(adau1373->regmap, ADAU1373_PLL_CTRL3(pll_id), pll_regs[2]);
  1167. regmap_write(adau1373->regmap, ADAU1373_PLL_CTRL4(pll_id), pll_regs[3]);
  1168. regmap_write(adau1373->regmap, ADAU1373_PLL_CTRL5(pll_id), pll_regs[4]);
  1169. /* Set sysclk to pll_rate / 4 */
  1170. regmap_update_bits(adau1373->regmap, ADAU1373_CLK_SRC_DIV(pll_id), 0x3f, 0x09);
  1171. return 0;
  1172. }
  1173. static void adau1373_load_drc_settings(struct adau1373 *adau1373,
  1174. unsigned int nr, uint8_t *drc)
  1175. {
  1176. unsigned int i;
  1177. for (i = 0; i < ADAU1373_DRC_SIZE; ++i)
  1178. regmap_write(adau1373->regmap, ADAU1373_DRC(nr) + i, drc[i]);
  1179. }
  1180. static bool adau1373_valid_micbias(enum adau1373_micbias_voltage micbias)
  1181. {
  1182. switch (micbias) {
  1183. case ADAU1373_MICBIAS_2_9V:
  1184. case ADAU1373_MICBIAS_2_2V:
  1185. case ADAU1373_MICBIAS_2_6V:
  1186. case ADAU1373_MICBIAS_1_8V:
  1187. return true;
  1188. default:
  1189. break;
  1190. }
  1191. return false;
  1192. }
  1193. static int adau1373_probe(struct snd_soc_codec *codec)
  1194. {
  1195. struct adau1373 *adau1373 = snd_soc_codec_get_drvdata(codec);
  1196. struct adau1373_platform_data *pdata = codec->dev->platform_data;
  1197. bool lineout_differential = false;
  1198. unsigned int val;
  1199. int i;
  1200. if (pdata) {
  1201. if (pdata->num_drc > ARRAY_SIZE(pdata->drc_setting))
  1202. return -EINVAL;
  1203. if (!adau1373_valid_micbias(pdata->micbias1) ||
  1204. !adau1373_valid_micbias(pdata->micbias2))
  1205. return -EINVAL;
  1206. for (i = 0; i < pdata->num_drc; ++i) {
  1207. adau1373_load_drc_settings(adau1373, i,
  1208. pdata->drc_setting[i]);
  1209. }
  1210. snd_soc_add_codec_controls(codec, adau1373_drc_controls,
  1211. pdata->num_drc);
  1212. val = 0;
  1213. for (i = 0; i < 4; ++i) {
  1214. if (pdata->input_differential[i])
  1215. val |= BIT(i);
  1216. }
  1217. regmap_write(adau1373->regmap, ADAU1373_INPUT_MODE, val);
  1218. val = 0;
  1219. if (pdata->lineout_differential)
  1220. val |= ADAU1373_OUTPUT_CTRL_LDIFF;
  1221. if (pdata->lineout_ground_sense)
  1222. val |= ADAU1373_OUTPUT_CTRL_LNFBEN;
  1223. regmap_write(adau1373->regmap, ADAU1373_OUTPUT_CTRL, val);
  1224. lineout_differential = pdata->lineout_differential;
  1225. regmap_write(adau1373->regmap, ADAU1373_EP_CTRL,
  1226. (pdata->micbias1 << ADAU1373_EP_CTRL_MICBIAS1_OFFSET) |
  1227. (pdata->micbias2 << ADAU1373_EP_CTRL_MICBIAS2_OFFSET));
  1228. }
  1229. if (!lineout_differential) {
  1230. snd_soc_add_codec_controls(codec, adau1373_lineout2_controls,
  1231. ARRAY_SIZE(adau1373_lineout2_controls));
  1232. }
  1233. regmap_write(adau1373->regmap, ADAU1373_ADC_CTRL,
  1234. ADAU1373_ADC_CTRL_RESET_FORCE | ADAU1373_ADC_CTRL_PEAK_DETECT);
  1235. return 0;
  1236. }
  1237. static int adau1373_set_bias_level(struct snd_soc_codec *codec,
  1238. enum snd_soc_bias_level level)
  1239. {
  1240. struct adau1373 *adau1373 = snd_soc_codec_get_drvdata(codec);
  1241. switch (level) {
  1242. case SND_SOC_BIAS_ON:
  1243. break;
  1244. case SND_SOC_BIAS_PREPARE:
  1245. break;
  1246. case SND_SOC_BIAS_STANDBY:
  1247. regmap_update_bits(adau1373->regmap, ADAU1373_PWDN_CTRL3,
  1248. ADAU1373_PWDN_CTRL3_PWR_EN, ADAU1373_PWDN_CTRL3_PWR_EN);
  1249. break;
  1250. case SND_SOC_BIAS_OFF:
  1251. regmap_update_bits(adau1373->regmap, ADAU1373_PWDN_CTRL3,
  1252. ADAU1373_PWDN_CTRL3_PWR_EN, 0);
  1253. break;
  1254. }
  1255. return 0;
  1256. }
  1257. static int adau1373_resume(struct snd_soc_codec *codec)
  1258. {
  1259. struct adau1373 *adau1373 = snd_soc_codec_get_drvdata(codec);
  1260. regcache_sync(adau1373->regmap);
  1261. return 0;
  1262. }
  1263. static bool adau1373_register_volatile(struct device *dev, unsigned int reg)
  1264. {
  1265. switch (reg) {
  1266. case ADAU1373_SOFT_RESET:
  1267. case ADAU1373_ADC_DAC_STATUS:
  1268. return true;
  1269. default:
  1270. return false;
  1271. }
  1272. }
  1273. static const struct regmap_config adau1373_regmap_config = {
  1274. .val_bits = 8,
  1275. .reg_bits = 8,
  1276. .volatile_reg = adau1373_register_volatile,
  1277. .max_register = ADAU1373_SOFT_RESET,
  1278. .cache_type = REGCACHE_RBTREE,
  1279. .reg_defaults = adau1373_reg_defaults,
  1280. .num_reg_defaults = ARRAY_SIZE(adau1373_reg_defaults),
  1281. };
  1282. static struct snd_soc_codec_driver adau1373_codec_driver = {
  1283. .probe = adau1373_probe,
  1284. .resume = adau1373_resume,
  1285. .set_bias_level = adau1373_set_bias_level,
  1286. .idle_bias_off = true,
  1287. .set_pll = adau1373_set_pll,
  1288. .component_driver = {
  1289. .controls = adau1373_controls,
  1290. .num_controls = ARRAY_SIZE(adau1373_controls),
  1291. .dapm_widgets = adau1373_dapm_widgets,
  1292. .num_dapm_widgets = ARRAY_SIZE(adau1373_dapm_widgets),
  1293. .dapm_routes = adau1373_dapm_routes,
  1294. .num_dapm_routes = ARRAY_SIZE(adau1373_dapm_routes),
  1295. },
  1296. };
  1297. static int adau1373_i2c_probe(struct i2c_client *client,
  1298. const struct i2c_device_id *id)
  1299. {
  1300. struct adau1373 *adau1373;
  1301. int ret;
  1302. adau1373 = devm_kzalloc(&client->dev, sizeof(*adau1373), GFP_KERNEL);
  1303. if (!adau1373)
  1304. return -ENOMEM;
  1305. adau1373->regmap = devm_regmap_init_i2c(client,
  1306. &adau1373_regmap_config);
  1307. if (IS_ERR(adau1373->regmap))
  1308. return PTR_ERR(adau1373->regmap);
  1309. regmap_write(adau1373->regmap, ADAU1373_SOFT_RESET, 0x00);
  1310. dev_set_drvdata(&client->dev, adau1373);
  1311. ret = snd_soc_register_codec(&client->dev, &adau1373_codec_driver,
  1312. adau1373_dai_driver, ARRAY_SIZE(adau1373_dai_driver));
  1313. return ret;
  1314. }
  1315. static int adau1373_i2c_remove(struct i2c_client *client)
  1316. {
  1317. snd_soc_unregister_codec(&client->dev);
  1318. return 0;
  1319. }
  1320. static const struct i2c_device_id adau1373_i2c_id[] = {
  1321. { "adau1373", 0 },
  1322. { }
  1323. };
  1324. MODULE_DEVICE_TABLE(i2c, adau1373_i2c_id);
  1325. static struct i2c_driver adau1373_i2c_driver = {
  1326. .driver = {
  1327. .name = "adau1373",
  1328. },
  1329. .probe = adau1373_i2c_probe,
  1330. .remove = adau1373_i2c_remove,
  1331. .id_table = adau1373_i2c_id,
  1332. };
  1333. module_i2c_driver(adau1373_i2c_driver);
  1334. MODULE_DESCRIPTION("ASoC ADAU1373 driver");
  1335. MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");
  1336. MODULE_LICENSE("GPL");