qspinlock_paravirt.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549
  1. #ifndef _GEN_PV_LOCK_SLOWPATH
  2. #error "do not include this file"
  3. #endif
  4. #include <linux/hash.h>
  5. #include <linux/bootmem.h>
  6. #include <linux/debug_locks.h>
  7. /*
  8. * Implement paravirt qspinlocks; the general idea is to halt the vcpus instead
  9. * of spinning them.
  10. *
  11. * This relies on the architecture to provide two paravirt hypercalls:
  12. *
  13. * pv_wait(u8 *ptr, u8 val) -- suspends the vcpu if *ptr == val
  14. * pv_kick(cpu) -- wakes a suspended vcpu
  15. *
  16. * Using these we implement __pv_queued_spin_lock_slowpath() and
  17. * __pv_queued_spin_unlock() to replace native_queued_spin_lock_slowpath() and
  18. * native_queued_spin_unlock().
  19. */
  20. #define _Q_SLOW_VAL (3U << _Q_LOCKED_OFFSET)
  21. /*
  22. * Queue Node Adaptive Spinning
  23. *
  24. * A queue node vCPU will stop spinning if the vCPU in the previous node is
  25. * not running. The one lock stealing attempt allowed at slowpath entry
  26. * mitigates the slight slowdown for non-overcommitted guest with this
  27. * aggressive wait-early mechanism.
  28. *
  29. * The status of the previous node will be checked at fixed interval
  30. * controlled by PV_PREV_CHECK_MASK. This is to ensure that we won't
  31. * pound on the cacheline of the previous node too heavily.
  32. */
  33. #define PV_PREV_CHECK_MASK 0xff
  34. /*
  35. * Queue node uses: vcpu_running & vcpu_halted.
  36. * Queue head uses: vcpu_running & vcpu_hashed.
  37. */
  38. enum vcpu_state {
  39. vcpu_running = 0,
  40. vcpu_halted, /* Used only in pv_wait_node */
  41. vcpu_hashed, /* = pv_hash'ed + vcpu_halted */
  42. };
  43. struct pv_node {
  44. struct mcs_spinlock mcs;
  45. struct mcs_spinlock __res[3];
  46. int cpu;
  47. u8 state;
  48. };
  49. /*
  50. * Include queued spinlock statistics code
  51. */
  52. #include "qspinlock_stat.h"
  53. /*
  54. * By replacing the regular queued_spin_trylock() with the function below,
  55. * it will be called once when a lock waiter enter the PV slowpath before
  56. * being queued. By allowing one lock stealing attempt here when the pending
  57. * bit is off, it helps to reduce the performance impact of lock waiter
  58. * preemption without the drawback of lock starvation.
  59. */
  60. #define queued_spin_trylock(l) pv_queued_spin_steal_lock(l)
  61. static inline bool pv_queued_spin_steal_lock(struct qspinlock *lock)
  62. {
  63. struct __qspinlock *l = (void *)lock;
  64. if (!(atomic_read(&lock->val) & _Q_LOCKED_PENDING_MASK) &&
  65. (cmpxchg(&l->locked, 0, _Q_LOCKED_VAL) == 0)) {
  66. qstat_inc(qstat_pv_lock_stealing, true);
  67. return true;
  68. }
  69. return false;
  70. }
  71. /*
  72. * The pending bit is used by the queue head vCPU to indicate that it
  73. * is actively spinning on the lock and no lock stealing is allowed.
  74. */
  75. #if _Q_PENDING_BITS == 8
  76. static __always_inline void set_pending(struct qspinlock *lock)
  77. {
  78. struct __qspinlock *l = (void *)lock;
  79. WRITE_ONCE(l->pending, 1);
  80. }
  81. static __always_inline void clear_pending(struct qspinlock *lock)
  82. {
  83. struct __qspinlock *l = (void *)lock;
  84. WRITE_ONCE(l->pending, 0);
  85. }
  86. /*
  87. * The pending bit check in pv_queued_spin_steal_lock() isn't a memory
  88. * barrier. Therefore, an atomic cmpxchg() is used to acquire the lock
  89. * just to be sure that it will get it.
  90. */
  91. static __always_inline int trylock_clear_pending(struct qspinlock *lock)
  92. {
  93. struct __qspinlock *l = (void *)lock;
  94. return !READ_ONCE(l->locked) &&
  95. (cmpxchg(&l->locked_pending, _Q_PENDING_VAL, _Q_LOCKED_VAL)
  96. == _Q_PENDING_VAL);
  97. }
  98. #else /* _Q_PENDING_BITS == 8 */
  99. static __always_inline void set_pending(struct qspinlock *lock)
  100. {
  101. atomic_or(_Q_PENDING_VAL, &lock->val);
  102. }
  103. static __always_inline void clear_pending(struct qspinlock *lock)
  104. {
  105. atomic_andnot(_Q_PENDING_VAL, &lock->val);
  106. }
  107. static __always_inline int trylock_clear_pending(struct qspinlock *lock)
  108. {
  109. int val = atomic_read(&lock->val);
  110. for (;;) {
  111. int old, new;
  112. if (val & _Q_LOCKED_MASK)
  113. break;
  114. /*
  115. * Try to clear pending bit & set locked bit
  116. */
  117. old = val;
  118. new = (val & ~_Q_PENDING_MASK) | _Q_LOCKED_VAL;
  119. val = atomic_cmpxchg(&lock->val, old, new);
  120. if (val == old)
  121. return 1;
  122. }
  123. return 0;
  124. }
  125. #endif /* _Q_PENDING_BITS == 8 */
  126. /*
  127. * Lock and MCS node addresses hash table for fast lookup
  128. *
  129. * Hashing is done on a per-cacheline basis to minimize the need to access
  130. * more than one cacheline.
  131. *
  132. * Dynamically allocate a hash table big enough to hold at least 4X the
  133. * number of possible cpus in the system. Allocation is done on page
  134. * granularity. So the minimum number of hash buckets should be at least
  135. * 256 (64-bit) or 512 (32-bit) to fully utilize a 4k page.
  136. *
  137. * Since we should not be holding locks from NMI context (very rare indeed) the
  138. * max load factor is 0.75, which is around the point where open addressing
  139. * breaks down.
  140. *
  141. */
  142. struct pv_hash_entry {
  143. struct qspinlock *lock;
  144. struct pv_node *node;
  145. };
  146. #define PV_HE_PER_LINE (SMP_CACHE_BYTES / sizeof(struct pv_hash_entry))
  147. #define PV_HE_MIN (PAGE_SIZE / sizeof(struct pv_hash_entry))
  148. static struct pv_hash_entry *pv_lock_hash;
  149. static unsigned int pv_lock_hash_bits __read_mostly;
  150. /*
  151. * Allocate memory for the PV qspinlock hash buckets
  152. *
  153. * This function should be called from the paravirt spinlock initialization
  154. * routine.
  155. */
  156. void __init __pv_init_lock_hash(void)
  157. {
  158. int pv_hash_size = ALIGN(4 * num_possible_cpus(), PV_HE_PER_LINE);
  159. if (pv_hash_size < PV_HE_MIN)
  160. pv_hash_size = PV_HE_MIN;
  161. /*
  162. * Allocate space from bootmem which should be page-size aligned
  163. * and hence cacheline aligned.
  164. */
  165. pv_lock_hash = alloc_large_system_hash("PV qspinlock",
  166. sizeof(struct pv_hash_entry),
  167. pv_hash_size, 0, HASH_EARLY,
  168. &pv_lock_hash_bits, NULL,
  169. pv_hash_size, pv_hash_size);
  170. }
  171. #define for_each_hash_entry(he, offset, hash) \
  172. for (hash &= ~(PV_HE_PER_LINE - 1), he = &pv_lock_hash[hash], offset = 0; \
  173. offset < (1 << pv_lock_hash_bits); \
  174. offset++, he = &pv_lock_hash[(hash + offset) & ((1 << pv_lock_hash_bits) - 1)])
  175. static struct qspinlock **pv_hash(struct qspinlock *lock, struct pv_node *node)
  176. {
  177. unsigned long offset, hash = hash_ptr(lock, pv_lock_hash_bits);
  178. struct pv_hash_entry *he;
  179. int hopcnt = 0;
  180. for_each_hash_entry(he, offset, hash) {
  181. hopcnt++;
  182. if (!cmpxchg(&he->lock, NULL, lock)) {
  183. WRITE_ONCE(he->node, node);
  184. qstat_hop(hopcnt);
  185. return &he->lock;
  186. }
  187. }
  188. /*
  189. * Hard assume there is a free entry for us.
  190. *
  191. * This is guaranteed by ensuring every blocked lock only ever consumes
  192. * a single entry, and since we only have 4 nesting levels per CPU
  193. * and allocated 4*nr_possible_cpus(), this must be so.
  194. *
  195. * The single entry is guaranteed by having the lock owner unhash
  196. * before it releases.
  197. */
  198. BUG();
  199. }
  200. static struct pv_node *pv_unhash(struct qspinlock *lock)
  201. {
  202. unsigned long offset, hash = hash_ptr(lock, pv_lock_hash_bits);
  203. struct pv_hash_entry *he;
  204. struct pv_node *node;
  205. for_each_hash_entry(he, offset, hash) {
  206. if (READ_ONCE(he->lock) == lock) {
  207. node = READ_ONCE(he->node);
  208. WRITE_ONCE(he->lock, NULL);
  209. return node;
  210. }
  211. }
  212. /*
  213. * Hard assume we'll find an entry.
  214. *
  215. * This guarantees a limited lookup time and is itself guaranteed by
  216. * having the lock owner do the unhash -- IFF the unlock sees the
  217. * SLOW flag, there MUST be a hash entry.
  218. */
  219. BUG();
  220. }
  221. /*
  222. * Return true if when it is time to check the previous node which is not
  223. * in a running state.
  224. */
  225. static inline bool
  226. pv_wait_early(struct pv_node *prev, int loop)
  227. {
  228. if ((loop & PV_PREV_CHECK_MASK) != 0)
  229. return false;
  230. return READ_ONCE(prev->state) != vcpu_running;
  231. }
  232. /*
  233. * Initialize the PV part of the mcs_spinlock node.
  234. */
  235. static void pv_init_node(struct mcs_spinlock *node)
  236. {
  237. struct pv_node *pn = (struct pv_node *)node;
  238. BUILD_BUG_ON(sizeof(struct pv_node) > 5*sizeof(struct mcs_spinlock));
  239. pn->cpu = smp_processor_id();
  240. pn->state = vcpu_running;
  241. }
  242. /*
  243. * Wait for node->locked to become true, halt the vcpu after a short spin.
  244. * pv_kick_node() is used to set _Q_SLOW_VAL and fill in hash table on its
  245. * behalf.
  246. */
  247. static void pv_wait_node(struct mcs_spinlock *node, struct mcs_spinlock *prev)
  248. {
  249. struct pv_node *pn = (struct pv_node *)node;
  250. struct pv_node *pp = (struct pv_node *)prev;
  251. int loop;
  252. bool wait_early;
  253. for (;;) {
  254. for (wait_early = false, loop = SPIN_THRESHOLD; loop; loop--) {
  255. if (READ_ONCE(node->locked))
  256. return;
  257. if (pv_wait_early(pp, loop)) {
  258. wait_early = true;
  259. break;
  260. }
  261. cpu_relax();
  262. }
  263. /*
  264. * Order pn->state vs pn->locked thusly:
  265. *
  266. * [S] pn->state = vcpu_halted [S] next->locked = 1
  267. * MB MB
  268. * [L] pn->locked [RmW] pn->state = vcpu_hashed
  269. *
  270. * Matches the cmpxchg() from pv_kick_node().
  271. */
  272. smp_store_mb(pn->state, vcpu_halted);
  273. if (!READ_ONCE(node->locked)) {
  274. qstat_inc(qstat_pv_wait_node, true);
  275. qstat_inc(qstat_pv_wait_early, wait_early);
  276. pv_wait(&pn->state, vcpu_halted);
  277. }
  278. /*
  279. * If pv_kick_node() changed us to vcpu_hashed, retain that
  280. * value so that pv_wait_head_or_lock() knows to not also try
  281. * to hash this lock.
  282. */
  283. cmpxchg(&pn->state, vcpu_halted, vcpu_running);
  284. /*
  285. * If the locked flag is still not set after wakeup, it is a
  286. * spurious wakeup and the vCPU should wait again. However,
  287. * there is a pretty high overhead for CPU halting and kicking.
  288. * So it is better to spin for a while in the hope that the
  289. * MCS lock will be released soon.
  290. */
  291. qstat_inc(qstat_pv_spurious_wakeup, !READ_ONCE(node->locked));
  292. }
  293. /*
  294. * By now our node->locked should be 1 and our caller will not actually
  295. * spin-wait for it. We do however rely on our caller to do a
  296. * load-acquire for us.
  297. */
  298. }
  299. /*
  300. * Called after setting next->locked = 1 when we're the lock owner.
  301. *
  302. * Instead of waking the waiters stuck in pv_wait_node() advance their state
  303. * such that they're waiting in pv_wait_head_or_lock(), this avoids a
  304. * wake/sleep cycle.
  305. */
  306. static void pv_kick_node(struct qspinlock *lock, struct mcs_spinlock *node)
  307. {
  308. struct pv_node *pn = (struct pv_node *)node;
  309. struct __qspinlock *l = (void *)lock;
  310. /*
  311. * If the vCPU is indeed halted, advance its state to match that of
  312. * pv_wait_node(). If OTOH this fails, the vCPU was running and will
  313. * observe its next->locked value and advance itself.
  314. *
  315. * Matches with smp_store_mb() and cmpxchg() in pv_wait_node()
  316. */
  317. if (cmpxchg(&pn->state, vcpu_halted, vcpu_hashed) != vcpu_halted)
  318. return;
  319. /*
  320. * Put the lock into the hash table and set the _Q_SLOW_VAL.
  321. *
  322. * As this is the same vCPU that will check the _Q_SLOW_VAL value and
  323. * the hash table later on at unlock time, no atomic instruction is
  324. * needed.
  325. */
  326. WRITE_ONCE(l->locked, _Q_SLOW_VAL);
  327. (void)pv_hash(lock, pn);
  328. }
  329. /*
  330. * Wait for l->locked to become clear and acquire the lock;
  331. * halt the vcpu after a short spin.
  332. * __pv_queued_spin_unlock() will wake us.
  333. *
  334. * The current value of the lock will be returned for additional processing.
  335. */
  336. static u32
  337. pv_wait_head_or_lock(struct qspinlock *lock, struct mcs_spinlock *node)
  338. {
  339. struct pv_node *pn = (struct pv_node *)node;
  340. struct __qspinlock *l = (void *)lock;
  341. struct qspinlock **lp = NULL;
  342. int waitcnt = 0;
  343. int loop;
  344. /*
  345. * If pv_kick_node() already advanced our state, we don't need to
  346. * insert ourselves into the hash table anymore.
  347. */
  348. if (READ_ONCE(pn->state) == vcpu_hashed)
  349. lp = (struct qspinlock **)1;
  350. /*
  351. * Tracking # of slowpath locking operations
  352. */
  353. qstat_inc(qstat_pv_lock_slowpath, true);
  354. for (;; waitcnt++) {
  355. /*
  356. * Set correct vCPU state to be used by queue node wait-early
  357. * mechanism.
  358. */
  359. WRITE_ONCE(pn->state, vcpu_running);
  360. /*
  361. * Set the pending bit in the active lock spinning loop to
  362. * disable lock stealing before attempting to acquire the lock.
  363. */
  364. set_pending(lock);
  365. for (loop = SPIN_THRESHOLD; loop; loop--) {
  366. if (trylock_clear_pending(lock))
  367. goto gotlock;
  368. cpu_relax();
  369. }
  370. clear_pending(lock);
  371. if (!lp) { /* ONCE */
  372. lp = pv_hash(lock, pn);
  373. /*
  374. * We must hash before setting _Q_SLOW_VAL, such that
  375. * when we observe _Q_SLOW_VAL in __pv_queued_spin_unlock()
  376. * we'll be sure to be able to observe our hash entry.
  377. *
  378. * [S] <hash> [Rmw] l->locked == _Q_SLOW_VAL
  379. * MB RMB
  380. * [RmW] l->locked = _Q_SLOW_VAL [L] <unhash>
  381. *
  382. * Matches the smp_rmb() in __pv_queued_spin_unlock().
  383. */
  384. if (xchg(&l->locked, _Q_SLOW_VAL) == 0) {
  385. /*
  386. * The lock was free and now we own the lock.
  387. * Change the lock value back to _Q_LOCKED_VAL
  388. * and unhash the table.
  389. */
  390. WRITE_ONCE(l->locked, _Q_LOCKED_VAL);
  391. WRITE_ONCE(*lp, NULL);
  392. goto gotlock;
  393. }
  394. }
  395. WRITE_ONCE(pn->state, vcpu_hashed);
  396. qstat_inc(qstat_pv_wait_head, true);
  397. qstat_inc(qstat_pv_wait_again, waitcnt);
  398. pv_wait(&l->locked, _Q_SLOW_VAL);
  399. /*
  400. * Because of lock stealing, the queue head vCPU may not be
  401. * able to acquire the lock before it has to wait again.
  402. */
  403. }
  404. /*
  405. * The cmpxchg() or xchg() call before coming here provides the
  406. * acquire semantics for locking. The dummy ORing of _Q_LOCKED_VAL
  407. * here is to indicate to the compiler that the value will always
  408. * be nozero to enable better code optimization.
  409. */
  410. gotlock:
  411. return (u32)(atomic_read(&lock->val) | _Q_LOCKED_VAL);
  412. }
  413. /*
  414. * PV versions of the unlock fastpath and slowpath functions to be used
  415. * instead of queued_spin_unlock().
  416. */
  417. __visible void
  418. __pv_queued_spin_unlock_slowpath(struct qspinlock *lock, u8 locked)
  419. {
  420. struct __qspinlock *l = (void *)lock;
  421. struct pv_node *node;
  422. if (unlikely(locked != _Q_SLOW_VAL)) {
  423. WARN(!debug_locks_silent,
  424. "pvqspinlock: lock 0x%lx has corrupted value 0x%x!\n",
  425. (unsigned long)lock, atomic_read(&lock->val));
  426. return;
  427. }
  428. /*
  429. * A failed cmpxchg doesn't provide any memory-ordering guarantees,
  430. * so we need a barrier to order the read of the node data in
  431. * pv_unhash *after* we've read the lock being _Q_SLOW_VAL.
  432. *
  433. * Matches the cmpxchg() in pv_wait_head_or_lock() setting _Q_SLOW_VAL.
  434. */
  435. smp_rmb();
  436. /*
  437. * Since the above failed to release, this must be the SLOW path.
  438. * Therefore start by looking up the blocked node and unhashing it.
  439. */
  440. node = pv_unhash(lock);
  441. /*
  442. * Now that we have a reference to the (likely) blocked pv_node,
  443. * release the lock.
  444. */
  445. smp_store_release(&l->locked, 0);
  446. /*
  447. * At this point the memory pointed at by lock can be freed/reused,
  448. * however we can still use the pv_node to kick the CPU.
  449. * The other vCPU may not really be halted, but kicking an active
  450. * vCPU is harmless other than the additional latency in completing
  451. * the unlock.
  452. */
  453. qstat_inc(qstat_pv_kick_unlock, true);
  454. pv_kick(node->cpu);
  455. }
  456. /*
  457. * Include the architecture specific callee-save thunk of the
  458. * __pv_queued_spin_unlock(). This thunk is put together with
  459. * __pv_queued_spin_unlock() to make the callee-save thunk and the real unlock
  460. * function close to each other sharing consecutive instruction cachelines.
  461. * Alternatively, architecture specific version of __pv_queued_spin_unlock()
  462. * can be defined.
  463. */
  464. #include <asm/qspinlock_paravirt.h>
  465. #ifndef __pv_queued_spin_unlock
  466. __visible void __pv_queued_spin_unlock(struct qspinlock *lock)
  467. {
  468. struct __qspinlock *l = (void *)lock;
  469. u8 locked;
  470. /*
  471. * We must not unlock if SLOW, because in that case we must first
  472. * unhash. Otherwise it would be possible to have multiple @lock
  473. * entries, which would be BAD.
  474. */
  475. locked = cmpxchg_release(&l->locked, _Q_LOCKED_VAL, 0);
  476. if (likely(locked == _Q_LOCKED_VAL))
  477. return;
  478. __pv_queued_spin_unlock_slowpath(lock, locked);
  479. }
  480. #endif /* __pv_queued_spin_unlock */