intel-iommu.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507
  1. /*
  2. * Copyright © 2006-2015, Intel Corporation.
  3. *
  4. * Authors: Ashok Raj <ashok.raj@intel.com>
  5. * Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
  6. * David Woodhouse <David.Woodhouse@intel.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms and conditions of the GNU General Public License,
  10. * version 2, as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
  19. * Place - Suite 330, Boston, MA 02111-1307 USA.
  20. */
  21. #ifndef _INTEL_IOMMU_H_
  22. #define _INTEL_IOMMU_H_
  23. #include <linux/types.h>
  24. #include <linux/iova.h>
  25. #include <linux/io.h>
  26. #include <linux/idr.h>
  27. #include <linux/dma_remapping.h>
  28. #include <linux/mmu_notifier.h>
  29. #include <linux/list.h>
  30. #include <asm/cacheflush.h>
  31. #include <asm/iommu.h>
  32. /*
  33. * Intel IOMMU register specification per version 1.0 public spec.
  34. */
  35. #define DMAR_VER_REG 0x0 /* Arch version supported by this IOMMU */
  36. #define DMAR_CAP_REG 0x8 /* Hardware supported capabilities */
  37. #define DMAR_ECAP_REG 0x10 /* Extended capabilities supported */
  38. #define DMAR_GCMD_REG 0x18 /* Global command register */
  39. #define DMAR_GSTS_REG 0x1c /* Global status register */
  40. #define DMAR_RTADDR_REG 0x20 /* Root entry table */
  41. #define DMAR_CCMD_REG 0x28 /* Context command reg */
  42. #define DMAR_FSTS_REG 0x34 /* Fault Status register */
  43. #define DMAR_FECTL_REG 0x38 /* Fault control register */
  44. #define DMAR_FEDATA_REG 0x3c /* Fault event interrupt data register */
  45. #define DMAR_FEADDR_REG 0x40 /* Fault event interrupt addr register */
  46. #define DMAR_FEUADDR_REG 0x44 /* Upper address register */
  47. #define DMAR_AFLOG_REG 0x58 /* Advanced Fault control */
  48. #define DMAR_PMEN_REG 0x64 /* Enable Protected Memory Region */
  49. #define DMAR_PLMBASE_REG 0x68 /* PMRR Low addr */
  50. #define DMAR_PLMLIMIT_REG 0x6c /* PMRR low limit */
  51. #define DMAR_PHMBASE_REG 0x70 /* pmrr high base addr */
  52. #define DMAR_PHMLIMIT_REG 0x78 /* pmrr high limit */
  53. #define DMAR_IQH_REG 0x80 /* Invalidation queue head register */
  54. #define DMAR_IQT_REG 0x88 /* Invalidation queue tail register */
  55. #define DMAR_IQ_SHIFT 4 /* Invalidation queue head/tail shift */
  56. #define DMAR_IQA_REG 0x90 /* Invalidation queue addr register */
  57. #define DMAR_ICS_REG 0x9c /* Invalidation complete status register */
  58. #define DMAR_IRTA_REG 0xb8 /* Interrupt remapping table addr register */
  59. #define DMAR_PQH_REG 0xc0 /* Page request queue head register */
  60. #define DMAR_PQT_REG 0xc8 /* Page request queue tail register */
  61. #define DMAR_PQA_REG 0xd0 /* Page request queue address register */
  62. #define DMAR_PRS_REG 0xdc /* Page request status register */
  63. #define DMAR_PECTL_REG 0xe0 /* Page request event control register */
  64. #define DMAR_PEDATA_REG 0xe4 /* Page request event interrupt data register */
  65. #define DMAR_PEADDR_REG 0xe8 /* Page request event interrupt addr register */
  66. #define DMAR_PEUADDR_REG 0xec /* Page request event Upper address register */
  67. #define OFFSET_STRIDE (9)
  68. #ifdef CONFIG_64BIT
  69. #define dmar_readq(a) readq(a)
  70. #define dmar_writeq(a,v) writeq(v,a)
  71. #else
  72. static inline u64 dmar_readq(void __iomem *addr)
  73. {
  74. u32 lo, hi;
  75. lo = readl(addr);
  76. hi = readl(addr + 4);
  77. return (((u64) hi) << 32) + lo;
  78. }
  79. static inline void dmar_writeq(void __iomem *addr, u64 val)
  80. {
  81. writel((u32)val, addr);
  82. writel((u32)(val >> 32), addr + 4);
  83. }
  84. #endif
  85. #define DMAR_VER_MAJOR(v) (((v) & 0xf0) >> 4)
  86. #define DMAR_VER_MINOR(v) ((v) & 0x0f)
  87. /*
  88. * Decoding Capability Register
  89. */
  90. #define cap_pi_support(c) (((c) >> 59) & 1)
  91. #define cap_read_drain(c) (((c) >> 55) & 1)
  92. #define cap_write_drain(c) (((c) >> 54) & 1)
  93. #define cap_max_amask_val(c) (((c) >> 48) & 0x3f)
  94. #define cap_num_fault_regs(c) ((((c) >> 40) & 0xff) + 1)
  95. #define cap_pgsel_inv(c) (((c) >> 39) & 1)
  96. #define cap_super_page_val(c) (((c) >> 34) & 0xf)
  97. #define cap_super_offset(c) (((find_first_bit(&cap_super_page_val(c), 4)) \
  98. * OFFSET_STRIDE) + 21)
  99. #define cap_fault_reg_offset(c) ((((c) >> 24) & 0x3ff) * 16)
  100. #define cap_max_fault_reg_offset(c) \
  101. (cap_fault_reg_offset(c) + cap_num_fault_regs(c) * 16)
  102. #define cap_zlr(c) (((c) >> 22) & 1)
  103. #define cap_isoch(c) (((c) >> 23) & 1)
  104. #define cap_mgaw(c) ((((c) >> 16) & 0x3f) + 1)
  105. #define cap_sagaw(c) (((c) >> 8) & 0x1f)
  106. #define cap_caching_mode(c) (((c) >> 7) & 1)
  107. #define cap_phmr(c) (((c) >> 6) & 1)
  108. #define cap_plmr(c) (((c) >> 5) & 1)
  109. #define cap_rwbf(c) (((c) >> 4) & 1)
  110. #define cap_afl(c) (((c) >> 3) & 1)
  111. #define cap_ndoms(c) (((unsigned long)1) << (4 + 2 * ((c) & 0x7)))
  112. /*
  113. * Extended Capability Register
  114. */
  115. #define ecap_pasid(e) ((e >> 40) & 0x1)
  116. #define ecap_pss(e) ((e >> 35) & 0x1f)
  117. #define ecap_eafs(e) ((e >> 34) & 0x1)
  118. #define ecap_nwfs(e) ((e >> 33) & 0x1)
  119. #define ecap_srs(e) ((e >> 31) & 0x1)
  120. #define ecap_ers(e) ((e >> 30) & 0x1)
  121. #define ecap_prs(e) ((e >> 29) & 0x1)
  122. #define ecap_broken_pasid(e) ((e >> 28) & 0x1)
  123. #define ecap_dis(e) ((e >> 27) & 0x1)
  124. #define ecap_nest(e) ((e >> 26) & 0x1)
  125. #define ecap_mts(e) ((e >> 25) & 0x1)
  126. #define ecap_ecs(e) ((e >> 24) & 0x1)
  127. #define ecap_iotlb_offset(e) ((((e) >> 8) & 0x3ff) * 16)
  128. #define ecap_max_iotlb_offset(e) (ecap_iotlb_offset(e) + 16)
  129. #define ecap_coherent(e) ((e) & 0x1)
  130. #define ecap_qis(e) ((e) & 0x2)
  131. #define ecap_pass_through(e) ((e >> 6) & 0x1)
  132. #define ecap_eim_support(e) ((e >> 4) & 0x1)
  133. #define ecap_ir_support(e) ((e >> 3) & 0x1)
  134. #define ecap_dev_iotlb_support(e) (((e) >> 2) & 0x1)
  135. #define ecap_max_handle_mask(e) ((e >> 20) & 0xf)
  136. #define ecap_sc_support(e) ((e >> 7) & 0x1) /* Snooping Control */
  137. /* IOTLB_REG */
  138. #define DMA_TLB_FLUSH_GRANU_OFFSET 60
  139. #define DMA_TLB_GLOBAL_FLUSH (((u64)1) << 60)
  140. #define DMA_TLB_DSI_FLUSH (((u64)2) << 60)
  141. #define DMA_TLB_PSI_FLUSH (((u64)3) << 60)
  142. #define DMA_TLB_IIRG(type) ((type >> 60) & 3)
  143. #define DMA_TLB_IAIG(val) (((val) >> 57) & 3)
  144. #define DMA_TLB_READ_DRAIN (((u64)1) << 49)
  145. #define DMA_TLB_WRITE_DRAIN (((u64)1) << 48)
  146. #define DMA_TLB_DID(id) (((u64)((id) & 0xffff)) << 32)
  147. #define DMA_TLB_IVT (((u64)1) << 63)
  148. #define DMA_TLB_IH_NONLEAF (((u64)1) << 6)
  149. #define DMA_TLB_MAX_SIZE (0x3f)
  150. /* INVALID_DESC */
  151. #define DMA_CCMD_INVL_GRANU_OFFSET 61
  152. #define DMA_ID_TLB_GLOBAL_FLUSH (((u64)1) << 4)
  153. #define DMA_ID_TLB_DSI_FLUSH (((u64)2) << 4)
  154. #define DMA_ID_TLB_PSI_FLUSH (((u64)3) << 4)
  155. #define DMA_ID_TLB_READ_DRAIN (((u64)1) << 7)
  156. #define DMA_ID_TLB_WRITE_DRAIN (((u64)1) << 6)
  157. #define DMA_ID_TLB_DID(id) (((u64)((id & 0xffff) << 16)))
  158. #define DMA_ID_TLB_IH_NONLEAF (((u64)1) << 6)
  159. #define DMA_ID_TLB_ADDR(addr) (addr)
  160. #define DMA_ID_TLB_ADDR_MASK(mask) (mask)
  161. /* PMEN_REG */
  162. #define DMA_PMEN_EPM (((u32)1)<<31)
  163. #define DMA_PMEN_PRS (((u32)1)<<0)
  164. /* GCMD_REG */
  165. #define DMA_GCMD_TE (((u32)1) << 31)
  166. #define DMA_GCMD_SRTP (((u32)1) << 30)
  167. #define DMA_GCMD_SFL (((u32)1) << 29)
  168. #define DMA_GCMD_EAFL (((u32)1) << 28)
  169. #define DMA_GCMD_WBF (((u32)1) << 27)
  170. #define DMA_GCMD_QIE (((u32)1) << 26)
  171. #define DMA_GCMD_SIRTP (((u32)1) << 24)
  172. #define DMA_GCMD_IRE (((u32) 1) << 25)
  173. #define DMA_GCMD_CFI (((u32) 1) << 23)
  174. /* GSTS_REG */
  175. #define DMA_GSTS_TES (((u32)1) << 31)
  176. #define DMA_GSTS_RTPS (((u32)1) << 30)
  177. #define DMA_GSTS_FLS (((u32)1) << 29)
  178. #define DMA_GSTS_AFLS (((u32)1) << 28)
  179. #define DMA_GSTS_WBFS (((u32)1) << 27)
  180. #define DMA_GSTS_QIES (((u32)1) << 26)
  181. #define DMA_GSTS_IRTPS (((u32)1) << 24)
  182. #define DMA_GSTS_IRES (((u32)1) << 25)
  183. #define DMA_GSTS_CFIS (((u32)1) << 23)
  184. /* DMA_RTADDR_REG */
  185. #define DMA_RTADDR_RTT (((u64)1) << 11)
  186. /* CCMD_REG */
  187. #define DMA_CCMD_ICC (((u64)1) << 63)
  188. #define DMA_CCMD_GLOBAL_INVL (((u64)1) << 61)
  189. #define DMA_CCMD_DOMAIN_INVL (((u64)2) << 61)
  190. #define DMA_CCMD_DEVICE_INVL (((u64)3) << 61)
  191. #define DMA_CCMD_FM(m) (((u64)((m) & 0x3)) << 32)
  192. #define DMA_CCMD_MASK_NOBIT 0
  193. #define DMA_CCMD_MASK_1BIT 1
  194. #define DMA_CCMD_MASK_2BIT 2
  195. #define DMA_CCMD_MASK_3BIT 3
  196. #define DMA_CCMD_SID(s) (((u64)((s) & 0xffff)) << 16)
  197. #define DMA_CCMD_DID(d) ((u64)((d) & 0xffff))
  198. /* FECTL_REG */
  199. #define DMA_FECTL_IM (((u32)1) << 31)
  200. /* FSTS_REG */
  201. #define DMA_FSTS_PPF ((u32)2)
  202. #define DMA_FSTS_PFO ((u32)1)
  203. #define DMA_FSTS_IQE (1 << 4)
  204. #define DMA_FSTS_ICE (1 << 5)
  205. #define DMA_FSTS_ITE (1 << 6)
  206. #define dma_fsts_fault_record_index(s) (((s) >> 8) & 0xff)
  207. /* FRCD_REG, 32 bits access */
  208. #define DMA_FRCD_F (((u32)1) << 31)
  209. #define dma_frcd_type(d) ((d >> 30) & 1)
  210. #define dma_frcd_fault_reason(c) (c & 0xff)
  211. #define dma_frcd_source_id(c) (c & 0xffff)
  212. /* low 64 bit */
  213. #define dma_frcd_page_addr(d) (d & (((u64)-1) << PAGE_SHIFT))
  214. /* PRS_REG */
  215. #define DMA_PRS_PPR ((u32)1)
  216. #define IOMMU_WAIT_OP(iommu, offset, op, cond, sts) \
  217. do { \
  218. cycles_t start_time = get_cycles(); \
  219. while (1) { \
  220. sts = op(iommu->reg + offset); \
  221. if (cond) \
  222. break; \
  223. if (DMAR_OPERATION_TIMEOUT < (get_cycles() - start_time))\
  224. panic("DMAR hardware is malfunctioning\n"); \
  225. cpu_relax(); \
  226. } \
  227. } while (0)
  228. #define QI_LENGTH 256 /* queue length */
  229. enum {
  230. QI_FREE,
  231. QI_IN_USE,
  232. QI_DONE,
  233. QI_ABORT
  234. };
  235. #define QI_CC_TYPE 0x1
  236. #define QI_IOTLB_TYPE 0x2
  237. #define QI_DIOTLB_TYPE 0x3
  238. #define QI_IEC_TYPE 0x4
  239. #define QI_IWD_TYPE 0x5
  240. #define QI_EIOTLB_TYPE 0x6
  241. #define QI_PC_TYPE 0x7
  242. #define QI_DEIOTLB_TYPE 0x8
  243. #define QI_PGRP_RESP_TYPE 0x9
  244. #define QI_PSTRM_RESP_TYPE 0xa
  245. #define QI_IEC_SELECTIVE (((u64)1) << 4)
  246. #define QI_IEC_IIDEX(idx) (((u64)(idx & 0xffff) << 32))
  247. #define QI_IEC_IM(m) (((u64)(m & 0x1f) << 27))
  248. #define QI_IWD_STATUS_DATA(d) (((u64)d) << 32)
  249. #define QI_IWD_STATUS_WRITE (((u64)1) << 5)
  250. #define QI_IOTLB_DID(did) (((u64)did) << 16)
  251. #define QI_IOTLB_DR(dr) (((u64)dr) << 7)
  252. #define QI_IOTLB_DW(dw) (((u64)dw) << 6)
  253. #define QI_IOTLB_GRAN(gran) (((u64)gran) >> (DMA_TLB_FLUSH_GRANU_OFFSET-4))
  254. #define QI_IOTLB_ADDR(addr) (((u64)addr) & VTD_PAGE_MASK)
  255. #define QI_IOTLB_IH(ih) (((u64)ih) << 6)
  256. #define QI_IOTLB_AM(am) (((u8)am))
  257. #define QI_CC_FM(fm) (((u64)fm) << 48)
  258. #define QI_CC_SID(sid) (((u64)sid) << 32)
  259. #define QI_CC_DID(did) (((u64)did) << 16)
  260. #define QI_CC_GRAN(gran) (((u64)gran) >> (DMA_CCMD_INVL_GRANU_OFFSET-4))
  261. #define QI_DEV_IOTLB_SID(sid) ((u64)((sid) & 0xffff) << 32)
  262. #define QI_DEV_IOTLB_QDEP(qdep) (((qdep) & 0x1f) << 16)
  263. #define QI_DEV_IOTLB_ADDR(addr) ((u64)(addr) & VTD_PAGE_MASK)
  264. #define QI_DEV_IOTLB_SIZE 1
  265. #define QI_DEV_IOTLB_MAX_INVS 32
  266. #define QI_PC_PASID(pasid) (((u64)pasid) << 32)
  267. #define QI_PC_DID(did) (((u64)did) << 16)
  268. #define QI_PC_GRAN(gran) (((u64)gran) << 4)
  269. #define QI_PC_ALL_PASIDS (QI_PC_TYPE | QI_PC_GRAN(0))
  270. #define QI_PC_PASID_SEL (QI_PC_TYPE | QI_PC_GRAN(1))
  271. #define QI_EIOTLB_ADDR(addr) ((u64)(addr) & VTD_PAGE_MASK)
  272. #define QI_EIOTLB_GL(gl) (((u64)gl) << 7)
  273. #define QI_EIOTLB_IH(ih) (((u64)ih) << 6)
  274. #define QI_EIOTLB_AM(am) (((u64)am))
  275. #define QI_EIOTLB_PASID(pasid) (((u64)pasid) << 32)
  276. #define QI_EIOTLB_DID(did) (((u64)did) << 16)
  277. #define QI_EIOTLB_GRAN(gran) (((u64)gran) << 4)
  278. #define QI_DEV_EIOTLB_ADDR(a) ((u64)(a) & VTD_PAGE_MASK)
  279. #define QI_DEV_EIOTLB_SIZE (((u64)1) << 11)
  280. #define QI_DEV_EIOTLB_GLOB(g) ((u64)g)
  281. #define QI_DEV_EIOTLB_PASID(p) (((u64)p) << 32)
  282. #define QI_DEV_EIOTLB_SID(sid) ((u64)((sid) & 0xffff) << 16)
  283. #define QI_DEV_EIOTLB_QDEP(qd) ((u64)((qd) & 0x1f) << 4)
  284. #define QI_DEV_EIOTLB_MAX_INVS 32
  285. #define QI_PGRP_IDX(idx) (((u64)(idx)) << 55)
  286. #define QI_PGRP_PRIV(priv) (((u64)(priv)) << 32)
  287. #define QI_PGRP_RESP_CODE(res) ((u64)(res))
  288. #define QI_PGRP_PASID(pasid) (((u64)(pasid)) << 32)
  289. #define QI_PGRP_DID(did) (((u64)(did)) << 16)
  290. #define QI_PGRP_PASID_P(p) (((u64)(p)) << 4)
  291. #define QI_PSTRM_ADDR(addr) (((u64)(addr)) & VTD_PAGE_MASK)
  292. #define QI_PSTRM_DEVFN(devfn) (((u64)(devfn)) << 4)
  293. #define QI_PSTRM_RESP_CODE(res) ((u64)(res))
  294. #define QI_PSTRM_IDX(idx) (((u64)(idx)) << 55)
  295. #define QI_PSTRM_PRIV(priv) (((u64)(priv)) << 32)
  296. #define QI_PSTRM_BUS(bus) (((u64)(bus)) << 24)
  297. #define QI_PSTRM_PASID(pasid) (((u64)(pasid)) << 4)
  298. #define QI_RESP_SUCCESS 0x0
  299. #define QI_RESP_INVALID 0x1
  300. #define QI_RESP_FAILURE 0xf
  301. #define QI_GRAN_ALL_ALL 0
  302. #define QI_GRAN_NONG_ALL 1
  303. #define QI_GRAN_NONG_PASID 2
  304. #define QI_GRAN_PSI_PASID 3
  305. struct qi_desc {
  306. u64 low, high;
  307. };
  308. struct q_inval {
  309. raw_spinlock_t q_lock;
  310. struct qi_desc *desc; /* invalidation queue */
  311. int *desc_status; /* desc status */
  312. int free_head; /* first free entry */
  313. int free_tail; /* last free entry */
  314. int free_cnt;
  315. };
  316. #ifdef CONFIG_IRQ_REMAP
  317. /* 1MB - maximum possible interrupt remapping table size */
  318. #define INTR_REMAP_PAGE_ORDER 8
  319. #define INTR_REMAP_TABLE_REG_SIZE 0xf
  320. #define INTR_REMAP_TABLE_REG_SIZE_MASK 0xf
  321. #define INTR_REMAP_TABLE_ENTRIES 65536
  322. struct irq_domain;
  323. struct ir_table {
  324. struct irte *base;
  325. unsigned long *bitmap;
  326. };
  327. #endif
  328. struct iommu_flush {
  329. void (*flush_context)(struct intel_iommu *iommu, u16 did, u16 sid,
  330. u8 fm, u64 type);
  331. void (*flush_iotlb)(struct intel_iommu *iommu, u16 did, u64 addr,
  332. unsigned int size_order, u64 type);
  333. };
  334. enum {
  335. SR_DMAR_FECTL_REG,
  336. SR_DMAR_FEDATA_REG,
  337. SR_DMAR_FEADDR_REG,
  338. SR_DMAR_FEUADDR_REG,
  339. MAX_SR_DMAR_REGS
  340. };
  341. #define VTD_FLAG_TRANS_PRE_ENABLED (1 << 0)
  342. #define VTD_FLAG_IRQ_REMAP_PRE_ENABLED (1 << 1)
  343. struct pasid_entry;
  344. struct pasid_state_entry;
  345. struct page_req_dsc;
  346. struct intel_iommu {
  347. void __iomem *reg; /* Pointer to hardware regs, virtual addr */
  348. u64 reg_phys; /* physical address of hw register set */
  349. u64 reg_size; /* size of hw register set */
  350. u64 cap;
  351. u64 ecap;
  352. u32 gcmd; /* Holds TE, EAFL. Don't need SRTP, SFL, WBF */
  353. raw_spinlock_t register_lock; /* protect register handling */
  354. int seq_id; /* sequence id of the iommu */
  355. int agaw; /* agaw of this iommu */
  356. int msagaw; /* max sagaw of this iommu */
  357. unsigned int irq, pr_irq;
  358. u16 segment; /* PCI segment# */
  359. unsigned char name[13]; /* Device Name */
  360. #ifdef CONFIG_INTEL_IOMMU
  361. unsigned long *domain_ids; /* bitmap of domains */
  362. struct dmar_domain ***domains; /* ptr to domains */
  363. spinlock_t lock; /* protect context, domain ids */
  364. struct root_entry *root_entry; /* virtual address */
  365. struct iommu_flush flush;
  366. #endif
  367. #ifdef CONFIG_INTEL_IOMMU_SVM
  368. /* These are large and need to be contiguous, so we allocate just
  369. * one for now. We'll maybe want to rethink that if we truly give
  370. * devices away to userspace processes (e.g. for DPDK) and don't
  371. * want to trust that userspace will use *only* the PASID it was
  372. * told to. But while it's all driver-arbitrated, we're fine. */
  373. struct pasid_entry *pasid_table;
  374. struct pasid_state_entry *pasid_state_table;
  375. struct page_req_dsc *prq;
  376. unsigned char prq_name[16]; /* Name for PRQ interrupt */
  377. struct idr pasid_idr;
  378. u32 pasid_max;
  379. #endif
  380. struct q_inval *qi; /* Queued invalidation info */
  381. u32 *iommu_state; /* Store iommu states between suspend and resume.*/
  382. #ifdef CONFIG_IRQ_REMAP
  383. struct ir_table *ir_table; /* Interrupt remapping info */
  384. struct irq_domain *ir_domain;
  385. struct irq_domain *ir_msi_domain;
  386. #endif
  387. struct device *iommu_dev; /* IOMMU-sysfs device */
  388. int node;
  389. u32 flags; /* Software defined flags */
  390. };
  391. static inline void __iommu_flush_cache(
  392. struct intel_iommu *iommu, void *addr, int size)
  393. {
  394. if (!ecap_coherent(iommu->ecap))
  395. clflush_cache_range(addr, size);
  396. }
  397. extern struct dmar_drhd_unit * dmar_find_matched_drhd_unit(struct pci_dev *dev);
  398. extern int dmar_find_matched_atsr_unit(struct pci_dev *dev);
  399. extern int dmar_enable_qi(struct intel_iommu *iommu);
  400. extern void dmar_disable_qi(struct intel_iommu *iommu);
  401. extern int dmar_reenable_qi(struct intel_iommu *iommu);
  402. extern void qi_global_iec(struct intel_iommu *iommu);
  403. extern void qi_flush_context(struct intel_iommu *iommu, u16 did, u16 sid,
  404. u8 fm, u64 type);
  405. extern void qi_flush_iotlb(struct intel_iommu *iommu, u16 did, u64 addr,
  406. unsigned int size_order, u64 type);
  407. extern void qi_flush_dev_iotlb(struct intel_iommu *iommu, u16 sid, u16 qdep,
  408. u64 addr, unsigned mask);
  409. extern int qi_submit_sync(struct qi_desc *desc, struct intel_iommu *iommu);
  410. extern int dmar_ir_support(void);
  411. #ifdef CONFIG_INTEL_IOMMU_SVM
  412. extern int intel_svm_alloc_pasid_tables(struct intel_iommu *iommu);
  413. extern int intel_svm_free_pasid_tables(struct intel_iommu *iommu);
  414. extern int intel_svm_enable_prq(struct intel_iommu *iommu);
  415. extern int intel_svm_finish_prq(struct intel_iommu *iommu);
  416. struct svm_dev_ops;
  417. struct intel_svm_dev {
  418. struct list_head list;
  419. struct rcu_head rcu;
  420. struct device *dev;
  421. struct svm_dev_ops *ops;
  422. int users;
  423. u16 did;
  424. u16 dev_iotlb:1;
  425. u16 sid, qdep;
  426. };
  427. struct intel_svm {
  428. struct mmu_notifier notifier;
  429. struct mm_struct *mm;
  430. struct intel_iommu *iommu;
  431. int flags;
  432. int pasid;
  433. struct list_head devs;
  434. };
  435. extern int intel_iommu_enable_pasid(struct intel_iommu *iommu, struct intel_svm_dev *sdev);
  436. extern struct intel_iommu *intel_svm_device_to_iommu(struct device *dev);
  437. #endif
  438. extern const struct attribute_group *intel_iommu_groups[];
  439. #endif