123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876 |
- #ifndef __TWL_H_
- #define __TWL_H_
- #include <linux/types.h>
- #include <linux/input/matrix_keypad.h>
- enum twl_module_ids {
- TWL_MODULE_USB,
- TWL_MODULE_PIH,
- TWL_MODULE_MAIN_CHARGE,
- TWL_MODULE_PM_MASTER,
- TWL_MODULE_PM_RECEIVER,
- TWL_MODULE_RTC,
- TWL_MODULE_PWM,
- TWL_MODULE_LED,
- TWL_MODULE_SECURED_REG,
- TWL_MODULE_LAST,
- };
- enum twl4030_module_ids {
- TWL4030_MODULE_AUDIO_VOICE = TWL_MODULE_LAST,
- TWL4030_MODULE_GPIO,
- TWL4030_MODULE_INTBR,
- TWL4030_MODULE_TEST,
- TWL4030_MODULE_KEYPAD,
- TWL4030_MODULE_MADC,
- TWL4030_MODULE_INTERRUPTS,
- TWL4030_MODULE_PRECHARGE,
- TWL4030_MODULE_BACKUP,
- TWL4030_MODULE_INT,
- TWL5031_MODULE_ACCESSORY,
- TWL5031_MODULE_INTERRUPTS,
- TWL4030_MODULE_LAST,
- };
- enum twl6030_module_ids {
- TWL6030_MODULE_ID0 = TWL_MODULE_LAST,
- TWL6030_MODULE_ID1,
- TWL6030_MODULE_ID2,
- TWL6030_MODULE_GPADC,
- TWL6030_MODULE_GASGAUGE,
- TWL6030_MODULE_LAST,
- };
- #define TWL4030_MODULE_LED TWL_MODULE_LED
- #define GPIO_INTR_OFFSET 0
- #define KEYPAD_INTR_OFFSET 1
- #define BCI_INTR_OFFSET 2
- #define MADC_INTR_OFFSET 3
- #define USB_INTR_OFFSET 4
- #define CHARGERFAULT_INTR_OFFSET 5
- #define BCI_PRES_INTR_OFFSET 9
- #define USB_PRES_INTR_OFFSET 10
- #define RTC_INTR_OFFSET 11
- #define PWR_INTR_OFFSET 0
- #define HOTDIE_INTR_OFFSET 12
- #define SMPSLDO_INTR_OFFSET 13
- #define BATDETECT_INTR_OFFSET 14
- #define SIMDETECT_INTR_OFFSET 15
- #define MMCDETECT_INTR_OFFSET 16
- #define GASGAUGE_INTR_OFFSET 17
- #define USBOTG_INTR_OFFSET 4
- #define CHARGER_INTR_OFFSET 2
- #define RSV_INTR_OFFSET 0
- #define REG_INT_STS_A 0x00
- #define REG_INT_STS_B 0x01
- #define REG_INT_STS_C 0x02
- #define REG_INT_MSK_LINE_A 0x03
- #define REG_INT_MSK_LINE_B 0x04
- #define REG_INT_MSK_LINE_C 0x05
- #define REG_INT_MSK_STS_A 0x06
- #define REG_INT_MSK_STS_B 0x07
- #define REG_INT_MSK_STS_C 0x08
- #define TWL6030_PWR_INT_MASK 0x07
- #define TWL6030_RTC_INT_MASK 0x18
- #define TWL6030_HOTDIE_INT_MASK 0x20
- #define TWL6030_SMPSLDOA_INT_MASK 0xC0
- #define TWL6030_SMPSLDOB_INT_MASK 0x01
- #define TWL6030_BATDETECT_INT_MASK 0x02
- #define TWL6030_SIMDETECT_INT_MASK 0x04
- #define TWL6030_MMCDETECT_INT_MASK 0x08
- #define TWL6030_GPADC_INT_MASK 0x60
- #define TWL6030_GASGAUGE_INT_MASK 0x80
- #define TWL6030_USBOTG_INT_MASK 0x0F
- #define TWL6030_CHARGER_CTRL_INT_MASK 0x10
- #define TWL6030_CHARGER_FAULT_INT_MASK 0x60
- #define TWL6030_MMCCTRL 0xEE
- #define VMMC_AUTO_OFF (0x1 << 3)
- #define SW_FC (0x1 << 2)
- #define STS_MMC 0x1
- #define TWL6030_CFG_INPUT_PUPD3 0xF2
- #define MMC_PU (0x1 << 3)
- #define MMC_PD (0x1 << 2)
- #define TWL_SIL_TYPE(rev) ((rev) & 0x00FFFFFF)
- #define TWL_SIL_REV(rev) ((rev) >> 24)
- #define TWL_SIL_5030 0x09002F
- #define TWL5030_REV_1_0 0x00
- #define TWL5030_REV_1_1 0x10
- #define TWL5030_REV_1_2 0x30
- #define TWL4030_CLASS_ID 0x4030
- #define TWL6030_CLASS_ID 0x6030
- unsigned int twl_rev(void);
- #define GET_TWL_REV (twl_rev())
- #define TWL_CLASS_IS(class, id) \
- static inline int twl_class_is_ ##class(void) \
- { \
- return ((id) == (GET_TWL_REV)) ? 1 : 0; \
- }
- TWL_CLASS_IS(4030, TWL4030_CLASS_ID)
- TWL_CLASS_IS(6030, TWL6030_CLASS_ID)
- int twl_set_regcache_bypass(u8 mod_no, bool enable);
- int twl_i2c_write(u8 mod_no, u8 *value, u8 reg, unsigned num_bytes);
- int twl_i2c_read(u8 mod_no, u8 *value, u8 reg, unsigned num_bytes);
- static inline int twl_i2c_write_u8(u8 mod_no, u8 val, u8 reg) {
- return twl_i2c_write(mod_no, &val, reg, 1);
- }
- static inline int twl_i2c_read_u8(u8 mod_no, u8 *val, u8 reg) {
- return twl_i2c_read(mod_no, val, reg, 1);
- }
- static inline int twl_i2c_write_u16(u8 mod_no, u16 val, u8 reg) {
- val = cpu_to_le16(val);
- return twl_i2c_write(mod_no, (u8*) &val, reg, 2);
- }
- static inline int twl_i2c_read_u16(u8 mod_no, u16 *val, u8 reg) {
- int ret;
- ret = twl_i2c_read(mod_no, (u8*) val, reg, 2);
- *val = le16_to_cpu(*val);
- return ret;
- }
- int twl_get_type(void);
- int twl_get_version(void);
- int twl_get_hfclk_rate(void);
- int twl6030_interrupt_unmask(u8 bit_mask, u8 offset);
- int twl6030_interrupt_mask(u8 bit_mask, u8 offset);
- #ifdef CONFIG_TWL4030_CORE
- int twl6030_mmc_card_detect_config(void);
- #else
- static inline int twl6030_mmc_card_detect_config(void)
- {
- pr_debug("twl6030_mmc_card_detect_config not supported\n");
- return 0;
- }
- #endif
- #ifdef CONFIG_TWL4030_CORE
- int twl6030_mmc_card_detect(struct device *dev, int slot);
- #else
- static inline int twl6030_mmc_card_detect(struct device *dev, int slot)
- {
- pr_debug("Call back twl6030_mmc_card_detect not supported\n");
- return -EIO;
- }
- #endif
- #define TWL4030_SIH_CTRL_EXCLEN_MASK BIT(0)
- #define TWL4030_SIH_CTRL_PENDDIS_MASK BIT(1)
- #define TWL4030_SIH_CTRL_COR_MASK BIT(2)
- #define REG_GPIODATAIN1 0x0
- #define REG_GPIODATAIN2 0x1
- #define REG_GPIODATAIN3 0x2
- #define REG_GPIODATADIR1 0x3
- #define REG_GPIODATADIR2 0x4
- #define REG_GPIODATADIR3 0x5
- #define REG_GPIODATAOUT1 0x6
- #define REG_GPIODATAOUT2 0x7
- #define REG_GPIODATAOUT3 0x8
- #define REG_CLEARGPIODATAOUT1 0x9
- #define REG_CLEARGPIODATAOUT2 0xA
- #define REG_CLEARGPIODATAOUT3 0xB
- #define REG_SETGPIODATAOUT1 0xC
- #define REG_SETGPIODATAOUT2 0xD
- #define REG_SETGPIODATAOUT3 0xE
- #define REG_GPIO_DEBEN1 0xF
- #define REG_GPIO_DEBEN2 0x10
- #define REG_GPIO_DEBEN3 0x11
- #define REG_GPIO_CTRL 0x12
- #define REG_GPIOPUPDCTR1 0x13
- #define REG_GPIOPUPDCTR2 0x14
- #define REG_GPIOPUPDCTR3 0x15
- #define REG_GPIOPUPDCTR4 0x16
- #define REG_GPIOPUPDCTR5 0x17
- #define REG_GPIO_ISR1A 0x19
- #define REG_GPIO_ISR2A 0x1A
- #define REG_GPIO_ISR3A 0x1B
- #define REG_GPIO_IMR1A 0x1C
- #define REG_GPIO_IMR2A 0x1D
- #define REG_GPIO_IMR3A 0x1E
- #define REG_GPIO_ISR1B 0x1F
- #define REG_GPIO_ISR2B 0x20
- #define REG_GPIO_ISR3B 0x21
- #define REG_GPIO_IMR1B 0x22
- #define REG_GPIO_IMR2B 0x23
- #define REG_GPIO_IMR3B 0x24
- #define REG_GPIO_EDR1 0x28
- #define REG_GPIO_EDR2 0x29
- #define REG_GPIO_EDR3 0x2A
- #define REG_GPIO_EDR4 0x2B
- #define REG_GPIO_EDR5 0x2C
- #define REG_GPIO_SIH_CTRL 0x2D
- #define TWL4030_GPIO_MAX 18
- #define REG_IDCODE_7_0 0x00
- #define REG_IDCODE_15_8 0x01
- #define REG_IDCODE_16_23 0x02
- #define REG_IDCODE_31_24 0x03
- #define REG_GPPUPDCTR1 0x0F
- #define REG_UNLOCK_TEST_REG 0x12
- #define I2C_SCL_CTRL_PU BIT(0)
- #define I2C_SDA_CTRL_PU BIT(2)
- #define SR_I2C_SCL_CTRL_PU BIT(4)
- #define SR_I2C_SDA_CTRL_PU BIT(6)
- #define TWL_EEPROM_R_UNLOCK 0x49
- #define TWL4030_KEYPAD_KEYP_ISR1 0x11
- #define TWL4030_KEYPAD_KEYP_IMR1 0x12
- #define TWL4030_KEYPAD_KEYP_ISR2 0x13
- #define TWL4030_KEYPAD_KEYP_IMR2 0x14
- #define TWL4030_KEYPAD_KEYP_SIR 0x15
- #define TWL4030_KEYPAD_KEYP_EDR 0x16
- #define TWL4030_KEYPAD_KEYP_SIH_CTRL 0x17
- #define TWL4030_MADC_ISR1 0x61
- #define TWL4030_MADC_IMR1 0x62
- #define TWL4030_MADC_ISR2 0x63
- #define TWL4030_MADC_IMR2 0x64
- #define TWL4030_MADC_SIR 0x65
- #define TWL4030_MADC_EDR 0x66
- #define TWL4030_MADC_SIH_CTRL 0x67
- #define TWL4030_INTERRUPTS_BCIISR1A 0x0
- #define TWL4030_INTERRUPTS_BCIISR2A 0x1
- #define TWL4030_INTERRUPTS_BCIIMR1A 0x2
- #define TWL4030_INTERRUPTS_BCIIMR2A 0x3
- #define TWL4030_INTERRUPTS_BCIISR1B 0x4
- #define TWL4030_INTERRUPTS_BCIISR2B 0x5
- #define TWL4030_INTERRUPTS_BCIIMR1B 0x6
- #define TWL4030_INTERRUPTS_BCIIMR2B 0x7
- #define TWL4030_INTERRUPTS_BCISIR1 0x8
- #define TWL4030_INTERRUPTS_BCISIR2 0x9
- #define TWL4030_INTERRUPTS_BCIEDR1 0xa
- #define TWL4030_INTERRUPTS_BCIEDR2 0xb
- #define TWL4030_INTERRUPTS_BCIEDR3 0xc
- #define TWL4030_INTERRUPTS_BCISIHCTRL 0xd
- #define TWL4030_INT_PWR_ISR1 0x0
- #define TWL4030_INT_PWR_IMR1 0x1
- #define TWL4030_INT_PWR_ISR2 0x2
- #define TWL4030_INT_PWR_IMR2 0x3
- #define TWL4030_INT_PWR_SIR 0x4
- #define TWL4030_INT_PWR_EDR1 0x5
- #define TWL4030_INT_PWR_EDR2 0x6
- #define TWL4030_INT_PWR_SIH_CTRL 0x7
- #define TWL5031_ACIIMR_LSB 0x05
- #define TWL5031_ACIIMR_MSB 0x06
- #define TWL5031_ACIIDR_LSB 0x07
- #define TWL5031_ACIIDR_MSB 0x08
- #define TWL5031_ACCISR1 0x0F
- #define TWL5031_ACCIMR1 0x10
- #define TWL5031_ACCISR2 0x11
- #define TWL5031_ACCIMR2 0x12
- #define TWL5031_ACCSIR 0x13
- #define TWL5031_ACCEDR1 0x14
- #define TWL5031_ACCSIHCTRL 0x15
- #define TWL5031_INTERRUPTS_BCIISR1 0x0
- #define TWL5031_INTERRUPTS_BCIIMR1 0x1
- #define TWL5031_INTERRUPTS_BCIISR2 0x2
- #define TWL5031_INTERRUPTS_BCIIMR2 0x3
- #define TWL5031_INTERRUPTS_BCISIR 0x4
- #define TWL5031_INTERRUPTS_BCIEDR1 0x5
- #define TWL5031_INTERRUPTS_BCIEDR2 0x6
- #define TWL5031_INTERRUPTS_BCISIHCTRL 0x7
- #define TWL4030_PM_MASTER_CFG_P1_TRANSITION 0x00
- #define TWL4030_PM_MASTER_CFG_P2_TRANSITION 0x01
- #define TWL4030_PM_MASTER_CFG_P3_TRANSITION 0x02
- #define TWL4030_PM_MASTER_CFG_P123_TRANSITION 0x03
- #define TWL4030_PM_MASTER_STS_BOOT 0x04
- #define TWL4030_PM_MASTER_CFG_BOOT 0x05
- #define TWL4030_PM_MASTER_SHUNDAN 0x06
- #define TWL4030_PM_MASTER_BOOT_BCI 0x07
- #define TWL4030_PM_MASTER_CFG_PWRANA1 0x08
- #define TWL4030_PM_MASTER_CFG_PWRANA2 0x09
- #define TWL4030_PM_MASTER_BACKUP_MISC_STS 0x0b
- #define TWL4030_PM_MASTER_BACKUP_MISC_CFG 0x0c
- #define TWL4030_PM_MASTER_BACKUP_MISC_TST 0x0d
- #define TWL4030_PM_MASTER_PROTECT_KEY 0x0e
- #define TWL4030_PM_MASTER_STS_HW_CONDITIONS 0x0f
- #define TWL4030_PM_MASTER_P1_SW_EVENTS 0x10
- #define TWL4030_PM_MASTER_P2_SW_EVENTS 0x11
- #define TWL4030_PM_MASTER_P3_SW_EVENTS 0x12
- #define TWL4030_PM_MASTER_STS_P123_STATE 0x13
- #define TWL4030_PM_MASTER_PB_CFG 0x14
- #define TWL4030_PM_MASTER_PB_WORD_MSB 0x15
- #define TWL4030_PM_MASTER_PB_WORD_LSB 0x16
- #define TWL4030_PM_MASTER_SEQ_ADD_W2P 0x1c
- #define TWL4030_PM_MASTER_SEQ_ADD_P2A 0x1d
- #define TWL4030_PM_MASTER_SEQ_ADD_A2W 0x1e
- #define TWL4030_PM_MASTER_SEQ_ADD_A2S 0x1f
- #define TWL4030_PM_MASTER_SEQ_ADD_S2A12 0x20
- #define TWL4030_PM_MASTER_SEQ_ADD_S2A3 0x21
- #define TWL4030_PM_MASTER_SEQ_ADD_WARM 0x22
- #define TWL4030_PM_MASTER_MEMORY_ADDRESS 0x23
- #define TWL4030_PM_MASTER_MEMORY_DATA 0x24
- #define TWL4030_PM_MASTER_KEY_CFG1 0xc0
- #define TWL4030_PM_MASTER_KEY_CFG2 0x0c
- #define TWL4030_PM_MASTER_KEY_TST1 0xe0
- #define TWL4030_PM_MASTER_KEY_TST2 0x0e
- #define TWL4030_PM_MASTER_GLOBAL_TST 0xb6
- #define DEV_GRP_NULL 0x0
- #define DEV_GRP_P1 0x1
- #define DEV_GRP_P2 0x2
- #define DEV_GRP_P3 0x4
- #define RES_GRP_RES 0x0
- #define RES_GRP_PP 0x1
- #define RES_GRP_RC 0x2
- #define RES_GRP_PP_RC 0x3
- #define RES_GRP_PR 0x4
- #define RES_GRP_PP_PR 0x5
- #define RES_GRP_RC_PR 0x6
- #define RES_GRP_ALL 0x7
- #define RES_TYPE2_R0 0x0
- #define RES_TYPE2_R1 0x1
- #define RES_TYPE2_R2 0x2
- #define RES_TYPE_R0 0x0
- #define RES_TYPE_ALL 0x7
- #define RES_STATE_WRST 0xF
- #define RES_STATE_ACTIVE 0xE
- #define RES_STATE_SLEEP 0x8
- #define RES_STATE_OFF 0x0
- #define RES_VAUX1 1
- #define RES_VAUX2 2
- #define RES_VAUX3 3
- #define RES_VAUX4 4
- #define RES_VMMC1 5
- #define RES_VMMC2 6
- #define RES_VPLL1 7
- #define RES_VPLL2 8
- #define RES_VSIM 9
- #define RES_VDAC 10
- #define RES_VINTANA1 11
- #define RES_VINTANA2 12
- #define RES_VINTDIG 13
- #define RES_VIO 14
- #define RES_VDD1 15
- #define RES_VDD2 16
- #define RES_VUSB_1V5 17
- #define RES_VUSB_1V8 18
- #define RES_VUSB_3V1 19
- #define RES_VUSBCP 20
- #define RES_REGEN 21
- #define RES_NRES_PWRON 22
- #define RES_CLKEN 23
- #define RES_SYSEN 24
- #define RES_HFCLKOUT 25
- #define RES_32KCLKOUT 26
- #define RES_RESET 27
- #define RES_MAIN_REF 28
- #define TOTAL_RESOURCES 28
- #define MSG_BROADCAST(devgrp, grp, type, type2, state) \
- ( (devgrp) << 13 | 1 << 12 | (grp) << 9 | (type2) << 7 \
- | (type) << 4 | (state))
- #define MSG_SINGULAR(devgrp, id, state) \
- ((devgrp) << 13 | 0 << 12 | (id) << 4 | (state))
- #define MSG_BROADCAST_ALL(devgrp, state) \
- ((devgrp) << 5 | (state))
- #define MSG_BROADCAST_REF MSG_BROADCAST_ALL
- #define MSG_BROADCAST_PROV MSG_BROADCAST_ALL
- #define MSG_BROADCAST__CLK_RST MSG_BROADCAST_ALL
- struct twl4030_clock_init_data {
- bool ck32k_lowpwr_enable;
- };
- struct twl4030_bci_platform_data {
- int *battery_tmp_tbl;
- unsigned int tblsize;
- int bb_uvolt;
- int bb_uamp;
- };
- struct twl4030_gpio_platform_data {
-
- bool use_leds;
-
- u8 mmc_cd;
-
- u32 debounce;
-
- u32 pullups;
- u32 pulldowns;
- int (*setup)(struct device *dev,
- unsigned gpio, unsigned ngpio);
- int (*teardown)(struct device *dev,
- unsigned gpio, unsigned ngpio);
- };
- struct twl4030_madc_platform_data {
- int irq_line;
- };
- #define PERSISTENT_KEY(r, c) KEY((r), (c), KEY_RESERVED)
- struct twl4030_keypad_data {
- const struct matrix_keymap_data *keymap_data;
- unsigned rows;
- unsigned cols;
- bool rep;
- };
- enum twl4030_usb_mode {
- T2_USB_MODE_ULPI = 1,
- T2_USB_MODE_CEA2011_3PIN = 2,
- };
- struct twl4030_usb_data {
- enum twl4030_usb_mode usb_mode;
- unsigned long features;
- int (*phy_init)(struct device *dev);
- int (*phy_exit)(struct device *dev);
-
- int (*phy_power)(struct device *dev, int iD, int on);
-
- int (*phy_set_clock)(struct device *dev, int on);
-
- int (*phy_suspend)(struct device *dev, int suspend);
- };
- struct twl4030_ins {
- u16 pmb_message;
- u8 delay;
- };
- struct twl4030_script {
- struct twl4030_ins *script;
- unsigned size;
- u8 flags;
- #define TWL4030_WRST_SCRIPT (1<<0)
- #define TWL4030_WAKEUP12_SCRIPT (1<<1)
- #define TWL4030_WAKEUP3_SCRIPT (1<<2)
- #define TWL4030_SLEEP_SCRIPT (1<<3)
- };
- struct twl4030_resconfig {
- u8 resource;
- u8 devgroup;
- u8 type;
- u8 type2;
- u8 remap_off;
- u8 remap_sleep;
- };
- struct twl4030_power_data {
- struct twl4030_script **scripts;
- unsigned num;
- struct twl4030_resconfig *resource_config;
- struct twl4030_resconfig *board_config;
- #define TWL4030_RESCONFIG_UNDEF ((u8)-1)
- bool use_poweroff;
- bool ac_charger_quirk;
- };
- extern int twl4030_remove_script(u8 flags);
- extern void twl4030_power_off(void);
- struct twl4030_codec_data {
- unsigned int digimic_delay;
- unsigned int ramp_delay_value;
- unsigned int offset_cncl_path;
- unsigned int hs_extmute:1;
- int hs_extmute_gpio;
- };
- struct twl4030_vibra_data {
- unsigned int coexist;
- };
- struct twl4030_audio_data {
- unsigned int audio_mclk;
- struct twl4030_codec_data *codec;
- struct twl4030_vibra_data *vibra;
-
- int audpwron_gpio;
- int naudint_irq;
- unsigned int irq_base;
- };
- struct twl4030_platform_data {
- struct twl4030_clock_init_data *clock;
- struct twl4030_bci_platform_data *bci;
- struct twl4030_gpio_platform_data *gpio;
- struct twl4030_madc_platform_data *madc;
- struct twl4030_keypad_data *keypad;
- struct twl4030_usb_data *usb;
- struct twl4030_power_data *power;
- struct twl4030_audio_data *audio;
-
- struct regulator_init_data *vdac;
- struct regulator_init_data *vaux1;
- struct regulator_init_data *vaux2;
- struct regulator_init_data *vaux3;
- struct regulator_init_data *vdd1;
- struct regulator_init_data *vdd2;
- struct regulator_init_data *vdd3;
-
- struct regulator_init_data *vpll1;
- struct regulator_init_data *vpll2;
- struct regulator_init_data *vmmc1;
- struct regulator_init_data *vmmc2;
- struct regulator_init_data *vsim;
- struct regulator_init_data *vaux4;
- struct regulator_init_data *vio;
- struct regulator_init_data *vintana1;
- struct regulator_init_data *vintana2;
- struct regulator_init_data *vintdig;
-
- struct regulator_init_data *vmmc;
- struct regulator_init_data *vpp;
- struct regulator_init_data *vusim;
- struct regulator_init_data *vana;
- struct regulator_init_data *vcxio;
- struct regulator_init_data *vusb;
- struct regulator_init_data *clk32kg;
- struct regulator_init_data *v1v8;
- struct regulator_init_data *v2v1;
-
- struct regulator_init_data *ldo1;
- struct regulator_init_data *ldo2;
- struct regulator_init_data *ldo3;
- struct regulator_init_data *ldo4;
- struct regulator_init_data *ldo5;
- struct regulator_init_data *ldo6;
- struct regulator_init_data *ldo7;
- struct regulator_init_data *ldoln;
- struct regulator_init_data *ldousb;
-
- struct regulator_init_data *smps3;
- struct regulator_init_data *smps4;
- struct regulator_init_data *vio6025;
- };
- struct twl_regulator_driver_data {
- int (*set_voltage)(void *data, int target_uV);
- int (*get_voltage)(void *data);
- void *data;
- unsigned long features;
- };
- #define TWL4030_VAUX2 BIT(0)
- #define TPS_SUBSET BIT(1)
- #define TWL5031 BIT(2)
- #define TWL6030_CLASS BIT(3)
- #define TWL6032_SUBCLASS BIT(4)
- #define TWL4030_ALLOW_UNSUPPORTED BIT(5)
- int twl4030_sih_setup(struct device *dev, int module, int irq_base);
- #define TWL4030_VDAC_DEV_GRP 0x3B
- #define TWL4030_VDAC_DEDICATED 0x3E
- #define TWL4030_VAUX1_DEV_GRP 0x17
- #define TWL4030_VAUX1_DEDICATED 0x1A
- #define TWL4030_VAUX2_DEV_GRP 0x1B
- #define TWL4030_VAUX2_DEDICATED 0x1E
- #define TWL4030_VAUX3_DEV_GRP 0x1F
- #define TWL4030_VAUX3_DEDICATED 0x22
- static inline int twl4030charger_usb_en(int enable) { return 0; }
- #define TWL4030_REG_VDD1 0
- #define TWL4030_REG_VDD2 1
- #define TWL4030_REG_VIO 2
- #define TWL4030_REG_VDAC 3
- #define TWL4030_REG_VPLL1 4
- #define TWL4030_REG_VPLL2 5
- #define TWL4030_REG_VMMC1 6
- #define TWL4030_REG_VMMC2 7
- #define TWL4030_REG_VSIM 8
- #define TWL4030_REG_VAUX1 9
- #define TWL4030_REG_VAUX2_4030 10
- #define TWL4030_REG_VAUX2 11
- #define TWL4030_REG_VAUX3 12
- #define TWL4030_REG_VAUX4 13
- #define TWL4030_REG_VINTANA1 14
- #define TWL4030_REG_VINTANA2 15
- #define TWL4030_REG_VINTDIG 16
- #define TWL4030_REG_VUSB1V5 17
- #define TWL4030_REG_VUSB1V8 18
- #define TWL4030_REG_VUSB3V1 19
- #define TWL6030_REG_VDD1 30
- #define TWL6030_REG_VDD2 31
- #define TWL6030_REG_VDD3 32
- #define TWL6030_REG_VMEM 33
- #define TWL6030_REG_V2V1 34
- #define TWL6030_REG_V1V29 35
- #define TWL6030_REG_V1V8 36
- #define TWL6030_REG_VAUX1_6030 37
- #define TWL6030_REG_VAUX2_6030 38
- #define TWL6030_REG_VAUX3_6030 39
- #define TWL6030_REG_VMMC 40
- #define TWL6030_REG_VPP 41
- #define TWL6030_REG_VUSIM 42
- #define TWL6030_REG_VANA 43
- #define TWL6030_REG_VCXIO 44
- #define TWL6030_REG_VDAC 45
- #define TWL6030_REG_VUSB 46
- #define TWL6030_REG_VRTC 47
- #define TWL6030_REG_CLK32KG 48
- #define TWL6032_REG_LDO2 49
- #define TWL6032_REG_LDO4 50
- #define TWL6032_REG_LDO3 51
- #define TWL6032_REG_LDO5 52
- #define TWL6032_REG_LDO1 53
- #define TWL6032_REG_LDO7 54
- #define TWL6032_REG_LDO6 55
- #define TWL6032_REG_LDOLN 56
- #define TWL6032_REG_LDOUSB 57
- #define TWL6032_REG_SMPS3 58
- #define TWL6032_REG_SMPS4 59
- #define TWL6032_REG_VIO 60
- #endif
|