pl022.h 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295
  1. /*
  2. * include/linux/amba/pl022.h
  3. *
  4. * Copyright (C) 2008-2009 ST-Ericsson AB
  5. * Copyright (C) 2006 STMicroelectronics Pvt. Ltd.
  6. *
  7. * Author: Linus Walleij <linus.walleij@stericsson.com>
  8. *
  9. * Initial version inspired by:
  10. * linux-2.6.17-rc3-mm1/drivers/spi/pxa2xx_spi.c
  11. * Initial adoption to PL022 by:
  12. * Sachin Verma <sachin.verma@st.com>
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or
  17. * (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. */
  24. #ifndef _SSP_PL022_H
  25. #define _SSP_PL022_H
  26. #include <linux/types.h>
  27. /**
  28. * whether SSP is in loopback mode or not
  29. */
  30. enum ssp_loopback {
  31. LOOPBACK_DISABLED,
  32. LOOPBACK_ENABLED
  33. };
  34. /**
  35. * enum ssp_interface - interfaces allowed for this SSP Controller
  36. * @SSP_INTERFACE_MOTOROLA_SPI: Motorola Interface
  37. * @SSP_INTERFACE_TI_SYNC_SERIAL: Texas Instrument Synchronous Serial
  38. * interface
  39. * @SSP_INTERFACE_NATIONAL_MICROWIRE: National Semiconductor Microwire
  40. * interface
  41. * @SSP_INTERFACE_UNIDIRECTIONAL: Unidirectional interface (STn8810
  42. * &STn8815 only)
  43. */
  44. enum ssp_interface {
  45. SSP_INTERFACE_MOTOROLA_SPI,
  46. SSP_INTERFACE_TI_SYNC_SERIAL,
  47. SSP_INTERFACE_NATIONAL_MICROWIRE,
  48. SSP_INTERFACE_UNIDIRECTIONAL
  49. };
  50. /**
  51. * enum ssp_hierarchy - whether SSP is configured as Master or Slave
  52. */
  53. enum ssp_hierarchy {
  54. SSP_MASTER,
  55. SSP_SLAVE
  56. };
  57. /**
  58. * enum ssp_clock_params - clock parameters, to set SSP clock at a
  59. * desired freq
  60. */
  61. struct ssp_clock_params {
  62. u8 cpsdvsr; /* value from 2 to 254 (even only!) */
  63. u8 scr; /* value from 0 to 255 */
  64. };
  65. /**
  66. * enum ssp_rx_endian - endianess of Rx FIFO Data
  67. * this feature is only available in ST versionf of PL022
  68. */
  69. enum ssp_rx_endian {
  70. SSP_RX_MSB,
  71. SSP_RX_LSB
  72. };
  73. /**
  74. * enum ssp_tx_endian - endianess of Tx FIFO Data
  75. */
  76. enum ssp_tx_endian {
  77. SSP_TX_MSB,
  78. SSP_TX_LSB
  79. };
  80. /**
  81. * enum ssp_data_size - number of bits in one data element
  82. */
  83. enum ssp_data_size {
  84. SSP_DATA_BITS_4 = 0x03, SSP_DATA_BITS_5, SSP_DATA_BITS_6,
  85. SSP_DATA_BITS_7, SSP_DATA_BITS_8, SSP_DATA_BITS_9,
  86. SSP_DATA_BITS_10, SSP_DATA_BITS_11, SSP_DATA_BITS_12,
  87. SSP_DATA_BITS_13, SSP_DATA_BITS_14, SSP_DATA_BITS_15,
  88. SSP_DATA_BITS_16, SSP_DATA_BITS_17, SSP_DATA_BITS_18,
  89. SSP_DATA_BITS_19, SSP_DATA_BITS_20, SSP_DATA_BITS_21,
  90. SSP_DATA_BITS_22, SSP_DATA_BITS_23, SSP_DATA_BITS_24,
  91. SSP_DATA_BITS_25, SSP_DATA_BITS_26, SSP_DATA_BITS_27,
  92. SSP_DATA_BITS_28, SSP_DATA_BITS_29, SSP_DATA_BITS_30,
  93. SSP_DATA_BITS_31, SSP_DATA_BITS_32
  94. };
  95. /**
  96. * enum ssp_mode - SSP mode of operation (Communication modes)
  97. */
  98. enum ssp_mode {
  99. INTERRUPT_TRANSFER,
  100. POLLING_TRANSFER,
  101. DMA_TRANSFER
  102. };
  103. /**
  104. * enum ssp_rx_level_trig - receive FIFO watermark level which triggers
  105. * IT: Interrupt fires when _N_ or more elements in RX FIFO.
  106. */
  107. enum ssp_rx_level_trig {
  108. SSP_RX_1_OR_MORE_ELEM,
  109. SSP_RX_4_OR_MORE_ELEM,
  110. SSP_RX_8_OR_MORE_ELEM,
  111. SSP_RX_16_OR_MORE_ELEM,
  112. SSP_RX_32_OR_MORE_ELEM
  113. };
  114. /**
  115. * Transmit FIFO watermark level which triggers (IT Interrupt fires
  116. * when _N_ or more empty locations in TX FIFO)
  117. */
  118. enum ssp_tx_level_trig {
  119. SSP_TX_1_OR_MORE_EMPTY_LOC,
  120. SSP_TX_4_OR_MORE_EMPTY_LOC,
  121. SSP_TX_8_OR_MORE_EMPTY_LOC,
  122. SSP_TX_16_OR_MORE_EMPTY_LOC,
  123. SSP_TX_32_OR_MORE_EMPTY_LOC
  124. };
  125. /**
  126. * enum SPI Clock Phase - clock phase (Motorola SPI interface only)
  127. * @SSP_CLK_FIRST_EDGE: Receive data on first edge transition (actual direction depends on polarity)
  128. * @SSP_CLK_SECOND_EDGE: Receive data on second edge transition (actual direction depends on polarity)
  129. */
  130. enum ssp_spi_clk_phase {
  131. SSP_CLK_FIRST_EDGE,
  132. SSP_CLK_SECOND_EDGE
  133. };
  134. /**
  135. * enum SPI Clock Polarity - clock polarity (Motorola SPI interface only)
  136. * @SSP_CLK_POL_IDLE_LOW: Low inactive level
  137. * @SSP_CLK_POL_IDLE_HIGH: High inactive level
  138. */
  139. enum ssp_spi_clk_pol {
  140. SSP_CLK_POL_IDLE_LOW,
  141. SSP_CLK_POL_IDLE_HIGH
  142. };
  143. /**
  144. * Microwire Conrol Lengths Command size in microwire format
  145. */
  146. enum ssp_microwire_ctrl_len {
  147. SSP_BITS_4 = 0x03, SSP_BITS_5, SSP_BITS_6,
  148. SSP_BITS_7, SSP_BITS_8, SSP_BITS_9,
  149. SSP_BITS_10, SSP_BITS_11, SSP_BITS_12,
  150. SSP_BITS_13, SSP_BITS_14, SSP_BITS_15,
  151. SSP_BITS_16, SSP_BITS_17, SSP_BITS_18,
  152. SSP_BITS_19, SSP_BITS_20, SSP_BITS_21,
  153. SSP_BITS_22, SSP_BITS_23, SSP_BITS_24,
  154. SSP_BITS_25, SSP_BITS_26, SSP_BITS_27,
  155. SSP_BITS_28, SSP_BITS_29, SSP_BITS_30,
  156. SSP_BITS_31, SSP_BITS_32
  157. };
  158. /**
  159. * enum Microwire Wait State
  160. * @SSP_MWIRE_WAIT_ZERO: No wait state inserted after last command bit
  161. * @SSP_MWIRE_WAIT_ONE: One wait state inserted after last command bit
  162. */
  163. enum ssp_microwire_wait_state {
  164. SSP_MWIRE_WAIT_ZERO,
  165. SSP_MWIRE_WAIT_ONE
  166. };
  167. /**
  168. * enum ssp_duplex - whether Full/Half Duplex on microwire, only
  169. * available in the ST Micro variant.
  170. * @SSP_MICROWIRE_CHANNEL_FULL_DUPLEX: SSPTXD becomes bi-directional,
  171. * SSPRXD not used
  172. * @SSP_MICROWIRE_CHANNEL_HALF_DUPLEX: SSPTXD is an output, SSPRXD is
  173. * an input.
  174. */
  175. enum ssp_duplex {
  176. SSP_MICROWIRE_CHANNEL_FULL_DUPLEX,
  177. SSP_MICROWIRE_CHANNEL_HALF_DUPLEX
  178. };
  179. /**
  180. * enum ssp_clkdelay - an optional clock delay on the feedback clock
  181. * only available in the ST Micro PL023 variant.
  182. * @SSP_FEEDBACK_CLK_DELAY_NONE: no delay, the data coming in from the
  183. * slave is sampled directly
  184. * @SSP_FEEDBACK_CLK_DELAY_1T: the incoming slave data is sampled with
  185. * a delay of T-dt
  186. * @SSP_FEEDBACK_CLK_DELAY_2T: dito with a delay if 2T-dt
  187. * @SSP_FEEDBACK_CLK_DELAY_3T: dito with a delay if 3T-dt
  188. * @SSP_FEEDBACK_CLK_DELAY_4T: dito with a delay if 4T-dt
  189. * @SSP_FEEDBACK_CLK_DELAY_5T: dito with a delay if 5T-dt
  190. * @SSP_FEEDBACK_CLK_DELAY_6T: dito with a delay if 6T-dt
  191. * @SSP_FEEDBACK_CLK_DELAY_7T: dito with a delay if 7T-dt
  192. */
  193. enum ssp_clkdelay {
  194. SSP_FEEDBACK_CLK_DELAY_NONE,
  195. SSP_FEEDBACK_CLK_DELAY_1T,
  196. SSP_FEEDBACK_CLK_DELAY_2T,
  197. SSP_FEEDBACK_CLK_DELAY_3T,
  198. SSP_FEEDBACK_CLK_DELAY_4T,
  199. SSP_FEEDBACK_CLK_DELAY_5T,
  200. SSP_FEEDBACK_CLK_DELAY_6T,
  201. SSP_FEEDBACK_CLK_DELAY_7T
  202. };
  203. /**
  204. * CHIP select/deselect commands
  205. */
  206. enum ssp_chip_select {
  207. SSP_CHIP_SELECT,
  208. SSP_CHIP_DESELECT
  209. };
  210. struct dma_chan;
  211. /**
  212. * struct pl022_ssp_master - device.platform_data for SPI controller devices.
  213. * @bus_id: identifier for this bus
  214. * @num_chipselect: chipselects are used to distinguish individual
  215. * SPI slaves, and are numbered from zero to num_chipselects - 1.
  216. * each slave has a chipselect signal, but it's common that not
  217. * every chipselect is connected to a slave.
  218. * @enable_dma: if true enables DMA driven transfers.
  219. * @dma_rx_param: parameter to locate an RX DMA channel.
  220. * @dma_tx_param: parameter to locate a TX DMA channel.
  221. * @autosuspend_delay: delay in ms following transfer completion before the
  222. * runtime power management system suspends the device. A setting of 0
  223. * indicates no delay and the device will be suspended immediately.
  224. * @rt: indicates the controller should run the message pump with realtime
  225. * priority to minimise the transfer latency on the bus.
  226. * @chipselects: list of <num_chipselects> chip select gpios
  227. */
  228. struct pl022_ssp_controller {
  229. u16 bus_id;
  230. u8 num_chipselect;
  231. u8 enable_dma:1;
  232. bool (*dma_filter)(struct dma_chan *chan, void *filter_param);
  233. void *dma_rx_param;
  234. void *dma_tx_param;
  235. int autosuspend_delay;
  236. bool rt;
  237. int *chipselects;
  238. };
  239. /**
  240. * struct ssp_config_chip - spi_board_info.controller_data for SPI
  241. * slave devices, copied to spi_device.controller_data.
  242. *
  243. * @iface: Interface type(Motorola, TI, Microwire, Universal)
  244. * @hierarchy: sets whether interface is master or slave
  245. * @slave_tx_disable: SSPTXD is disconnected (in slave mode only)
  246. * @clk_freq: Tune freq parameters of SSP(when in master mode)
  247. * @com_mode: communication mode: polling, Interrupt or DMA
  248. * @rx_lev_trig: Rx FIFO watermark level (for IT & DMA mode)
  249. * @tx_lev_trig: Tx FIFO watermark level (for IT & DMA mode)
  250. * @ctrl_len: Microwire interface: Control length
  251. * @wait_state: Microwire interface: Wait state
  252. * @duplex: Microwire interface: Full/Half duplex
  253. * @clkdelay: on the PL023 variant, the delay in feeback clock cycles
  254. * before sampling the incoming line
  255. * @cs_control: function pointer to board-specific function to
  256. * assert/deassert I/O port to control HW generation of devices chip-select.
  257. */
  258. struct pl022_config_chip {
  259. enum ssp_interface iface;
  260. enum ssp_hierarchy hierarchy;
  261. bool slave_tx_disable;
  262. struct ssp_clock_params clk_freq;
  263. enum ssp_mode com_mode;
  264. enum ssp_rx_level_trig rx_lev_trig;
  265. enum ssp_tx_level_trig tx_lev_trig;
  266. enum ssp_microwire_ctrl_len ctrl_len;
  267. enum ssp_microwire_wait_state wait_state;
  268. enum ssp_duplex duplex;
  269. enum ssp_clkdelay clkdelay;
  270. void (*cs_control) (u32 control);
  271. };
  272. #endif /* _SSP_PL022_H */