i740fb.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308
  1. /*
  2. * i740fb - framebuffer driver for Intel740
  3. * Copyright (c) 2011 Ondrej Zary
  4. *
  5. * Based on old i740fb driver (c) 2001-2002 Andrey Ulanov <drey@rt.mipt.ru>
  6. * which was partially based on:
  7. * VGA 16-color framebuffer driver (c) 1999 Ben Pfaff <pfaffben@debian.org>
  8. * and Petr Vandrovec <VANDROVE@vc.cvut.cz>
  9. * i740 driver from XFree86 (c) 1998-1999 Precision Insight, Inc., Cedar Park,
  10. * Texas.
  11. * i740fb by Patrick LERDA, v0.9
  12. */
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/errno.h>
  16. #include <linux/string.h>
  17. #include <linux/mm.h>
  18. #include <linux/slab.h>
  19. #include <linux/delay.h>
  20. #include <linux/fb.h>
  21. #include <linux/init.h>
  22. #include <linux/pci.h>
  23. #include <linux/pci_ids.h>
  24. #include <linux/i2c.h>
  25. #include <linux/i2c-algo-bit.h>
  26. #include <linux/console.h>
  27. #include <video/vga.h>
  28. #include "i740_reg.h"
  29. static char *mode_option;
  30. static int mtrr = 1;
  31. struct i740fb_par {
  32. unsigned char __iomem *regs;
  33. bool has_sgram;
  34. int wc_cookie;
  35. bool ddc_registered;
  36. struct i2c_adapter ddc_adapter;
  37. struct i2c_algo_bit_data ddc_algo;
  38. u32 pseudo_palette[16];
  39. struct mutex open_lock;
  40. unsigned int ref_count;
  41. u8 crtc[VGA_CRT_C];
  42. u8 atc[VGA_ATT_C];
  43. u8 gdc[VGA_GFX_C];
  44. u8 seq[VGA_SEQ_C];
  45. u8 misc;
  46. u8 vss;
  47. /* i740 specific registers */
  48. u8 display_cntl;
  49. u8 pixelpipe_cfg0;
  50. u8 pixelpipe_cfg1;
  51. u8 pixelpipe_cfg2;
  52. u8 video_clk2_m;
  53. u8 video_clk2_n;
  54. u8 video_clk2_mn_msbs;
  55. u8 video_clk2_div_sel;
  56. u8 pll_cntl;
  57. u8 address_mapping;
  58. u8 io_cntl;
  59. u8 bitblt_cntl;
  60. u8 ext_vert_total;
  61. u8 ext_vert_disp_end;
  62. u8 ext_vert_sync_start;
  63. u8 ext_vert_blank_start;
  64. u8 ext_horiz_total;
  65. u8 ext_horiz_blank;
  66. u8 ext_offset;
  67. u8 interlace_cntl;
  68. u32 lmi_fifo_watermark;
  69. u8 ext_start_addr;
  70. u8 ext_start_addr_hi;
  71. };
  72. #define DACSPEED8 203
  73. #define DACSPEED16 163
  74. #define DACSPEED24_SG 136
  75. #define DACSPEED24_SD 128
  76. #define DACSPEED32 86
  77. static const struct fb_fix_screeninfo i740fb_fix = {
  78. .id = "i740fb",
  79. .type = FB_TYPE_PACKED_PIXELS,
  80. .visual = FB_VISUAL_TRUECOLOR,
  81. .xpanstep = 8,
  82. .ypanstep = 1,
  83. .accel = FB_ACCEL_NONE,
  84. };
  85. static inline void i740outb(struct i740fb_par *par, u16 port, u8 val)
  86. {
  87. vga_mm_w(par->regs, port, val);
  88. }
  89. static inline u8 i740inb(struct i740fb_par *par, u16 port)
  90. {
  91. return vga_mm_r(par->regs, port);
  92. }
  93. static inline void i740outreg(struct i740fb_par *par, u16 port, u8 reg, u8 val)
  94. {
  95. vga_mm_w_fast(par->regs, port, reg, val);
  96. }
  97. static inline u8 i740inreg(struct i740fb_par *par, u16 port, u8 reg)
  98. {
  99. vga_mm_w(par->regs, port, reg);
  100. return vga_mm_r(par->regs, port+1);
  101. }
  102. static inline void i740outreg_mask(struct i740fb_par *par, u16 port, u8 reg,
  103. u8 val, u8 mask)
  104. {
  105. vga_mm_w_fast(par->regs, port, reg, (val & mask)
  106. | (i740inreg(par, port, reg) & ~mask));
  107. }
  108. #define REG_DDC_DRIVE 0x62
  109. #define REG_DDC_STATE 0x63
  110. #define DDC_SCL (1 << 3)
  111. #define DDC_SDA (1 << 2)
  112. static void i740fb_ddc_setscl(void *data, int val)
  113. {
  114. struct i740fb_par *par = data;
  115. i740outreg_mask(par, XRX, REG_DDC_DRIVE, DDC_SCL, DDC_SCL);
  116. i740outreg_mask(par, XRX, REG_DDC_STATE, val ? DDC_SCL : 0, DDC_SCL);
  117. }
  118. static void i740fb_ddc_setsda(void *data, int val)
  119. {
  120. struct i740fb_par *par = data;
  121. i740outreg_mask(par, XRX, REG_DDC_DRIVE, DDC_SDA, DDC_SDA);
  122. i740outreg_mask(par, XRX, REG_DDC_STATE, val ? DDC_SDA : 0, DDC_SDA);
  123. }
  124. static int i740fb_ddc_getscl(void *data)
  125. {
  126. struct i740fb_par *par = data;
  127. i740outreg_mask(par, XRX, REG_DDC_DRIVE, 0, DDC_SCL);
  128. return !!(i740inreg(par, XRX, REG_DDC_STATE) & DDC_SCL);
  129. }
  130. static int i740fb_ddc_getsda(void *data)
  131. {
  132. struct i740fb_par *par = data;
  133. i740outreg_mask(par, XRX, REG_DDC_DRIVE, 0, DDC_SDA);
  134. return !!(i740inreg(par, XRX, REG_DDC_STATE) & DDC_SDA);
  135. }
  136. static int i740fb_setup_ddc_bus(struct fb_info *info)
  137. {
  138. struct i740fb_par *par = info->par;
  139. strlcpy(par->ddc_adapter.name, info->fix.id,
  140. sizeof(par->ddc_adapter.name));
  141. par->ddc_adapter.owner = THIS_MODULE;
  142. par->ddc_adapter.class = I2C_CLASS_DDC;
  143. par->ddc_adapter.algo_data = &par->ddc_algo;
  144. par->ddc_adapter.dev.parent = info->device;
  145. par->ddc_algo.setsda = i740fb_ddc_setsda;
  146. par->ddc_algo.setscl = i740fb_ddc_setscl;
  147. par->ddc_algo.getsda = i740fb_ddc_getsda;
  148. par->ddc_algo.getscl = i740fb_ddc_getscl;
  149. par->ddc_algo.udelay = 10;
  150. par->ddc_algo.timeout = 20;
  151. par->ddc_algo.data = par;
  152. i2c_set_adapdata(&par->ddc_adapter, par);
  153. return i2c_bit_add_bus(&par->ddc_adapter);
  154. }
  155. static int i740fb_open(struct fb_info *info, int user)
  156. {
  157. struct i740fb_par *par = info->par;
  158. mutex_lock(&(par->open_lock));
  159. par->ref_count++;
  160. mutex_unlock(&(par->open_lock));
  161. return 0;
  162. }
  163. static int i740fb_release(struct fb_info *info, int user)
  164. {
  165. struct i740fb_par *par = info->par;
  166. mutex_lock(&(par->open_lock));
  167. if (par->ref_count == 0) {
  168. fb_err(info, "release called with zero refcount\n");
  169. mutex_unlock(&(par->open_lock));
  170. return -EINVAL;
  171. }
  172. par->ref_count--;
  173. mutex_unlock(&(par->open_lock));
  174. return 0;
  175. }
  176. static u32 i740_calc_fifo(struct i740fb_par *par, u32 freq, int bpp)
  177. {
  178. /*
  179. * Would like to calculate these values automatically, but a generic
  180. * algorithm does not seem possible. Note: These FIFO water mark
  181. * values were tested on several cards and seem to eliminate the
  182. * all of the snow and vertical banding, but fine adjustments will
  183. * probably be required for other cards.
  184. */
  185. u32 wm;
  186. switch (bpp) {
  187. case 8:
  188. if (freq > 200)
  189. wm = 0x18120000;
  190. else if (freq > 175)
  191. wm = 0x16110000;
  192. else if (freq > 135)
  193. wm = 0x120E0000;
  194. else
  195. wm = 0x100D0000;
  196. break;
  197. case 15:
  198. case 16:
  199. if (par->has_sgram) {
  200. if (freq > 140)
  201. wm = 0x2C1D0000;
  202. else if (freq > 120)
  203. wm = 0x2C180000;
  204. else if (freq > 100)
  205. wm = 0x24160000;
  206. else if (freq > 90)
  207. wm = 0x18120000;
  208. else if (freq > 50)
  209. wm = 0x16110000;
  210. else if (freq > 32)
  211. wm = 0x13100000;
  212. else
  213. wm = 0x120E0000;
  214. } else {
  215. if (freq > 160)
  216. wm = 0x28200000;
  217. else if (freq > 140)
  218. wm = 0x2A1E0000;
  219. else if (freq > 130)
  220. wm = 0x2B1A0000;
  221. else if (freq > 120)
  222. wm = 0x2C180000;
  223. else if (freq > 100)
  224. wm = 0x24180000;
  225. else if (freq > 90)
  226. wm = 0x18120000;
  227. else if (freq > 50)
  228. wm = 0x16110000;
  229. else if (freq > 32)
  230. wm = 0x13100000;
  231. else
  232. wm = 0x120E0000;
  233. }
  234. break;
  235. case 24:
  236. if (par->has_sgram) {
  237. if (freq > 130)
  238. wm = 0x31200000;
  239. else if (freq > 120)
  240. wm = 0x2E200000;
  241. else if (freq > 100)
  242. wm = 0x2C1D0000;
  243. else if (freq > 80)
  244. wm = 0x25180000;
  245. else if (freq > 64)
  246. wm = 0x24160000;
  247. else if (freq > 49)
  248. wm = 0x18120000;
  249. else if (freq > 32)
  250. wm = 0x16110000;
  251. else
  252. wm = 0x13100000;
  253. } else {
  254. if (freq > 120)
  255. wm = 0x311F0000;
  256. else if (freq > 100)
  257. wm = 0x2C1D0000;
  258. else if (freq > 80)
  259. wm = 0x25180000;
  260. else if (freq > 64)
  261. wm = 0x24160000;
  262. else if (freq > 49)
  263. wm = 0x18120000;
  264. else if (freq > 32)
  265. wm = 0x16110000;
  266. else
  267. wm = 0x13100000;
  268. }
  269. break;
  270. case 32:
  271. if (par->has_sgram) {
  272. if (freq > 80)
  273. wm = 0x2A200000;
  274. else if (freq > 60)
  275. wm = 0x281A0000;
  276. else if (freq > 49)
  277. wm = 0x25180000;
  278. else if (freq > 32)
  279. wm = 0x18120000;
  280. else
  281. wm = 0x16110000;
  282. } else {
  283. if (freq > 80)
  284. wm = 0x29200000;
  285. else if (freq > 60)
  286. wm = 0x281A0000;
  287. else if (freq > 49)
  288. wm = 0x25180000;
  289. else if (freq > 32)
  290. wm = 0x18120000;
  291. else
  292. wm = 0x16110000;
  293. }
  294. break;
  295. }
  296. return wm;
  297. }
  298. /* clock calculation from i740fb by Patrick LERDA */
  299. #define I740_RFREQ 1000000
  300. #define TARGET_MAX_N 30
  301. #define I740_FFIX (1 << 8)
  302. #define I740_RFREQ_FIX (I740_RFREQ / I740_FFIX)
  303. #define I740_REF_FREQ (6667 * I740_FFIX / 100) /* 66.67 MHz */
  304. #define I740_MAX_VCO_FREQ (450 * I740_FFIX) /* 450 MHz */
  305. static void i740_calc_vclk(u32 freq, struct i740fb_par *par)
  306. {
  307. const u32 err_max = freq / (200 * I740_RFREQ / I740_FFIX);
  308. const u32 err_target = freq / (1000 * I740_RFREQ / I740_FFIX);
  309. u32 err_best = 512 * I740_FFIX;
  310. u32 f_err, f_vco;
  311. int m_best = 0, n_best = 0, p_best = 0;
  312. int m, n;
  313. p_best = min(15, ilog2(I740_MAX_VCO_FREQ / (freq / I740_RFREQ_FIX)));
  314. f_vco = (freq * (1 << p_best)) / I740_RFREQ_FIX;
  315. freq = freq / I740_RFREQ_FIX;
  316. n = 2;
  317. do {
  318. n++;
  319. m = ((f_vco * n) / I740_REF_FREQ + 2) / 4;
  320. if (m < 3)
  321. m = 3;
  322. {
  323. u32 f_out = (((m * I740_REF_FREQ * 4)
  324. / n) + ((1 << p_best) / 2)) / (1 << p_best);
  325. f_err = (freq - f_out);
  326. if (abs(f_err) < err_max) {
  327. m_best = m;
  328. n_best = n;
  329. err_best = f_err;
  330. }
  331. }
  332. } while ((abs(f_err) >= err_target) &&
  333. ((n <= TARGET_MAX_N) || (abs(err_best) > err_max)));
  334. if (abs(f_err) < err_target) {
  335. m_best = m;
  336. n_best = n;
  337. }
  338. par->video_clk2_m = (m_best - 2) & 0xFF;
  339. par->video_clk2_n = (n_best - 2) & 0xFF;
  340. par->video_clk2_mn_msbs = ((((n_best - 2) >> 4) & VCO_N_MSBS)
  341. | (((m_best - 2) >> 8) & VCO_M_MSBS));
  342. par->video_clk2_div_sel = ((p_best << 4) | REF_DIV_1);
  343. }
  344. static int i740fb_decode_var(const struct fb_var_screeninfo *var,
  345. struct i740fb_par *par, struct fb_info *info)
  346. {
  347. /*
  348. * Get the video params out of 'var'.
  349. * If a value doesn't fit, round it up, if it's too big, return -EINVAL.
  350. */
  351. u32 xres, right, hslen, left, xtotal;
  352. u32 yres, lower, vslen, upper, ytotal;
  353. u32 vxres, xoffset, vyres, yoffset;
  354. u32 bpp, base, dacspeed24, mem;
  355. u8 r7;
  356. int i;
  357. dev_dbg(info->device, "decode_var: xres: %i, yres: %i, xres_v: %i, xres_v: %i\n",
  358. var->xres, var->yres, var->xres_virtual, var->xres_virtual);
  359. dev_dbg(info->device, " xoff: %i, yoff: %i, bpp: %i, graysc: %i\n",
  360. var->xoffset, var->yoffset, var->bits_per_pixel,
  361. var->grayscale);
  362. dev_dbg(info->device, " activate: %i, nonstd: %i, vmode: %i\n",
  363. var->activate, var->nonstd, var->vmode);
  364. dev_dbg(info->device, " pixclock: %i, hsynclen:%i, vsynclen:%i\n",
  365. var->pixclock, var->hsync_len, var->vsync_len);
  366. dev_dbg(info->device, " left: %i, right: %i, up:%i, lower:%i\n",
  367. var->left_margin, var->right_margin, var->upper_margin,
  368. var->lower_margin);
  369. bpp = var->bits_per_pixel;
  370. switch (bpp) {
  371. case 1 ... 8:
  372. bpp = 8;
  373. if ((1000000 / var->pixclock) > DACSPEED8) {
  374. dev_err(info->device, "requested pixclock %i MHz out of range (max. %i MHz at 8bpp)\n",
  375. 1000000 / var->pixclock, DACSPEED8);
  376. return -EINVAL;
  377. }
  378. break;
  379. case 9 ... 15:
  380. bpp = 15;
  381. case 16:
  382. if ((1000000 / var->pixclock) > DACSPEED16) {
  383. dev_err(info->device, "requested pixclock %i MHz out of range (max. %i MHz at 15/16bpp)\n",
  384. 1000000 / var->pixclock, DACSPEED16);
  385. return -EINVAL;
  386. }
  387. break;
  388. case 17 ... 24:
  389. bpp = 24;
  390. dacspeed24 = par->has_sgram ? DACSPEED24_SG : DACSPEED24_SD;
  391. if ((1000000 / var->pixclock) > dacspeed24) {
  392. dev_err(info->device, "requested pixclock %i MHz out of range (max. %i MHz at 24bpp)\n",
  393. 1000000 / var->pixclock, dacspeed24);
  394. return -EINVAL;
  395. }
  396. break;
  397. case 25 ... 32:
  398. bpp = 32;
  399. if ((1000000 / var->pixclock) > DACSPEED32) {
  400. dev_err(info->device, "requested pixclock %i MHz out of range (max. %i MHz at 32bpp)\n",
  401. 1000000 / var->pixclock, DACSPEED32);
  402. return -EINVAL;
  403. }
  404. break;
  405. default:
  406. return -EINVAL;
  407. }
  408. xres = ALIGN(var->xres, 8);
  409. vxres = ALIGN(var->xres_virtual, 16);
  410. if (vxres < xres)
  411. vxres = xres;
  412. xoffset = ALIGN(var->xoffset, 8);
  413. if (xres + xoffset > vxres)
  414. xoffset = vxres - xres;
  415. left = ALIGN(var->left_margin, 8);
  416. right = ALIGN(var->right_margin, 8);
  417. hslen = ALIGN(var->hsync_len, 8);
  418. yres = var->yres;
  419. vyres = var->yres_virtual;
  420. if (yres > vyres)
  421. vyres = yres;
  422. yoffset = var->yoffset;
  423. if (yres + yoffset > vyres)
  424. yoffset = vyres - yres;
  425. lower = var->lower_margin;
  426. vslen = var->vsync_len;
  427. upper = var->upper_margin;
  428. mem = vxres * vyres * ((bpp + 1) / 8);
  429. if (mem > info->screen_size) {
  430. dev_err(info->device, "not enough video memory (%d KB requested, %ld KB available)\n",
  431. mem >> 10, info->screen_size >> 10);
  432. return -ENOMEM;
  433. }
  434. if (yoffset + yres > vyres)
  435. yoffset = vyres - yres;
  436. xtotal = xres + right + hslen + left;
  437. ytotal = yres + lower + vslen + upper;
  438. par->crtc[VGA_CRTC_H_TOTAL] = (xtotal >> 3) - 5;
  439. par->crtc[VGA_CRTC_H_DISP] = (xres >> 3) - 1;
  440. par->crtc[VGA_CRTC_H_BLANK_START] = ((xres + right) >> 3) - 1;
  441. par->crtc[VGA_CRTC_H_SYNC_START] = (xres + right) >> 3;
  442. par->crtc[VGA_CRTC_H_SYNC_END] = (((xres + right + hslen) >> 3) & 0x1F)
  443. | ((((xres + right + hslen) >> 3) & 0x20) << 2);
  444. par->crtc[VGA_CRTC_H_BLANK_END] = ((xres + right + hslen) >> 3 & 0x1F)
  445. | 0x80;
  446. par->crtc[VGA_CRTC_V_TOTAL] = ytotal - 2;
  447. r7 = 0x10; /* disable linecompare */
  448. if (ytotal & 0x100)
  449. r7 |= 0x01;
  450. if (ytotal & 0x200)
  451. r7 |= 0x20;
  452. par->crtc[VGA_CRTC_PRESET_ROW] = 0;
  453. par->crtc[VGA_CRTC_MAX_SCAN] = 0x40; /* 1 scanline, no linecmp */
  454. if (var->vmode & FB_VMODE_DOUBLE)
  455. par->crtc[VGA_CRTC_MAX_SCAN] |= 0x80;
  456. par->crtc[VGA_CRTC_CURSOR_START] = 0x00;
  457. par->crtc[VGA_CRTC_CURSOR_END] = 0x00;
  458. par->crtc[VGA_CRTC_CURSOR_HI] = 0x00;
  459. par->crtc[VGA_CRTC_CURSOR_LO] = 0x00;
  460. par->crtc[VGA_CRTC_V_DISP_END] = yres-1;
  461. if ((yres-1) & 0x100)
  462. r7 |= 0x02;
  463. if ((yres-1) & 0x200)
  464. r7 |= 0x40;
  465. par->crtc[VGA_CRTC_V_BLANK_START] = yres + lower - 1;
  466. par->crtc[VGA_CRTC_V_SYNC_START] = yres + lower - 1;
  467. if ((yres + lower - 1) & 0x100)
  468. r7 |= 0x0C;
  469. if ((yres + lower - 1) & 0x200) {
  470. par->crtc[VGA_CRTC_MAX_SCAN] |= 0x20;
  471. r7 |= 0x80;
  472. }
  473. /* disabled IRQ */
  474. par->crtc[VGA_CRTC_V_SYNC_END] =
  475. ((yres + lower - 1 + vslen) & 0x0F) & ~0x10;
  476. /* 0x7F for VGA, but some SVGA chips require all 8 bits to be set */
  477. par->crtc[VGA_CRTC_V_BLANK_END] = (yres + lower - 1 + vslen) & 0xFF;
  478. par->crtc[VGA_CRTC_UNDERLINE] = 0x00;
  479. par->crtc[VGA_CRTC_MODE] = 0xC3 ;
  480. par->crtc[VGA_CRTC_LINE_COMPARE] = 0xFF;
  481. par->crtc[VGA_CRTC_OVERFLOW] = r7;
  482. par->vss = 0x00; /* 3DA */
  483. for (i = 0x00; i < 0x10; i++)
  484. par->atc[i] = i;
  485. par->atc[VGA_ATC_MODE] = 0x81;
  486. par->atc[VGA_ATC_OVERSCAN] = 0x00; /* 0 for EGA, 0xFF for VGA */
  487. par->atc[VGA_ATC_PLANE_ENABLE] = 0x0F;
  488. par->atc[VGA_ATC_COLOR_PAGE] = 0x00;
  489. par->misc = 0xC3;
  490. if (var->sync & FB_SYNC_HOR_HIGH_ACT)
  491. par->misc &= ~0x40;
  492. if (var->sync & FB_SYNC_VERT_HIGH_ACT)
  493. par->misc &= ~0x80;
  494. par->seq[VGA_SEQ_CLOCK_MODE] = 0x01;
  495. par->seq[VGA_SEQ_PLANE_WRITE] = 0x0F;
  496. par->seq[VGA_SEQ_CHARACTER_MAP] = 0x00;
  497. par->seq[VGA_SEQ_MEMORY_MODE] = 0x06;
  498. par->gdc[VGA_GFX_SR_VALUE] = 0x00;
  499. par->gdc[VGA_GFX_SR_ENABLE] = 0x00;
  500. par->gdc[VGA_GFX_COMPARE_VALUE] = 0x00;
  501. par->gdc[VGA_GFX_DATA_ROTATE] = 0x00;
  502. par->gdc[VGA_GFX_PLANE_READ] = 0;
  503. par->gdc[VGA_GFX_MODE] = 0x02;
  504. par->gdc[VGA_GFX_MISC] = 0x05;
  505. par->gdc[VGA_GFX_COMPARE_MASK] = 0x0F;
  506. par->gdc[VGA_GFX_BIT_MASK] = 0xFF;
  507. base = (yoffset * vxres + (xoffset & ~7)) >> 2;
  508. switch (bpp) {
  509. case 8:
  510. par->crtc[VGA_CRTC_OFFSET] = vxres >> 3;
  511. par->ext_offset = vxres >> 11;
  512. par->pixelpipe_cfg1 = DISPLAY_8BPP_MODE;
  513. par->bitblt_cntl = COLEXP_8BPP;
  514. break;
  515. case 15: /* 0rrrrrgg gggbbbbb */
  516. case 16: /* rrrrrggg gggbbbbb */
  517. par->pixelpipe_cfg1 = (var->green.length == 6) ?
  518. DISPLAY_16BPP_MODE : DISPLAY_15BPP_MODE;
  519. par->crtc[VGA_CRTC_OFFSET] = vxres >> 2;
  520. par->ext_offset = vxres >> 10;
  521. par->bitblt_cntl = COLEXP_16BPP;
  522. base *= 2;
  523. break;
  524. case 24:
  525. par->crtc[VGA_CRTC_OFFSET] = (vxres * 3) >> 3;
  526. par->ext_offset = (vxres * 3) >> 11;
  527. par->pixelpipe_cfg1 = DISPLAY_24BPP_MODE;
  528. par->bitblt_cntl = COLEXP_24BPP;
  529. base &= 0xFFFFFFFE; /* ...ignore the last bit. */
  530. base *= 3;
  531. break;
  532. case 32:
  533. par->crtc[VGA_CRTC_OFFSET] = vxres >> 1;
  534. par->ext_offset = vxres >> 9;
  535. par->pixelpipe_cfg1 = DISPLAY_32BPP_MODE;
  536. par->bitblt_cntl = COLEXP_RESERVED; /* Unimplemented on i740 */
  537. base *= 4;
  538. break;
  539. }
  540. par->crtc[VGA_CRTC_START_LO] = base & 0x000000FF;
  541. par->crtc[VGA_CRTC_START_HI] = (base & 0x0000FF00) >> 8;
  542. par->ext_start_addr =
  543. ((base & 0x003F0000) >> 16) | EXT_START_ADDR_ENABLE;
  544. par->ext_start_addr_hi = (base & 0x3FC00000) >> 22;
  545. par->pixelpipe_cfg0 = DAC_8_BIT;
  546. par->pixelpipe_cfg2 = DISPLAY_GAMMA_ENABLE | OVERLAY_GAMMA_ENABLE;
  547. par->io_cntl = EXTENDED_CRTC_CNTL;
  548. par->address_mapping = LINEAR_MODE_ENABLE | PAGE_MAPPING_ENABLE;
  549. par->display_cntl = HIRES_MODE;
  550. /* Set the MCLK freq */
  551. par->pll_cntl = PLL_MEMCLK_100000KHZ; /* 100 MHz -- use as default */
  552. /* Calculate the extended CRTC regs */
  553. par->ext_vert_total = (ytotal - 2) >> 8;
  554. par->ext_vert_disp_end = (yres - 1) >> 8;
  555. par->ext_vert_sync_start = (yres + lower) >> 8;
  556. par->ext_vert_blank_start = (yres + lower) >> 8;
  557. par->ext_horiz_total = ((xtotal >> 3) - 5) >> 8;
  558. par->ext_horiz_blank = (((xres + right) >> 3) & 0x40) >> 6;
  559. par->interlace_cntl = INTERLACE_DISABLE;
  560. /* Set the overscan color to 0. (NOTE: This only affects >8bpp mode) */
  561. par->atc[VGA_ATC_OVERSCAN] = 0;
  562. /* Calculate VCLK that most closely matches the requested dot clock */
  563. i740_calc_vclk((((u32)1e9) / var->pixclock) * (u32)(1e3), par);
  564. /* Since we program the clocks ourselves, always use VCLK2. */
  565. par->misc |= 0x0C;
  566. /* Calculate the FIFO Watermark and Burst Length. */
  567. par->lmi_fifo_watermark =
  568. i740_calc_fifo(par, 1000000 / var->pixclock, bpp);
  569. return 0;
  570. }
  571. static int i740fb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
  572. {
  573. switch (var->bits_per_pixel) {
  574. case 8:
  575. var->red.offset = var->green.offset = var->blue.offset = 0;
  576. var->red.length = var->green.length = var->blue.length = 8;
  577. break;
  578. case 16:
  579. switch (var->green.length) {
  580. default:
  581. case 5:
  582. var->red.offset = 10;
  583. var->green.offset = 5;
  584. var->blue.offset = 0;
  585. var->red.length = 5;
  586. var->green.length = 5;
  587. var->blue.length = 5;
  588. break;
  589. case 6:
  590. var->red.offset = 11;
  591. var->green.offset = 5;
  592. var->blue.offset = 0;
  593. var->red.length = var->blue.length = 5;
  594. break;
  595. }
  596. break;
  597. case 24:
  598. var->red.offset = 16;
  599. var->green.offset = 8;
  600. var->blue.offset = 0;
  601. var->red.length = var->green.length = var->blue.length = 8;
  602. break;
  603. case 32:
  604. var->transp.offset = 24;
  605. var->red.offset = 16;
  606. var->green.offset = 8;
  607. var->blue.offset = 0;
  608. var->transp.length = 8;
  609. var->red.length = var->green.length = var->blue.length = 8;
  610. break;
  611. default:
  612. return -EINVAL;
  613. }
  614. if (var->xres > var->xres_virtual)
  615. var->xres_virtual = var->xres;
  616. if (var->yres > var->yres_virtual)
  617. var->yres_virtual = var->yres;
  618. if (info->monspecs.hfmax && info->monspecs.vfmax &&
  619. info->monspecs.dclkmax && fb_validate_mode(var, info) < 0)
  620. return -EINVAL;
  621. return 0;
  622. }
  623. static void vga_protect(struct i740fb_par *par)
  624. {
  625. /* disable the display */
  626. i740outreg_mask(par, VGA_SEQ_I, VGA_SEQ_CLOCK_MODE, 0x20, 0x20);
  627. i740inb(par, 0x3DA);
  628. i740outb(par, VGA_ATT_W, 0x00); /* enable palette access */
  629. }
  630. static void vga_unprotect(struct i740fb_par *par)
  631. {
  632. /* reenable display */
  633. i740outreg_mask(par, VGA_SEQ_I, VGA_SEQ_CLOCK_MODE, 0, 0x20);
  634. i740inb(par, 0x3DA);
  635. i740outb(par, VGA_ATT_W, 0x20); /* disable palette access */
  636. }
  637. static int i740fb_set_par(struct fb_info *info)
  638. {
  639. struct i740fb_par *par = info->par;
  640. u32 itemp;
  641. int i;
  642. i = i740fb_decode_var(&info->var, par, info);
  643. if (i)
  644. return i;
  645. memset(info->screen_base, 0, info->screen_size);
  646. vga_protect(par);
  647. i740outreg(par, XRX, DRAM_EXT_CNTL, DRAM_REFRESH_DISABLE);
  648. mdelay(1);
  649. i740outreg(par, XRX, VCLK2_VCO_M, par->video_clk2_m);
  650. i740outreg(par, XRX, VCLK2_VCO_N, par->video_clk2_n);
  651. i740outreg(par, XRX, VCLK2_VCO_MN_MSBS, par->video_clk2_mn_msbs);
  652. i740outreg(par, XRX, VCLK2_VCO_DIV_SEL, par->video_clk2_div_sel);
  653. i740outreg_mask(par, XRX, PIXPIPE_CONFIG_0,
  654. par->pixelpipe_cfg0 & DAC_8_BIT, 0x80);
  655. i740inb(par, 0x3DA);
  656. i740outb(par, 0x3C0, 0x00);
  657. /* update misc output register */
  658. i740outb(par, VGA_MIS_W, par->misc | 0x01);
  659. /* synchronous reset on */
  660. i740outreg(par, VGA_SEQ_I, VGA_SEQ_RESET, 0x01);
  661. /* write sequencer registers */
  662. i740outreg(par, VGA_SEQ_I, VGA_SEQ_CLOCK_MODE,
  663. par->seq[VGA_SEQ_CLOCK_MODE] | 0x20);
  664. for (i = 2; i < VGA_SEQ_C; i++)
  665. i740outreg(par, VGA_SEQ_I, i, par->seq[i]);
  666. /* synchronous reset off */
  667. i740outreg(par, VGA_SEQ_I, VGA_SEQ_RESET, 0x03);
  668. /* deprotect CRT registers 0-7 */
  669. i740outreg(par, VGA_CRT_IC, VGA_CRTC_V_SYNC_END,
  670. par->crtc[VGA_CRTC_V_SYNC_END]);
  671. /* write CRT registers */
  672. for (i = 0; i < VGA_CRT_C; i++)
  673. i740outreg(par, VGA_CRT_IC, i, par->crtc[i]);
  674. /* write graphics controller registers */
  675. for (i = 0; i < VGA_GFX_C; i++)
  676. i740outreg(par, VGA_GFX_I, i, par->gdc[i]);
  677. /* write attribute controller registers */
  678. for (i = 0; i < VGA_ATT_C; i++) {
  679. i740inb(par, VGA_IS1_RC); /* reset flip-flop */
  680. i740outb(par, VGA_ATT_IW, i);
  681. i740outb(par, VGA_ATT_IW, par->atc[i]);
  682. }
  683. i740inb(par, VGA_IS1_RC);
  684. i740outb(par, VGA_ATT_IW, 0x20);
  685. i740outreg(par, VGA_CRT_IC, EXT_VERT_TOTAL, par->ext_vert_total);
  686. i740outreg(par, VGA_CRT_IC, EXT_VERT_DISPLAY, par->ext_vert_disp_end);
  687. i740outreg(par, VGA_CRT_IC, EXT_VERT_SYNC_START,
  688. par->ext_vert_sync_start);
  689. i740outreg(par, VGA_CRT_IC, EXT_VERT_BLANK_START,
  690. par->ext_vert_blank_start);
  691. i740outreg(par, VGA_CRT_IC, EXT_HORIZ_TOTAL, par->ext_horiz_total);
  692. i740outreg(par, VGA_CRT_IC, EXT_HORIZ_BLANK, par->ext_horiz_blank);
  693. i740outreg(par, VGA_CRT_IC, EXT_OFFSET, par->ext_offset);
  694. i740outreg(par, VGA_CRT_IC, EXT_START_ADDR_HI, par->ext_start_addr_hi);
  695. i740outreg(par, VGA_CRT_IC, EXT_START_ADDR, par->ext_start_addr);
  696. i740outreg_mask(par, VGA_CRT_IC, INTERLACE_CNTL,
  697. par->interlace_cntl, INTERLACE_ENABLE);
  698. i740outreg_mask(par, XRX, ADDRESS_MAPPING, par->address_mapping, 0x1F);
  699. i740outreg_mask(par, XRX, BITBLT_CNTL, par->bitblt_cntl, COLEXP_MODE);
  700. i740outreg_mask(par, XRX, DISPLAY_CNTL,
  701. par->display_cntl, VGA_WRAP_MODE | GUI_MODE);
  702. i740outreg_mask(par, XRX, PIXPIPE_CONFIG_0, par->pixelpipe_cfg0, 0x9B);
  703. i740outreg_mask(par, XRX, PIXPIPE_CONFIG_2, par->pixelpipe_cfg2, 0x0C);
  704. i740outreg(par, XRX, PLL_CNTL, par->pll_cntl);
  705. i740outreg_mask(par, XRX, PIXPIPE_CONFIG_1,
  706. par->pixelpipe_cfg1, DISPLAY_COLOR_MODE);
  707. itemp = readl(par->regs + FWATER_BLC);
  708. itemp &= ~(LMI_BURST_LENGTH | LMI_FIFO_WATERMARK);
  709. itemp |= par->lmi_fifo_watermark;
  710. writel(itemp, par->regs + FWATER_BLC);
  711. i740outreg(par, XRX, DRAM_EXT_CNTL, DRAM_REFRESH_60HZ);
  712. i740outreg_mask(par, MRX, COL_KEY_CNTL_1, 0, BLANK_DISP_OVERLAY);
  713. i740outreg_mask(par, XRX, IO_CTNL,
  714. par->io_cntl, EXTENDED_ATTR_CNTL | EXTENDED_CRTC_CNTL);
  715. if (par->pixelpipe_cfg1 != DISPLAY_8BPP_MODE) {
  716. i740outb(par, VGA_PEL_MSK, 0xFF);
  717. i740outb(par, VGA_PEL_IW, 0x00);
  718. for (i = 0; i < 256; i++) {
  719. itemp = (par->pixelpipe_cfg0 & DAC_8_BIT) ? i : i >> 2;
  720. i740outb(par, VGA_PEL_D, itemp);
  721. i740outb(par, VGA_PEL_D, itemp);
  722. i740outb(par, VGA_PEL_D, itemp);
  723. }
  724. }
  725. /* Wait for screen to stabilize. */
  726. mdelay(50);
  727. vga_unprotect(par);
  728. info->fix.line_length =
  729. info->var.xres_virtual * info->var.bits_per_pixel / 8;
  730. if (info->var.bits_per_pixel == 8)
  731. info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
  732. else
  733. info->fix.visual = FB_VISUAL_TRUECOLOR;
  734. return 0;
  735. }
  736. static int i740fb_setcolreg(unsigned regno, unsigned red, unsigned green,
  737. unsigned blue, unsigned transp,
  738. struct fb_info *info)
  739. {
  740. u32 r, g, b;
  741. dev_dbg(info->device, "setcolreg: regno: %i, red=%d, green=%d, blue=%d, transp=%d, bpp=%d\n",
  742. regno, red, green, blue, transp, info->var.bits_per_pixel);
  743. switch (info->fix.visual) {
  744. case FB_VISUAL_PSEUDOCOLOR:
  745. if (regno >= 256)
  746. return -EINVAL;
  747. i740outb(info->par, VGA_PEL_IW, regno);
  748. i740outb(info->par, VGA_PEL_D, red >> 8);
  749. i740outb(info->par, VGA_PEL_D, green >> 8);
  750. i740outb(info->par, VGA_PEL_D, blue >> 8);
  751. break;
  752. case FB_VISUAL_TRUECOLOR:
  753. if (regno >= 16)
  754. return -EINVAL;
  755. r = (red >> (16 - info->var.red.length))
  756. << info->var.red.offset;
  757. b = (blue >> (16 - info->var.blue.length))
  758. << info->var.blue.offset;
  759. g = (green >> (16 - info->var.green.length))
  760. << info->var.green.offset;
  761. ((u32 *) info->pseudo_palette)[regno] = r | g | b;
  762. break;
  763. default:
  764. return -EINVAL;
  765. }
  766. return 0;
  767. }
  768. static int i740fb_pan_display(struct fb_var_screeninfo *var,
  769. struct fb_info *info)
  770. {
  771. struct i740fb_par *par = info->par;
  772. u32 base = (var->yoffset * info->var.xres_virtual
  773. + (var->xoffset & ~7)) >> 2;
  774. dev_dbg(info->device, "pan_display: xoffset: %i yoffset: %i base: %i\n",
  775. var->xoffset, var->yoffset, base);
  776. switch (info->var.bits_per_pixel) {
  777. case 8:
  778. break;
  779. case 15:
  780. case 16:
  781. base *= 2;
  782. break;
  783. case 24:
  784. /*
  785. * The last bit does not seem to have any effect on the start
  786. * address register in 24bpp mode, so...
  787. */
  788. base &= 0xFFFFFFFE; /* ...ignore the last bit. */
  789. base *= 3;
  790. break;
  791. case 32:
  792. base *= 4;
  793. break;
  794. }
  795. par->crtc[VGA_CRTC_START_LO] = base & 0x000000FF;
  796. par->crtc[VGA_CRTC_START_HI] = (base & 0x0000FF00) >> 8;
  797. par->ext_start_addr_hi = (base & 0x3FC00000) >> 22;
  798. par->ext_start_addr =
  799. ((base & 0x003F0000) >> 16) | EXT_START_ADDR_ENABLE;
  800. i740outreg(par, VGA_CRT_IC, VGA_CRTC_START_LO, base & 0x000000FF);
  801. i740outreg(par, VGA_CRT_IC, VGA_CRTC_START_HI,
  802. (base & 0x0000FF00) >> 8);
  803. i740outreg(par, VGA_CRT_IC, EXT_START_ADDR_HI,
  804. (base & 0x3FC00000) >> 22);
  805. i740outreg(par, VGA_CRT_IC, EXT_START_ADDR,
  806. ((base & 0x003F0000) >> 16) | EXT_START_ADDR_ENABLE);
  807. return 0;
  808. }
  809. static int i740fb_blank(int blank_mode, struct fb_info *info)
  810. {
  811. struct i740fb_par *par = info->par;
  812. unsigned char SEQ01;
  813. int DPMSSyncSelect;
  814. switch (blank_mode) {
  815. case FB_BLANK_UNBLANK:
  816. case FB_BLANK_NORMAL:
  817. SEQ01 = 0x00;
  818. DPMSSyncSelect = HSYNC_ON | VSYNC_ON;
  819. break;
  820. case FB_BLANK_VSYNC_SUSPEND:
  821. SEQ01 = 0x20;
  822. DPMSSyncSelect = HSYNC_ON | VSYNC_OFF;
  823. break;
  824. case FB_BLANK_HSYNC_SUSPEND:
  825. SEQ01 = 0x20;
  826. DPMSSyncSelect = HSYNC_OFF | VSYNC_ON;
  827. break;
  828. case FB_BLANK_POWERDOWN:
  829. SEQ01 = 0x20;
  830. DPMSSyncSelect = HSYNC_OFF | VSYNC_OFF;
  831. break;
  832. default:
  833. return -EINVAL;
  834. }
  835. /* Turn the screen on/off */
  836. i740outb(par, SRX, 0x01);
  837. SEQ01 |= i740inb(par, SRX + 1) & ~0x20;
  838. i740outb(par, SRX, 0x01);
  839. i740outb(par, SRX + 1, SEQ01);
  840. /* Set the DPMS mode */
  841. i740outreg(par, XRX, DPMS_SYNC_SELECT, DPMSSyncSelect);
  842. /* Let fbcon do a soft blank for us */
  843. return (blank_mode == FB_BLANK_NORMAL) ? 1 : 0;
  844. }
  845. static struct fb_ops i740fb_ops = {
  846. .owner = THIS_MODULE,
  847. .fb_open = i740fb_open,
  848. .fb_release = i740fb_release,
  849. .fb_check_var = i740fb_check_var,
  850. .fb_set_par = i740fb_set_par,
  851. .fb_setcolreg = i740fb_setcolreg,
  852. .fb_blank = i740fb_blank,
  853. .fb_pan_display = i740fb_pan_display,
  854. .fb_fillrect = cfb_fillrect,
  855. .fb_copyarea = cfb_copyarea,
  856. .fb_imageblit = cfb_imageblit,
  857. };
  858. /* ------------------------------------------------------------------------- */
  859. static int i740fb_probe(struct pci_dev *dev, const struct pci_device_id *ent)
  860. {
  861. struct fb_info *info;
  862. struct i740fb_par *par;
  863. int ret, tmp;
  864. bool found = false;
  865. u8 *edid;
  866. info = framebuffer_alloc(sizeof(struct i740fb_par), &(dev->dev));
  867. if (!info) {
  868. dev_err(&(dev->dev), "cannot allocate framebuffer\n");
  869. return -ENOMEM;
  870. }
  871. par = info->par;
  872. mutex_init(&par->open_lock);
  873. info->var.activate = FB_ACTIVATE_NOW;
  874. info->var.bits_per_pixel = 8;
  875. info->fbops = &i740fb_ops;
  876. info->pseudo_palette = par->pseudo_palette;
  877. ret = pci_enable_device(dev);
  878. if (ret) {
  879. dev_err(info->device, "cannot enable PCI device\n");
  880. goto err_enable_device;
  881. }
  882. ret = pci_request_regions(dev, info->fix.id);
  883. if (ret) {
  884. dev_err(info->device, "error requesting regions\n");
  885. goto err_request_regions;
  886. }
  887. info->screen_base = pci_ioremap_wc_bar(dev, 0);
  888. if (!info->screen_base) {
  889. dev_err(info->device, "error remapping base\n");
  890. ret = -ENOMEM;
  891. goto err_ioremap_1;
  892. }
  893. par->regs = pci_ioremap_bar(dev, 1);
  894. if (!par->regs) {
  895. dev_err(info->device, "error remapping MMIO\n");
  896. ret = -ENOMEM;
  897. goto err_ioremap_2;
  898. }
  899. /* detect memory size */
  900. if ((i740inreg(par, XRX, DRAM_ROW_TYPE) & DRAM_ROW_1)
  901. == DRAM_ROW_1_SDRAM)
  902. i740outb(par, XRX, DRAM_ROW_BNDRY_1);
  903. else
  904. i740outb(par, XRX, DRAM_ROW_BNDRY_0);
  905. info->screen_size = i740inb(par, XRX + 1) * 1024 * 1024;
  906. /* detect memory type */
  907. tmp = i740inreg(par, XRX, DRAM_ROW_CNTL_LO);
  908. par->has_sgram = !((tmp & DRAM_RAS_TIMING) ||
  909. (tmp & DRAM_RAS_PRECHARGE));
  910. fb_info(info, "Intel740 on %s, %ld KB %s\n",
  911. pci_name(dev), info->screen_size >> 10,
  912. par->has_sgram ? "SGRAM" : "SDRAM");
  913. info->fix = i740fb_fix;
  914. info->fix.mmio_start = pci_resource_start(dev, 1);
  915. info->fix.mmio_len = pci_resource_len(dev, 1);
  916. info->fix.smem_start = pci_resource_start(dev, 0);
  917. info->fix.smem_len = info->screen_size;
  918. info->flags = FBINFO_DEFAULT | FBINFO_HWACCEL_YPAN;
  919. if (i740fb_setup_ddc_bus(info) == 0) {
  920. par->ddc_registered = true;
  921. edid = fb_ddc_read(&par->ddc_adapter);
  922. if (edid) {
  923. fb_edid_to_monspecs(edid, &info->monspecs);
  924. kfree(edid);
  925. if (!info->monspecs.modedb)
  926. dev_err(info->device,
  927. "error getting mode database\n");
  928. else {
  929. const struct fb_videomode *m;
  930. fb_videomode_to_modelist(
  931. info->monspecs.modedb,
  932. info->monspecs.modedb_len,
  933. &info->modelist);
  934. m = fb_find_best_display(&info->monspecs,
  935. &info->modelist);
  936. if (m) {
  937. fb_videomode_to_var(&info->var, m);
  938. /* fill all other info->var's fields */
  939. if (!i740fb_check_var(&info->var, info))
  940. found = true;
  941. }
  942. }
  943. }
  944. }
  945. if (!mode_option && !found)
  946. mode_option = "640x480-8@60";
  947. if (mode_option) {
  948. ret = fb_find_mode(&info->var, info, mode_option,
  949. info->monspecs.modedb,
  950. info->monspecs.modedb_len,
  951. NULL, info->var.bits_per_pixel);
  952. if (!ret || ret == 4) {
  953. dev_err(info->device, "mode %s not found\n",
  954. mode_option);
  955. ret = -EINVAL;
  956. }
  957. }
  958. fb_destroy_modedb(info->monspecs.modedb);
  959. info->monspecs.modedb = NULL;
  960. /* maximize virtual vertical size for fast scrolling */
  961. info->var.yres_virtual = info->fix.smem_len * 8 /
  962. (info->var.bits_per_pixel * info->var.xres_virtual);
  963. if (ret == -EINVAL)
  964. goto err_find_mode;
  965. ret = fb_alloc_cmap(&info->cmap, 256, 0);
  966. if (ret) {
  967. dev_err(info->device, "cannot allocate colormap\n");
  968. goto err_alloc_cmap;
  969. }
  970. ret = register_framebuffer(info);
  971. if (ret) {
  972. dev_err(info->device, "error registering framebuffer\n");
  973. goto err_reg_framebuffer;
  974. }
  975. fb_info(info, "%s frame buffer device\n", info->fix.id);
  976. pci_set_drvdata(dev, info);
  977. if (mtrr)
  978. par->wc_cookie = arch_phys_wc_add(info->fix.smem_start,
  979. info->fix.smem_len);
  980. return 0;
  981. err_reg_framebuffer:
  982. fb_dealloc_cmap(&info->cmap);
  983. err_alloc_cmap:
  984. err_find_mode:
  985. if (par->ddc_registered)
  986. i2c_del_adapter(&par->ddc_adapter);
  987. pci_iounmap(dev, par->regs);
  988. err_ioremap_2:
  989. pci_iounmap(dev, info->screen_base);
  990. err_ioremap_1:
  991. pci_release_regions(dev);
  992. err_request_regions:
  993. /* pci_disable_device(dev); */
  994. err_enable_device:
  995. framebuffer_release(info);
  996. return ret;
  997. }
  998. static void i740fb_remove(struct pci_dev *dev)
  999. {
  1000. struct fb_info *info = pci_get_drvdata(dev);
  1001. if (info) {
  1002. struct i740fb_par *par = info->par;
  1003. arch_phys_wc_del(par->wc_cookie);
  1004. unregister_framebuffer(info);
  1005. fb_dealloc_cmap(&info->cmap);
  1006. if (par->ddc_registered)
  1007. i2c_del_adapter(&par->ddc_adapter);
  1008. pci_iounmap(dev, par->regs);
  1009. pci_iounmap(dev, info->screen_base);
  1010. pci_release_regions(dev);
  1011. /* pci_disable_device(dev); */
  1012. framebuffer_release(info);
  1013. }
  1014. }
  1015. #ifdef CONFIG_PM
  1016. static int i740fb_suspend(struct pci_dev *dev, pm_message_t state)
  1017. {
  1018. struct fb_info *info = pci_get_drvdata(dev);
  1019. struct i740fb_par *par = info->par;
  1020. /* don't disable console during hibernation and wakeup from it */
  1021. if (state.event == PM_EVENT_FREEZE || state.event == PM_EVENT_PRETHAW)
  1022. return 0;
  1023. console_lock();
  1024. mutex_lock(&(par->open_lock));
  1025. /* do nothing if framebuffer is not active */
  1026. if (par->ref_count == 0) {
  1027. mutex_unlock(&(par->open_lock));
  1028. console_unlock();
  1029. return 0;
  1030. }
  1031. fb_set_suspend(info, 1);
  1032. pci_save_state(dev);
  1033. pci_disable_device(dev);
  1034. pci_set_power_state(dev, pci_choose_state(dev, state));
  1035. mutex_unlock(&(par->open_lock));
  1036. console_unlock();
  1037. return 0;
  1038. }
  1039. static int i740fb_resume(struct pci_dev *dev)
  1040. {
  1041. struct fb_info *info = pci_get_drvdata(dev);
  1042. struct i740fb_par *par = info->par;
  1043. console_lock();
  1044. mutex_lock(&(par->open_lock));
  1045. if (par->ref_count == 0)
  1046. goto fail;
  1047. pci_set_power_state(dev, PCI_D0);
  1048. pci_restore_state(dev);
  1049. if (pci_enable_device(dev))
  1050. goto fail;
  1051. i740fb_set_par(info);
  1052. fb_set_suspend(info, 0);
  1053. fail:
  1054. mutex_unlock(&(par->open_lock));
  1055. console_unlock();
  1056. return 0;
  1057. }
  1058. #else
  1059. #define i740fb_suspend NULL
  1060. #define i740fb_resume NULL
  1061. #endif /* CONFIG_PM */
  1062. #define I740_ID_PCI 0x00d1
  1063. #define I740_ID_AGP 0x7800
  1064. static const struct pci_device_id i740fb_id_table[] = {
  1065. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, I740_ID_PCI) },
  1066. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, I740_ID_AGP) },
  1067. { 0 }
  1068. };
  1069. MODULE_DEVICE_TABLE(pci, i740fb_id_table);
  1070. static struct pci_driver i740fb_driver = {
  1071. .name = "i740fb",
  1072. .id_table = i740fb_id_table,
  1073. .probe = i740fb_probe,
  1074. .remove = i740fb_remove,
  1075. .suspend = i740fb_suspend,
  1076. .resume = i740fb_resume,
  1077. };
  1078. #ifndef MODULE
  1079. static int __init i740fb_setup(char *options)
  1080. {
  1081. char *opt;
  1082. if (!options || !*options)
  1083. return 0;
  1084. while ((opt = strsep(&options, ",")) != NULL) {
  1085. if (!*opt)
  1086. continue;
  1087. else if (!strncmp(opt, "mtrr:", 5))
  1088. mtrr = simple_strtoul(opt + 5, NULL, 0);
  1089. else
  1090. mode_option = opt;
  1091. }
  1092. return 0;
  1093. }
  1094. #endif
  1095. static int __init i740fb_init(void)
  1096. {
  1097. #ifndef MODULE
  1098. char *option = NULL;
  1099. if (fb_get_options("i740fb", &option))
  1100. return -ENODEV;
  1101. i740fb_setup(option);
  1102. #endif
  1103. return pci_register_driver(&i740fb_driver);
  1104. }
  1105. static void __exit i740fb_exit(void)
  1106. {
  1107. pci_unregister_driver(&i740fb_driver);
  1108. }
  1109. module_init(i740fb_init);
  1110. module_exit(i740fb_exit);
  1111. MODULE_AUTHOR("(c) 2011 Ondrej Zary <linux@rainbow-software.org>");
  1112. MODULE_LICENSE("GPL");
  1113. MODULE_DESCRIPTION("fbdev driver for Intel740");
  1114. module_param(mode_option, charp, 0444);
  1115. MODULE_PARM_DESC(mode_option, "Default video mode ('640x480-8@60', etc)");
  1116. module_param(mtrr, int, 0444);
  1117. MODULE_PARM_DESC(mtrr, "Enable write-combining with MTRR (1=enable, 0=disable, default=1)");