da8xx-fb.c 42 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668
  1. /*
  2. * Copyright (C) 2008-2009 MontaVista Software Inc.
  3. * Copyright (C) 2008-2009 Texas Instruments Inc
  4. *
  5. * Based on the LCD driver for TI Avalanche processors written by
  6. * Ajay Singh and Shalom Hai.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option)any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/module.h>
  23. #include <linux/kernel.h>
  24. #include <linux/fb.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/uaccess.h>
  29. #include <linux/pm_runtime.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/wait.h>
  32. #include <linux/clk.h>
  33. #include <linux/cpufreq.h>
  34. #include <linux/console.h>
  35. #include <linux/spinlock.h>
  36. #include <linux/slab.h>
  37. #include <linux/delay.h>
  38. #include <linux/lcm.h>
  39. #include <video/da8xx-fb.h>
  40. #include <asm/div64.h>
  41. #define DRIVER_NAME "da8xx_lcdc"
  42. #define LCD_VERSION_1 1
  43. #define LCD_VERSION_2 2
  44. /* LCD Status Register */
  45. #define LCD_END_OF_FRAME1 BIT(9)
  46. #define LCD_END_OF_FRAME0 BIT(8)
  47. #define LCD_PL_LOAD_DONE BIT(6)
  48. #define LCD_FIFO_UNDERFLOW BIT(5)
  49. #define LCD_SYNC_LOST BIT(2)
  50. #define LCD_FRAME_DONE BIT(0)
  51. /* LCD DMA Control Register */
  52. #define LCD_DMA_BURST_SIZE(x) ((x) << 4)
  53. #define LCD_DMA_BURST_1 0x0
  54. #define LCD_DMA_BURST_2 0x1
  55. #define LCD_DMA_BURST_4 0x2
  56. #define LCD_DMA_BURST_8 0x3
  57. #define LCD_DMA_BURST_16 0x4
  58. #define LCD_V1_END_OF_FRAME_INT_ENA BIT(2)
  59. #define LCD_V2_END_OF_FRAME0_INT_ENA BIT(8)
  60. #define LCD_V2_END_OF_FRAME1_INT_ENA BIT(9)
  61. #define LCD_DUAL_FRAME_BUFFER_ENABLE BIT(0)
  62. /* LCD Control Register */
  63. #define LCD_CLK_DIVISOR(x) ((x) << 8)
  64. #define LCD_RASTER_MODE 0x01
  65. /* LCD Raster Control Register */
  66. #define LCD_PALETTE_LOAD_MODE(x) ((x) << 20)
  67. #define PALETTE_AND_DATA 0x00
  68. #define PALETTE_ONLY 0x01
  69. #define DATA_ONLY 0x02
  70. #define LCD_MONO_8BIT_MODE BIT(9)
  71. #define LCD_RASTER_ORDER BIT(8)
  72. #define LCD_TFT_MODE BIT(7)
  73. #define LCD_V1_UNDERFLOW_INT_ENA BIT(6)
  74. #define LCD_V2_UNDERFLOW_INT_ENA BIT(5)
  75. #define LCD_V1_PL_INT_ENA BIT(4)
  76. #define LCD_V2_PL_INT_ENA BIT(6)
  77. #define LCD_MONOCHROME_MODE BIT(1)
  78. #define LCD_RASTER_ENABLE BIT(0)
  79. #define LCD_TFT_ALT_ENABLE BIT(23)
  80. #define LCD_STN_565_ENABLE BIT(24)
  81. #define LCD_V2_DMA_CLK_EN BIT(2)
  82. #define LCD_V2_LIDD_CLK_EN BIT(1)
  83. #define LCD_V2_CORE_CLK_EN BIT(0)
  84. #define LCD_V2_LPP_B10 26
  85. #define LCD_V2_TFT_24BPP_MODE BIT(25)
  86. #define LCD_V2_TFT_24BPP_UNPACK BIT(26)
  87. /* LCD Raster Timing 2 Register */
  88. #define LCD_AC_BIAS_TRANSITIONS_PER_INT(x) ((x) << 16)
  89. #define LCD_AC_BIAS_FREQUENCY(x) ((x) << 8)
  90. #define LCD_SYNC_CTRL BIT(25)
  91. #define LCD_SYNC_EDGE BIT(24)
  92. #define LCD_INVERT_PIXEL_CLOCK BIT(22)
  93. #define LCD_INVERT_LINE_CLOCK BIT(21)
  94. #define LCD_INVERT_FRAME_CLOCK BIT(20)
  95. /* LCD Block */
  96. #define LCD_PID_REG 0x0
  97. #define LCD_CTRL_REG 0x4
  98. #define LCD_STAT_REG 0x8
  99. #define LCD_RASTER_CTRL_REG 0x28
  100. #define LCD_RASTER_TIMING_0_REG 0x2C
  101. #define LCD_RASTER_TIMING_1_REG 0x30
  102. #define LCD_RASTER_TIMING_2_REG 0x34
  103. #define LCD_DMA_CTRL_REG 0x40
  104. #define LCD_DMA_FRM_BUF_BASE_ADDR_0_REG 0x44
  105. #define LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG 0x48
  106. #define LCD_DMA_FRM_BUF_BASE_ADDR_1_REG 0x4C
  107. #define LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG 0x50
  108. /* Interrupt Registers available only in Version 2 */
  109. #define LCD_RAW_STAT_REG 0x58
  110. #define LCD_MASKED_STAT_REG 0x5c
  111. #define LCD_INT_ENABLE_SET_REG 0x60
  112. #define LCD_INT_ENABLE_CLR_REG 0x64
  113. #define LCD_END_OF_INT_IND_REG 0x68
  114. /* Clock registers available only on Version 2 */
  115. #define LCD_CLK_ENABLE_REG 0x6c
  116. #define LCD_CLK_RESET_REG 0x70
  117. #define LCD_CLK_MAIN_RESET BIT(3)
  118. #define LCD_NUM_BUFFERS 2
  119. #define PALETTE_SIZE 256
  120. #define CLK_MIN_DIV 2
  121. #define CLK_MAX_DIV 255
  122. static void __iomem *da8xx_fb_reg_base;
  123. static unsigned int lcd_revision;
  124. static irq_handler_t lcdc_irq_handler;
  125. static wait_queue_head_t frame_done_wq;
  126. static int frame_done_flag;
  127. static unsigned int lcdc_read(unsigned int addr)
  128. {
  129. return (unsigned int)__raw_readl(da8xx_fb_reg_base + (addr));
  130. }
  131. static void lcdc_write(unsigned int val, unsigned int addr)
  132. {
  133. __raw_writel(val, da8xx_fb_reg_base + (addr));
  134. }
  135. struct da8xx_fb_par {
  136. struct device *dev;
  137. dma_addr_t p_palette_base;
  138. unsigned char *v_palette_base;
  139. dma_addr_t vram_phys;
  140. unsigned long vram_size;
  141. void *vram_virt;
  142. unsigned int dma_start;
  143. unsigned int dma_end;
  144. struct clk *lcdc_clk;
  145. int irq;
  146. unsigned int palette_sz;
  147. int blank;
  148. wait_queue_head_t vsync_wait;
  149. int vsync_flag;
  150. int vsync_timeout;
  151. spinlock_t lock_for_chan_update;
  152. /*
  153. * LCDC has 2 ping pong DMA channels, channel 0
  154. * and channel 1.
  155. */
  156. unsigned int which_dma_channel_done;
  157. #ifdef CONFIG_CPU_FREQ
  158. struct notifier_block freq_transition;
  159. #endif
  160. unsigned int lcdc_clk_rate;
  161. void (*panel_power_ctrl)(int);
  162. u32 pseudo_palette[16];
  163. struct fb_videomode mode;
  164. struct lcd_ctrl_config cfg;
  165. };
  166. static struct fb_var_screeninfo da8xx_fb_var;
  167. static struct fb_fix_screeninfo da8xx_fb_fix = {
  168. .id = "DA8xx FB Drv",
  169. .type = FB_TYPE_PACKED_PIXELS,
  170. .type_aux = 0,
  171. .visual = FB_VISUAL_PSEUDOCOLOR,
  172. .xpanstep = 0,
  173. .ypanstep = 1,
  174. .ywrapstep = 0,
  175. .accel = FB_ACCEL_NONE
  176. };
  177. static struct fb_videomode known_lcd_panels[] = {
  178. /* Sharp LCD035Q3DG01 */
  179. [0] = {
  180. .name = "Sharp_LCD035Q3DG01",
  181. .xres = 320,
  182. .yres = 240,
  183. .pixclock = KHZ2PICOS(4607),
  184. .left_margin = 6,
  185. .right_margin = 8,
  186. .upper_margin = 2,
  187. .lower_margin = 2,
  188. .hsync_len = 0,
  189. .vsync_len = 0,
  190. .sync = FB_SYNC_CLK_INVERT,
  191. },
  192. /* Sharp LK043T1DG01 */
  193. [1] = {
  194. .name = "Sharp_LK043T1DG01",
  195. .xres = 480,
  196. .yres = 272,
  197. .pixclock = KHZ2PICOS(7833),
  198. .left_margin = 2,
  199. .right_margin = 2,
  200. .upper_margin = 2,
  201. .lower_margin = 2,
  202. .hsync_len = 41,
  203. .vsync_len = 10,
  204. .sync = 0,
  205. .flag = 0,
  206. },
  207. [2] = {
  208. /* Hitachi SP10Q010 */
  209. .name = "SP10Q010",
  210. .xres = 320,
  211. .yres = 240,
  212. .pixclock = KHZ2PICOS(7833),
  213. .left_margin = 10,
  214. .right_margin = 10,
  215. .upper_margin = 10,
  216. .lower_margin = 10,
  217. .hsync_len = 10,
  218. .vsync_len = 10,
  219. .sync = 0,
  220. .flag = 0,
  221. },
  222. [3] = {
  223. /* Densitron 84-0023-001T */
  224. .name = "Densitron_84-0023-001T",
  225. .xres = 320,
  226. .yres = 240,
  227. .pixclock = KHZ2PICOS(6400),
  228. .left_margin = 0,
  229. .right_margin = 0,
  230. .upper_margin = 0,
  231. .lower_margin = 0,
  232. .hsync_len = 30,
  233. .vsync_len = 3,
  234. .sync = 0,
  235. },
  236. };
  237. static bool da8xx_fb_is_raster_enabled(void)
  238. {
  239. return !!(lcdc_read(LCD_RASTER_CTRL_REG) & LCD_RASTER_ENABLE);
  240. }
  241. /* Enable the Raster Engine of the LCD Controller */
  242. static void lcd_enable_raster(void)
  243. {
  244. u32 reg;
  245. /* Put LCDC in reset for several cycles */
  246. if (lcd_revision == LCD_VERSION_2)
  247. /* Write 1 to reset LCDC */
  248. lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
  249. mdelay(1);
  250. /* Bring LCDC out of reset */
  251. if (lcd_revision == LCD_VERSION_2)
  252. lcdc_write(0, LCD_CLK_RESET_REG);
  253. mdelay(1);
  254. /* Above reset sequence doesnot reset register context */
  255. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  256. if (!(reg & LCD_RASTER_ENABLE))
  257. lcdc_write(reg | LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  258. }
  259. /* Disable the Raster Engine of the LCD Controller */
  260. static void lcd_disable_raster(enum da8xx_frame_complete wait_for_frame_done)
  261. {
  262. u32 reg;
  263. int ret;
  264. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  265. if (reg & LCD_RASTER_ENABLE)
  266. lcdc_write(reg & ~LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  267. else
  268. /* return if already disabled */
  269. return;
  270. if ((wait_for_frame_done == DA8XX_FRAME_WAIT) &&
  271. (lcd_revision == LCD_VERSION_2)) {
  272. frame_done_flag = 0;
  273. ret = wait_event_interruptible_timeout(frame_done_wq,
  274. frame_done_flag != 0,
  275. msecs_to_jiffies(50));
  276. if (ret == 0)
  277. pr_err("LCD Controller timed out\n");
  278. }
  279. }
  280. static void lcd_blit(int load_mode, struct da8xx_fb_par *par)
  281. {
  282. u32 start;
  283. u32 end;
  284. u32 reg_ras;
  285. u32 reg_dma;
  286. u32 reg_int;
  287. /* init reg to clear PLM (loading mode) fields */
  288. reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
  289. reg_ras &= ~(3 << 20);
  290. reg_dma = lcdc_read(LCD_DMA_CTRL_REG);
  291. if (load_mode == LOAD_DATA) {
  292. start = par->dma_start;
  293. end = par->dma_end;
  294. reg_ras |= LCD_PALETTE_LOAD_MODE(DATA_ONLY);
  295. if (lcd_revision == LCD_VERSION_1) {
  296. reg_dma |= LCD_V1_END_OF_FRAME_INT_ENA;
  297. } else {
  298. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  299. LCD_V2_END_OF_FRAME0_INT_ENA |
  300. LCD_V2_END_OF_FRAME1_INT_ENA |
  301. LCD_FRAME_DONE | LCD_SYNC_LOST;
  302. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  303. }
  304. reg_dma |= LCD_DUAL_FRAME_BUFFER_ENABLE;
  305. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  306. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  307. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  308. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  309. } else if (load_mode == LOAD_PALETTE) {
  310. start = par->p_palette_base;
  311. end = start + par->palette_sz - 1;
  312. reg_ras |= LCD_PALETTE_LOAD_MODE(PALETTE_ONLY);
  313. if (lcd_revision == LCD_VERSION_1) {
  314. reg_ras |= LCD_V1_PL_INT_ENA;
  315. } else {
  316. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  317. LCD_V2_PL_INT_ENA;
  318. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  319. }
  320. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  321. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  322. }
  323. lcdc_write(reg_dma, LCD_DMA_CTRL_REG);
  324. lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
  325. /*
  326. * The Raster enable bit must be set after all other control fields are
  327. * set.
  328. */
  329. lcd_enable_raster();
  330. }
  331. /* Configure the Burst Size and fifo threhold of DMA */
  332. static int lcd_cfg_dma(int burst_size, int fifo_th)
  333. {
  334. u32 reg;
  335. reg = lcdc_read(LCD_DMA_CTRL_REG) & 0x00000001;
  336. switch (burst_size) {
  337. case 1:
  338. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_1);
  339. break;
  340. case 2:
  341. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_2);
  342. break;
  343. case 4:
  344. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_4);
  345. break;
  346. case 8:
  347. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_8);
  348. break;
  349. case 16:
  350. default:
  351. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_16);
  352. break;
  353. }
  354. reg |= (fifo_th << 8);
  355. lcdc_write(reg, LCD_DMA_CTRL_REG);
  356. return 0;
  357. }
  358. static void lcd_cfg_ac_bias(int period, int transitions_per_int)
  359. {
  360. u32 reg;
  361. /* Set the AC Bias Period and Number of Transisitons per Interrupt */
  362. reg = lcdc_read(LCD_RASTER_TIMING_2_REG) & 0xFFF00000;
  363. reg |= LCD_AC_BIAS_FREQUENCY(period) |
  364. LCD_AC_BIAS_TRANSITIONS_PER_INT(transitions_per_int);
  365. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  366. }
  367. static void lcd_cfg_horizontal_sync(int back_porch, int pulse_width,
  368. int front_porch)
  369. {
  370. u32 reg;
  371. reg = lcdc_read(LCD_RASTER_TIMING_0_REG) & 0x3ff;
  372. reg |= (((back_porch-1) & 0xff) << 24)
  373. | (((front_porch-1) & 0xff) << 16)
  374. | (((pulse_width-1) & 0x3f) << 10);
  375. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  376. /*
  377. * LCDC Version 2 adds some extra bits that increase the allowable
  378. * size of the horizontal timing registers.
  379. * remember that the registers use 0 to represent 1 so all values
  380. * that get set into register need to be decremented by 1
  381. */
  382. if (lcd_revision == LCD_VERSION_2) {
  383. /* Mask off the bits we want to change */
  384. reg = lcdc_read(LCD_RASTER_TIMING_2_REG) & ~0x780000ff;
  385. reg |= ((front_porch-1) & 0x300) >> 8;
  386. reg |= ((back_porch-1) & 0x300) >> 4;
  387. reg |= ((pulse_width-1) & 0x3c0) << 21;
  388. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  389. }
  390. }
  391. static void lcd_cfg_vertical_sync(int back_porch, int pulse_width,
  392. int front_porch)
  393. {
  394. u32 reg;
  395. reg = lcdc_read(LCD_RASTER_TIMING_1_REG) & 0x3ff;
  396. reg |= ((back_porch & 0xff) << 24)
  397. | ((front_porch & 0xff) << 16)
  398. | (((pulse_width-1) & 0x3f) << 10);
  399. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  400. }
  401. static int lcd_cfg_display(const struct lcd_ctrl_config *cfg,
  402. struct fb_videomode *panel)
  403. {
  404. u32 reg;
  405. u32 reg_int;
  406. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(LCD_TFT_MODE |
  407. LCD_MONO_8BIT_MODE |
  408. LCD_MONOCHROME_MODE);
  409. switch (cfg->panel_shade) {
  410. case MONOCHROME:
  411. reg |= LCD_MONOCHROME_MODE;
  412. if (cfg->mono_8bit_mode)
  413. reg |= LCD_MONO_8BIT_MODE;
  414. break;
  415. case COLOR_ACTIVE:
  416. reg |= LCD_TFT_MODE;
  417. if (cfg->tft_alt_mode)
  418. reg |= LCD_TFT_ALT_ENABLE;
  419. break;
  420. case COLOR_PASSIVE:
  421. /* AC bias applicable only for Pasive panels */
  422. lcd_cfg_ac_bias(cfg->ac_bias, cfg->ac_bias_intrpt);
  423. if (cfg->bpp == 12 && cfg->stn_565_mode)
  424. reg |= LCD_STN_565_ENABLE;
  425. break;
  426. default:
  427. return -EINVAL;
  428. }
  429. /* enable additional interrupts here */
  430. if (lcd_revision == LCD_VERSION_1) {
  431. reg |= LCD_V1_UNDERFLOW_INT_ENA;
  432. } else {
  433. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  434. LCD_V2_UNDERFLOW_INT_ENA;
  435. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  436. }
  437. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  438. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  439. reg |= LCD_SYNC_CTRL;
  440. if (cfg->sync_edge)
  441. reg |= LCD_SYNC_EDGE;
  442. else
  443. reg &= ~LCD_SYNC_EDGE;
  444. if ((panel->sync & FB_SYNC_HOR_HIGH_ACT) == 0)
  445. reg |= LCD_INVERT_LINE_CLOCK;
  446. else
  447. reg &= ~LCD_INVERT_LINE_CLOCK;
  448. if ((panel->sync & FB_SYNC_VERT_HIGH_ACT) == 0)
  449. reg |= LCD_INVERT_FRAME_CLOCK;
  450. else
  451. reg &= ~LCD_INVERT_FRAME_CLOCK;
  452. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  453. return 0;
  454. }
  455. static int lcd_cfg_frame_buffer(struct da8xx_fb_par *par, u32 width, u32 height,
  456. u32 bpp, u32 raster_order)
  457. {
  458. u32 reg;
  459. if (bpp > 16 && lcd_revision == LCD_VERSION_1)
  460. return -EINVAL;
  461. /* Set the Panel Width */
  462. /* Pixels per line = (PPL + 1)*16 */
  463. if (lcd_revision == LCD_VERSION_1) {
  464. /*
  465. * 0x3F in bits 4..9 gives max horizontal resolution = 1024
  466. * pixels.
  467. */
  468. width &= 0x3f0;
  469. } else {
  470. /*
  471. * 0x7F in bits 4..10 gives max horizontal resolution = 2048
  472. * pixels.
  473. */
  474. width &= 0x7f0;
  475. }
  476. reg = lcdc_read(LCD_RASTER_TIMING_0_REG);
  477. reg &= 0xfffffc00;
  478. if (lcd_revision == LCD_VERSION_1) {
  479. reg |= ((width >> 4) - 1) << 4;
  480. } else {
  481. width = (width >> 4) - 1;
  482. reg |= ((width & 0x3f) << 4) | ((width & 0x40) >> 3);
  483. }
  484. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  485. /* Set the Panel Height */
  486. /* Set bits 9:0 of Lines Per Pixel */
  487. reg = lcdc_read(LCD_RASTER_TIMING_1_REG);
  488. reg = ((height - 1) & 0x3ff) | (reg & 0xfffffc00);
  489. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  490. /* Set bit 10 of Lines Per Pixel */
  491. if (lcd_revision == LCD_VERSION_2) {
  492. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  493. reg |= ((height - 1) & 0x400) << 16;
  494. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  495. }
  496. /* Set the Raster Order of the Frame Buffer */
  497. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(1 << 8);
  498. if (raster_order)
  499. reg |= LCD_RASTER_ORDER;
  500. par->palette_sz = 16 * 2;
  501. switch (bpp) {
  502. case 1:
  503. case 2:
  504. case 4:
  505. case 16:
  506. break;
  507. case 24:
  508. reg |= LCD_V2_TFT_24BPP_MODE;
  509. break;
  510. case 32:
  511. reg |= LCD_V2_TFT_24BPP_MODE;
  512. reg |= LCD_V2_TFT_24BPP_UNPACK;
  513. break;
  514. case 8:
  515. par->palette_sz = 256 * 2;
  516. break;
  517. default:
  518. return -EINVAL;
  519. }
  520. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  521. return 0;
  522. }
  523. #define CNVT_TOHW(val, width) ((((val) << (width)) + 0x7FFF - (val)) >> 16)
  524. static int fb_setcolreg(unsigned regno, unsigned red, unsigned green,
  525. unsigned blue, unsigned transp,
  526. struct fb_info *info)
  527. {
  528. struct da8xx_fb_par *par = info->par;
  529. unsigned short *palette = (unsigned short *) par->v_palette_base;
  530. u_short pal;
  531. int update_hw = 0;
  532. if (regno > 255)
  533. return 1;
  534. if (info->fix.visual == FB_VISUAL_DIRECTCOLOR)
  535. return 1;
  536. if (info->var.bits_per_pixel > 16 && lcd_revision == LCD_VERSION_1)
  537. return -EINVAL;
  538. switch (info->fix.visual) {
  539. case FB_VISUAL_TRUECOLOR:
  540. red = CNVT_TOHW(red, info->var.red.length);
  541. green = CNVT_TOHW(green, info->var.green.length);
  542. blue = CNVT_TOHW(blue, info->var.blue.length);
  543. break;
  544. case FB_VISUAL_PSEUDOCOLOR:
  545. switch (info->var.bits_per_pixel) {
  546. case 4:
  547. if (regno > 15)
  548. return -EINVAL;
  549. if (info->var.grayscale) {
  550. pal = regno;
  551. } else {
  552. red >>= 4;
  553. green >>= 8;
  554. blue >>= 12;
  555. pal = red & 0x0f00;
  556. pal |= green & 0x00f0;
  557. pal |= blue & 0x000f;
  558. }
  559. if (regno == 0)
  560. pal |= 0x2000;
  561. palette[regno] = pal;
  562. break;
  563. case 8:
  564. red >>= 4;
  565. green >>= 8;
  566. blue >>= 12;
  567. pal = (red & 0x0f00);
  568. pal |= (green & 0x00f0);
  569. pal |= (blue & 0x000f);
  570. if (palette[regno] != pal) {
  571. update_hw = 1;
  572. palette[regno] = pal;
  573. }
  574. break;
  575. }
  576. break;
  577. }
  578. /* Truecolor has hardware independent palette */
  579. if (info->fix.visual == FB_VISUAL_TRUECOLOR) {
  580. u32 v;
  581. if (regno > 15)
  582. return -EINVAL;
  583. v = (red << info->var.red.offset) |
  584. (green << info->var.green.offset) |
  585. (blue << info->var.blue.offset);
  586. ((u32 *) (info->pseudo_palette))[regno] = v;
  587. if (palette[0] != 0x4000) {
  588. update_hw = 1;
  589. palette[0] = 0x4000;
  590. }
  591. }
  592. /* Update the palette in the h/w as needed. */
  593. if (update_hw)
  594. lcd_blit(LOAD_PALETTE, par);
  595. return 0;
  596. }
  597. #undef CNVT_TOHW
  598. static void da8xx_fb_lcd_reset(void)
  599. {
  600. /* DMA has to be disabled */
  601. lcdc_write(0, LCD_DMA_CTRL_REG);
  602. lcdc_write(0, LCD_RASTER_CTRL_REG);
  603. if (lcd_revision == LCD_VERSION_2) {
  604. lcdc_write(0, LCD_INT_ENABLE_SET_REG);
  605. /* Write 1 to reset */
  606. lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
  607. lcdc_write(0, LCD_CLK_RESET_REG);
  608. }
  609. }
  610. static int da8xx_fb_config_clk_divider(struct da8xx_fb_par *par,
  611. unsigned lcdc_clk_div,
  612. unsigned lcdc_clk_rate)
  613. {
  614. int ret;
  615. if (par->lcdc_clk_rate != lcdc_clk_rate) {
  616. ret = clk_set_rate(par->lcdc_clk, lcdc_clk_rate);
  617. if (ret) {
  618. dev_err(par->dev,
  619. "unable to set clock rate at %u\n",
  620. lcdc_clk_rate);
  621. return ret;
  622. }
  623. par->lcdc_clk_rate = clk_get_rate(par->lcdc_clk);
  624. }
  625. /* Configure the LCD clock divisor. */
  626. lcdc_write(LCD_CLK_DIVISOR(lcdc_clk_div) |
  627. (LCD_RASTER_MODE & 0x1), LCD_CTRL_REG);
  628. if (lcd_revision == LCD_VERSION_2)
  629. lcdc_write(LCD_V2_DMA_CLK_EN | LCD_V2_LIDD_CLK_EN |
  630. LCD_V2_CORE_CLK_EN, LCD_CLK_ENABLE_REG);
  631. return 0;
  632. }
  633. static unsigned int da8xx_fb_calc_clk_divider(struct da8xx_fb_par *par,
  634. unsigned pixclock,
  635. unsigned *lcdc_clk_rate)
  636. {
  637. unsigned lcdc_clk_div;
  638. pixclock = PICOS2KHZ(pixclock) * 1000;
  639. *lcdc_clk_rate = par->lcdc_clk_rate;
  640. if (pixclock < (*lcdc_clk_rate / CLK_MAX_DIV)) {
  641. *lcdc_clk_rate = clk_round_rate(par->lcdc_clk,
  642. pixclock * CLK_MAX_DIV);
  643. lcdc_clk_div = CLK_MAX_DIV;
  644. } else if (pixclock > (*lcdc_clk_rate / CLK_MIN_DIV)) {
  645. *lcdc_clk_rate = clk_round_rate(par->lcdc_clk,
  646. pixclock * CLK_MIN_DIV);
  647. lcdc_clk_div = CLK_MIN_DIV;
  648. } else {
  649. lcdc_clk_div = *lcdc_clk_rate / pixclock;
  650. }
  651. return lcdc_clk_div;
  652. }
  653. static int da8xx_fb_calc_config_clk_divider(struct da8xx_fb_par *par,
  654. struct fb_videomode *mode)
  655. {
  656. unsigned lcdc_clk_rate;
  657. unsigned lcdc_clk_div = da8xx_fb_calc_clk_divider(par, mode->pixclock,
  658. &lcdc_clk_rate);
  659. return da8xx_fb_config_clk_divider(par, lcdc_clk_div, lcdc_clk_rate);
  660. }
  661. static unsigned da8xx_fb_round_clk(struct da8xx_fb_par *par,
  662. unsigned pixclock)
  663. {
  664. unsigned lcdc_clk_div, lcdc_clk_rate;
  665. lcdc_clk_div = da8xx_fb_calc_clk_divider(par, pixclock, &lcdc_clk_rate);
  666. return KHZ2PICOS(lcdc_clk_rate / (1000 * lcdc_clk_div));
  667. }
  668. static int lcd_init(struct da8xx_fb_par *par, const struct lcd_ctrl_config *cfg,
  669. struct fb_videomode *panel)
  670. {
  671. u32 bpp;
  672. int ret = 0;
  673. ret = da8xx_fb_calc_config_clk_divider(par, panel);
  674. if (ret) {
  675. dev_err(par->dev, "unable to configure clock\n");
  676. return ret;
  677. }
  678. if (panel->sync & FB_SYNC_CLK_INVERT)
  679. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) |
  680. LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  681. else
  682. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) &
  683. ~LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  684. /* Configure the DMA burst size and fifo threshold. */
  685. ret = lcd_cfg_dma(cfg->dma_burst_sz, cfg->fifo_th);
  686. if (ret < 0)
  687. return ret;
  688. /* Configure the vertical and horizontal sync properties. */
  689. lcd_cfg_vertical_sync(panel->upper_margin, panel->vsync_len,
  690. panel->lower_margin);
  691. lcd_cfg_horizontal_sync(panel->left_margin, panel->hsync_len,
  692. panel->right_margin);
  693. /* Configure for disply */
  694. ret = lcd_cfg_display(cfg, panel);
  695. if (ret < 0)
  696. return ret;
  697. bpp = cfg->bpp;
  698. if (bpp == 12)
  699. bpp = 16;
  700. ret = lcd_cfg_frame_buffer(par, (unsigned int)panel->xres,
  701. (unsigned int)panel->yres, bpp,
  702. cfg->raster_order);
  703. if (ret < 0)
  704. return ret;
  705. /* Configure FDD */
  706. lcdc_write((lcdc_read(LCD_RASTER_CTRL_REG) & 0xfff00fff) |
  707. (cfg->fdd << 12), LCD_RASTER_CTRL_REG);
  708. return 0;
  709. }
  710. /* IRQ handler for version 2 of LCDC */
  711. static irqreturn_t lcdc_irq_handler_rev02(int irq, void *arg)
  712. {
  713. struct da8xx_fb_par *par = arg;
  714. u32 stat = lcdc_read(LCD_MASKED_STAT_REG);
  715. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  716. lcd_disable_raster(DA8XX_FRAME_NOWAIT);
  717. lcdc_write(stat, LCD_MASKED_STAT_REG);
  718. lcd_enable_raster();
  719. } else if (stat & LCD_PL_LOAD_DONE) {
  720. /*
  721. * Must disable raster before changing state of any control bit.
  722. * And also must be disabled before clearing the PL loading
  723. * interrupt via the following write to the status register. If
  724. * this is done after then one gets multiple PL done interrupts.
  725. */
  726. lcd_disable_raster(DA8XX_FRAME_NOWAIT);
  727. lcdc_write(stat, LCD_MASKED_STAT_REG);
  728. /* Disable PL completion interrupt */
  729. lcdc_write(LCD_V2_PL_INT_ENA, LCD_INT_ENABLE_CLR_REG);
  730. /* Setup and start data loading mode */
  731. lcd_blit(LOAD_DATA, par);
  732. } else {
  733. lcdc_write(stat, LCD_MASKED_STAT_REG);
  734. if (stat & LCD_END_OF_FRAME0) {
  735. par->which_dma_channel_done = 0;
  736. lcdc_write(par->dma_start,
  737. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  738. lcdc_write(par->dma_end,
  739. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  740. par->vsync_flag = 1;
  741. wake_up_interruptible(&par->vsync_wait);
  742. }
  743. if (stat & LCD_END_OF_FRAME1) {
  744. par->which_dma_channel_done = 1;
  745. lcdc_write(par->dma_start,
  746. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  747. lcdc_write(par->dma_end,
  748. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  749. par->vsync_flag = 1;
  750. wake_up_interruptible(&par->vsync_wait);
  751. }
  752. /* Set only when controller is disabled and at the end of
  753. * active frame
  754. */
  755. if (stat & BIT(0)) {
  756. frame_done_flag = 1;
  757. wake_up_interruptible(&frame_done_wq);
  758. }
  759. }
  760. lcdc_write(0, LCD_END_OF_INT_IND_REG);
  761. return IRQ_HANDLED;
  762. }
  763. /* IRQ handler for version 1 LCDC */
  764. static irqreturn_t lcdc_irq_handler_rev01(int irq, void *arg)
  765. {
  766. struct da8xx_fb_par *par = arg;
  767. u32 stat = lcdc_read(LCD_STAT_REG);
  768. u32 reg_ras;
  769. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  770. lcd_disable_raster(DA8XX_FRAME_NOWAIT);
  771. lcdc_write(stat, LCD_STAT_REG);
  772. lcd_enable_raster();
  773. } else if (stat & LCD_PL_LOAD_DONE) {
  774. /*
  775. * Must disable raster before changing state of any control bit.
  776. * And also must be disabled before clearing the PL loading
  777. * interrupt via the following write to the status register. If
  778. * this is done after then one gets multiple PL done interrupts.
  779. */
  780. lcd_disable_raster(DA8XX_FRAME_NOWAIT);
  781. lcdc_write(stat, LCD_STAT_REG);
  782. /* Disable PL completion inerrupt */
  783. reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
  784. reg_ras &= ~LCD_V1_PL_INT_ENA;
  785. lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
  786. /* Setup and start data loading mode */
  787. lcd_blit(LOAD_DATA, par);
  788. } else {
  789. lcdc_write(stat, LCD_STAT_REG);
  790. if (stat & LCD_END_OF_FRAME0) {
  791. par->which_dma_channel_done = 0;
  792. lcdc_write(par->dma_start,
  793. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  794. lcdc_write(par->dma_end,
  795. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  796. par->vsync_flag = 1;
  797. wake_up_interruptible(&par->vsync_wait);
  798. }
  799. if (stat & LCD_END_OF_FRAME1) {
  800. par->which_dma_channel_done = 1;
  801. lcdc_write(par->dma_start,
  802. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  803. lcdc_write(par->dma_end,
  804. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  805. par->vsync_flag = 1;
  806. wake_up_interruptible(&par->vsync_wait);
  807. }
  808. }
  809. return IRQ_HANDLED;
  810. }
  811. static int fb_check_var(struct fb_var_screeninfo *var,
  812. struct fb_info *info)
  813. {
  814. int err = 0;
  815. struct da8xx_fb_par *par = info->par;
  816. int bpp = var->bits_per_pixel >> 3;
  817. unsigned long line_size = var->xres_virtual * bpp;
  818. if (var->bits_per_pixel > 16 && lcd_revision == LCD_VERSION_1)
  819. return -EINVAL;
  820. switch (var->bits_per_pixel) {
  821. case 1:
  822. case 8:
  823. var->red.offset = 0;
  824. var->red.length = 8;
  825. var->green.offset = 0;
  826. var->green.length = 8;
  827. var->blue.offset = 0;
  828. var->blue.length = 8;
  829. var->transp.offset = 0;
  830. var->transp.length = 0;
  831. var->nonstd = 0;
  832. break;
  833. case 4:
  834. var->red.offset = 0;
  835. var->red.length = 4;
  836. var->green.offset = 0;
  837. var->green.length = 4;
  838. var->blue.offset = 0;
  839. var->blue.length = 4;
  840. var->transp.offset = 0;
  841. var->transp.length = 0;
  842. var->nonstd = FB_NONSTD_REV_PIX_IN_B;
  843. break;
  844. case 16: /* RGB 565 */
  845. var->red.offset = 11;
  846. var->red.length = 5;
  847. var->green.offset = 5;
  848. var->green.length = 6;
  849. var->blue.offset = 0;
  850. var->blue.length = 5;
  851. var->transp.offset = 0;
  852. var->transp.length = 0;
  853. var->nonstd = 0;
  854. break;
  855. case 24:
  856. var->red.offset = 16;
  857. var->red.length = 8;
  858. var->green.offset = 8;
  859. var->green.length = 8;
  860. var->blue.offset = 0;
  861. var->blue.length = 8;
  862. var->nonstd = 0;
  863. break;
  864. case 32:
  865. var->transp.offset = 24;
  866. var->transp.length = 8;
  867. var->red.offset = 16;
  868. var->red.length = 8;
  869. var->green.offset = 8;
  870. var->green.length = 8;
  871. var->blue.offset = 0;
  872. var->blue.length = 8;
  873. var->nonstd = 0;
  874. break;
  875. default:
  876. err = -EINVAL;
  877. }
  878. var->red.msb_right = 0;
  879. var->green.msb_right = 0;
  880. var->blue.msb_right = 0;
  881. var->transp.msb_right = 0;
  882. if (line_size * var->yres_virtual > par->vram_size)
  883. var->yres_virtual = par->vram_size / line_size;
  884. if (var->yres > var->yres_virtual)
  885. var->yres = var->yres_virtual;
  886. if (var->xres > var->xres_virtual)
  887. var->xres = var->xres_virtual;
  888. if (var->xres + var->xoffset > var->xres_virtual)
  889. var->xoffset = var->xres_virtual - var->xres;
  890. if (var->yres + var->yoffset > var->yres_virtual)
  891. var->yoffset = var->yres_virtual - var->yres;
  892. var->pixclock = da8xx_fb_round_clk(par, var->pixclock);
  893. return err;
  894. }
  895. #ifdef CONFIG_CPU_FREQ
  896. static int lcd_da8xx_cpufreq_transition(struct notifier_block *nb,
  897. unsigned long val, void *data)
  898. {
  899. struct da8xx_fb_par *par;
  900. par = container_of(nb, struct da8xx_fb_par, freq_transition);
  901. if (val == CPUFREQ_POSTCHANGE) {
  902. if (par->lcdc_clk_rate != clk_get_rate(par->lcdc_clk)) {
  903. par->lcdc_clk_rate = clk_get_rate(par->lcdc_clk);
  904. lcd_disable_raster(DA8XX_FRAME_WAIT);
  905. da8xx_fb_calc_config_clk_divider(par, &par->mode);
  906. if (par->blank == FB_BLANK_UNBLANK)
  907. lcd_enable_raster();
  908. }
  909. }
  910. return 0;
  911. }
  912. static int lcd_da8xx_cpufreq_register(struct da8xx_fb_par *par)
  913. {
  914. par->freq_transition.notifier_call = lcd_da8xx_cpufreq_transition;
  915. return cpufreq_register_notifier(&par->freq_transition,
  916. CPUFREQ_TRANSITION_NOTIFIER);
  917. }
  918. static void lcd_da8xx_cpufreq_deregister(struct da8xx_fb_par *par)
  919. {
  920. cpufreq_unregister_notifier(&par->freq_transition,
  921. CPUFREQ_TRANSITION_NOTIFIER);
  922. }
  923. #endif
  924. static int fb_remove(struct platform_device *dev)
  925. {
  926. struct fb_info *info = dev_get_drvdata(&dev->dev);
  927. if (info) {
  928. struct da8xx_fb_par *par = info->par;
  929. #ifdef CONFIG_CPU_FREQ
  930. lcd_da8xx_cpufreq_deregister(par);
  931. #endif
  932. if (par->panel_power_ctrl)
  933. par->panel_power_ctrl(0);
  934. lcd_disable_raster(DA8XX_FRAME_WAIT);
  935. lcdc_write(0, LCD_RASTER_CTRL_REG);
  936. /* disable DMA */
  937. lcdc_write(0, LCD_DMA_CTRL_REG);
  938. unregister_framebuffer(info);
  939. fb_dealloc_cmap(&info->cmap);
  940. dma_free_coherent(NULL, PALETTE_SIZE, par->v_palette_base,
  941. par->p_palette_base);
  942. dma_free_coherent(NULL, par->vram_size, par->vram_virt,
  943. par->vram_phys);
  944. pm_runtime_put_sync(&dev->dev);
  945. pm_runtime_disable(&dev->dev);
  946. framebuffer_release(info);
  947. }
  948. return 0;
  949. }
  950. /*
  951. * Function to wait for vertical sync which for this LCD peripheral
  952. * translates into waiting for the current raster frame to complete.
  953. */
  954. static int fb_wait_for_vsync(struct fb_info *info)
  955. {
  956. struct da8xx_fb_par *par = info->par;
  957. int ret;
  958. /*
  959. * Set flag to 0 and wait for isr to set to 1. It would seem there is a
  960. * race condition here where the ISR could have occurred just before or
  961. * just after this set. But since we are just coarsely waiting for
  962. * a frame to complete then that's OK. i.e. if the frame completed
  963. * just before this code executed then we have to wait another full
  964. * frame time but there is no way to avoid such a situation. On the
  965. * other hand if the frame completed just after then we don't need
  966. * to wait long at all. Either way we are guaranteed to return to the
  967. * user immediately after a frame completion which is all that is
  968. * required.
  969. */
  970. par->vsync_flag = 0;
  971. ret = wait_event_interruptible_timeout(par->vsync_wait,
  972. par->vsync_flag != 0,
  973. par->vsync_timeout);
  974. if (ret < 0)
  975. return ret;
  976. if (ret == 0)
  977. return -ETIMEDOUT;
  978. return 0;
  979. }
  980. static int fb_ioctl(struct fb_info *info, unsigned int cmd,
  981. unsigned long arg)
  982. {
  983. struct lcd_sync_arg sync_arg;
  984. switch (cmd) {
  985. case FBIOGET_CONTRAST:
  986. case FBIOPUT_CONTRAST:
  987. case FBIGET_BRIGHTNESS:
  988. case FBIPUT_BRIGHTNESS:
  989. case FBIGET_COLOR:
  990. case FBIPUT_COLOR:
  991. return -ENOTTY;
  992. case FBIPUT_HSYNC:
  993. if (copy_from_user(&sync_arg, (char *)arg,
  994. sizeof(struct lcd_sync_arg)))
  995. return -EFAULT;
  996. lcd_cfg_horizontal_sync(sync_arg.back_porch,
  997. sync_arg.pulse_width,
  998. sync_arg.front_porch);
  999. break;
  1000. case FBIPUT_VSYNC:
  1001. if (copy_from_user(&sync_arg, (char *)arg,
  1002. sizeof(struct lcd_sync_arg)))
  1003. return -EFAULT;
  1004. lcd_cfg_vertical_sync(sync_arg.back_porch,
  1005. sync_arg.pulse_width,
  1006. sync_arg.front_porch);
  1007. break;
  1008. case FBIO_WAITFORVSYNC:
  1009. return fb_wait_for_vsync(info);
  1010. default:
  1011. return -EINVAL;
  1012. }
  1013. return 0;
  1014. }
  1015. static int cfb_blank(int blank, struct fb_info *info)
  1016. {
  1017. struct da8xx_fb_par *par = info->par;
  1018. int ret = 0;
  1019. if (par->blank == blank)
  1020. return 0;
  1021. par->blank = blank;
  1022. switch (blank) {
  1023. case FB_BLANK_UNBLANK:
  1024. lcd_enable_raster();
  1025. if (par->panel_power_ctrl)
  1026. par->panel_power_ctrl(1);
  1027. break;
  1028. case FB_BLANK_NORMAL:
  1029. case FB_BLANK_VSYNC_SUSPEND:
  1030. case FB_BLANK_HSYNC_SUSPEND:
  1031. case FB_BLANK_POWERDOWN:
  1032. if (par->panel_power_ctrl)
  1033. par->panel_power_ctrl(0);
  1034. lcd_disable_raster(DA8XX_FRAME_WAIT);
  1035. break;
  1036. default:
  1037. ret = -EINVAL;
  1038. }
  1039. return ret;
  1040. }
  1041. /*
  1042. * Set new x,y offsets in the virtual display for the visible area and switch
  1043. * to the new mode.
  1044. */
  1045. static int da8xx_pan_display(struct fb_var_screeninfo *var,
  1046. struct fb_info *fbi)
  1047. {
  1048. int ret = 0;
  1049. struct fb_var_screeninfo new_var;
  1050. struct da8xx_fb_par *par = fbi->par;
  1051. struct fb_fix_screeninfo *fix = &fbi->fix;
  1052. unsigned int end;
  1053. unsigned int start;
  1054. unsigned long irq_flags;
  1055. if (var->xoffset != fbi->var.xoffset ||
  1056. var->yoffset != fbi->var.yoffset) {
  1057. memcpy(&new_var, &fbi->var, sizeof(new_var));
  1058. new_var.xoffset = var->xoffset;
  1059. new_var.yoffset = var->yoffset;
  1060. if (fb_check_var(&new_var, fbi))
  1061. ret = -EINVAL;
  1062. else {
  1063. memcpy(&fbi->var, &new_var, sizeof(new_var));
  1064. start = fix->smem_start +
  1065. new_var.yoffset * fix->line_length +
  1066. new_var.xoffset * fbi->var.bits_per_pixel / 8;
  1067. end = start + fbi->var.yres * fix->line_length - 1;
  1068. par->dma_start = start;
  1069. par->dma_end = end;
  1070. spin_lock_irqsave(&par->lock_for_chan_update,
  1071. irq_flags);
  1072. if (par->which_dma_channel_done == 0) {
  1073. lcdc_write(par->dma_start,
  1074. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1075. lcdc_write(par->dma_end,
  1076. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1077. } else if (par->which_dma_channel_done == 1) {
  1078. lcdc_write(par->dma_start,
  1079. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1080. lcdc_write(par->dma_end,
  1081. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1082. }
  1083. spin_unlock_irqrestore(&par->lock_for_chan_update,
  1084. irq_flags);
  1085. }
  1086. }
  1087. return ret;
  1088. }
  1089. static int da8xxfb_set_par(struct fb_info *info)
  1090. {
  1091. struct da8xx_fb_par *par = info->par;
  1092. int ret;
  1093. bool raster = da8xx_fb_is_raster_enabled();
  1094. if (raster)
  1095. lcd_disable_raster(DA8XX_FRAME_WAIT);
  1096. fb_var_to_videomode(&par->mode, &info->var);
  1097. par->cfg.bpp = info->var.bits_per_pixel;
  1098. info->fix.visual = (par->cfg.bpp <= 8) ?
  1099. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  1100. info->fix.line_length = (par->mode.xres * par->cfg.bpp) / 8;
  1101. ret = lcd_init(par, &par->cfg, &par->mode);
  1102. if (ret < 0) {
  1103. dev_err(par->dev, "lcd init failed\n");
  1104. return ret;
  1105. }
  1106. par->dma_start = info->fix.smem_start +
  1107. info->var.yoffset * info->fix.line_length +
  1108. info->var.xoffset * info->var.bits_per_pixel / 8;
  1109. par->dma_end = par->dma_start +
  1110. info->var.yres * info->fix.line_length - 1;
  1111. lcdc_write(par->dma_start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1112. lcdc_write(par->dma_end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1113. lcdc_write(par->dma_start, LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1114. lcdc_write(par->dma_end, LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1115. if (raster)
  1116. lcd_enable_raster();
  1117. return 0;
  1118. }
  1119. static struct fb_ops da8xx_fb_ops = {
  1120. .owner = THIS_MODULE,
  1121. .fb_check_var = fb_check_var,
  1122. .fb_set_par = da8xxfb_set_par,
  1123. .fb_setcolreg = fb_setcolreg,
  1124. .fb_pan_display = da8xx_pan_display,
  1125. .fb_ioctl = fb_ioctl,
  1126. .fb_fillrect = cfb_fillrect,
  1127. .fb_copyarea = cfb_copyarea,
  1128. .fb_imageblit = cfb_imageblit,
  1129. .fb_blank = cfb_blank,
  1130. };
  1131. static struct fb_videomode *da8xx_fb_get_videomode(struct platform_device *dev)
  1132. {
  1133. struct da8xx_lcdc_platform_data *fb_pdata = dev_get_platdata(&dev->dev);
  1134. struct fb_videomode *lcdc_info;
  1135. int i;
  1136. for (i = 0, lcdc_info = known_lcd_panels;
  1137. i < ARRAY_SIZE(known_lcd_panels); i++, lcdc_info++) {
  1138. if (strcmp(fb_pdata->type, lcdc_info->name) == 0)
  1139. break;
  1140. }
  1141. if (i == ARRAY_SIZE(known_lcd_panels)) {
  1142. dev_err(&dev->dev, "no panel found\n");
  1143. return NULL;
  1144. }
  1145. dev_info(&dev->dev, "found %s panel\n", lcdc_info->name);
  1146. return lcdc_info;
  1147. }
  1148. static int fb_probe(struct platform_device *device)
  1149. {
  1150. struct da8xx_lcdc_platform_data *fb_pdata =
  1151. dev_get_platdata(&device->dev);
  1152. static struct resource *lcdc_regs;
  1153. struct lcd_ctrl_config *lcd_cfg;
  1154. struct fb_videomode *lcdc_info;
  1155. struct fb_info *da8xx_fb_info;
  1156. struct da8xx_fb_par *par;
  1157. struct clk *tmp_lcdc_clk;
  1158. int ret;
  1159. unsigned long ulcm;
  1160. if (fb_pdata == NULL) {
  1161. dev_err(&device->dev, "Can not get platform data\n");
  1162. return -ENOENT;
  1163. }
  1164. lcdc_info = da8xx_fb_get_videomode(device);
  1165. if (lcdc_info == NULL)
  1166. return -ENODEV;
  1167. lcdc_regs = platform_get_resource(device, IORESOURCE_MEM, 0);
  1168. da8xx_fb_reg_base = devm_ioremap_resource(&device->dev, lcdc_regs);
  1169. if (IS_ERR(da8xx_fb_reg_base))
  1170. return PTR_ERR(da8xx_fb_reg_base);
  1171. tmp_lcdc_clk = devm_clk_get(&device->dev, "fck");
  1172. if (IS_ERR(tmp_lcdc_clk)) {
  1173. dev_err(&device->dev, "Can not get device clock\n");
  1174. return PTR_ERR(tmp_lcdc_clk);
  1175. }
  1176. pm_runtime_enable(&device->dev);
  1177. pm_runtime_get_sync(&device->dev);
  1178. /* Determine LCD IP Version */
  1179. switch (lcdc_read(LCD_PID_REG)) {
  1180. case 0x4C100102:
  1181. lcd_revision = LCD_VERSION_1;
  1182. break;
  1183. case 0x4F200800:
  1184. case 0x4F201000:
  1185. lcd_revision = LCD_VERSION_2;
  1186. break;
  1187. default:
  1188. dev_warn(&device->dev, "Unknown PID Reg value 0x%x, "
  1189. "defaulting to LCD revision 1\n",
  1190. lcdc_read(LCD_PID_REG));
  1191. lcd_revision = LCD_VERSION_1;
  1192. break;
  1193. }
  1194. lcd_cfg = (struct lcd_ctrl_config *)fb_pdata->controller_data;
  1195. if (!lcd_cfg) {
  1196. ret = -EINVAL;
  1197. goto err_pm_runtime_disable;
  1198. }
  1199. da8xx_fb_info = framebuffer_alloc(sizeof(struct da8xx_fb_par),
  1200. &device->dev);
  1201. if (!da8xx_fb_info) {
  1202. dev_dbg(&device->dev, "Memory allocation failed for fb_info\n");
  1203. ret = -ENOMEM;
  1204. goto err_pm_runtime_disable;
  1205. }
  1206. par = da8xx_fb_info->par;
  1207. par->dev = &device->dev;
  1208. par->lcdc_clk = tmp_lcdc_clk;
  1209. par->lcdc_clk_rate = clk_get_rate(par->lcdc_clk);
  1210. if (fb_pdata->panel_power_ctrl) {
  1211. par->panel_power_ctrl = fb_pdata->panel_power_ctrl;
  1212. par->panel_power_ctrl(1);
  1213. }
  1214. fb_videomode_to_var(&da8xx_fb_var, lcdc_info);
  1215. par->cfg = *lcd_cfg;
  1216. da8xx_fb_lcd_reset();
  1217. /* allocate frame buffer */
  1218. par->vram_size = lcdc_info->xres * lcdc_info->yres * lcd_cfg->bpp;
  1219. ulcm = lcm((lcdc_info->xres * lcd_cfg->bpp)/8, PAGE_SIZE);
  1220. par->vram_size = roundup(par->vram_size/8, ulcm);
  1221. par->vram_size = par->vram_size * LCD_NUM_BUFFERS;
  1222. par->vram_virt = dma_alloc_coherent(NULL,
  1223. par->vram_size,
  1224. &par->vram_phys,
  1225. GFP_KERNEL | GFP_DMA);
  1226. if (!par->vram_virt) {
  1227. dev_err(&device->dev,
  1228. "GLCD: kmalloc for frame buffer failed\n");
  1229. ret = -EINVAL;
  1230. goto err_release_fb;
  1231. }
  1232. da8xx_fb_info->screen_base = (char __iomem *) par->vram_virt;
  1233. da8xx_fb_fix.smem_start = par->vram_phys;
  1234. da8xx_fb_fix.smem_len = par->vram_size;
  1235. da8xx_fb_fix.line_length = (lcdc_info->xres * lcd_cfg->bpp) / 8;
  1236. par->dma_start = par->vram_phys;
  1237. par->dma_end = par->dma_start + lcdc_info->yres *
  1238. da8xx_fb_fix.line_length - 1;
  1239. /* allocate palette buffer */
  1240. par->v_palette_base = dma_zalloc_coherent(NULL, PALETTE_SIZE,
  1241. &par->p_palette_base,
  1242. GFP_KERNEL | GFP_DMA);
  1243. if (!par->v_palette_base) {
  1244. dev_err(&device->dev,
  1245. "GLCD: kmalloc for palette buffer failed\n");
  1246. ret = -EINVAL;
  1247. goto err_release_fb_mem;
  1248. }
  1249. par->irq = platform_get_irq(device, 0);
  1250. if (par->irq < 0) {
  1251. ret = -ENOENT;
  1252. goto err_release_pl_mem;
  1253. }
  1254. da8xx_fb_var.grayscale =
  1255. lcd_cfg->panel_shade == MONOCHROME ? 1 : 0;
  1256. da8xx_fb_var.bits_per_pixel = lcd_cfg->bpp;
  1257. /* Initialize fbinfo */
  1258. da8xx_fb_info->flags = FBINFO_FLAG_DEFAULT;
  1259. da8xx_fb_info->fix = da8xx_fb_fix;
  1260. da8xx_fb_info->var = da8xx_fb_var;
  1261. da8xx_fb_info->fbops = &da8xx_fb_ops;
  1262. da8xx_fb_info->pseudo_palette = par->pseudo_palette;
  1263. da8xx_fb_info->fix.visual = (da8xx_fb_info->var.bits_per_pixel <= 8) ?
  1264. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  1265. ret = fb_alloc_cmap(&da8xx_fb_info->cmap, PALETTE_SIZE, 0);
  1266. if (ret)
  1267. goto err_release_pl_mem;
  1268. da8xx_fb_info->cmap.len = par->palette_sz;
  1269. /* initialize var_screeninfo */
  1270. da8xx_fb_var.activate = FB_ACTIVATE_FORCE;
  1271. fb_set_var(da8xx_fb_info, &da8xx_fb_var);
  1272. dev_set_drvdata(&device->dev, da8xx_fb_info);
  1273. /* initialize the vsync wait queue */
  1274. init_waitqueue_head(&par->vsync_wait);
  1275. par->vsync_timeout = HZ / 5;
  1276. par->which_dma_channel_done = -1;
  1277. spin_lock_init(&par->lock_for_chan_update);
  1278. /* Register the Frame Buffer */
  1279. if (register_framebuffer(da8xx_fb_info) < 0) {
  1280. dev_err(&device->dev,
  1281. "GLCD: Frame Buffer Registration Failed!\n");
  1282. ret = -EINVAL;
  1283. goto err_dealloc_cmap;
  1284. }
  1285. #ifdef CONFIG_CPU_FREQ
  1286. ret = lcd_da8xx_cpufreq_register(par);
  1287. if (ret) {
  1288. dev_err(&device->dev, "failed to register cpufreq\n");
  1289. goto err_cpu_freq;
  1290. }
  1291. #endif
  1292. if (lcd_revision == LCD_VERSION_1)
  1293. lcdc_irq_handler = lcdc_irq_handler_rev01;
  1294. else {
  1295. init_waitqueue_head(&frame_done_wq);
  1296. lcdc_irq_handler = lcdc_irq_handler_rev02;
  1297. }
  1298. ret = devm_request_irq(&device->dev, par->irq, lcdc_irq_handler, 0,
  1299. DRIVER_NAME, par);
  1300. if (ret)
  1301. goto irq_freq;
  1302. return 0;
  1303. irq_freq:
  1304. #ifdef CONFIG_CPU_FREQ
  1305. lcd_da8xx_cpufreq_deregister(par);
  1306. err_cpu_freq:
  1307. #endif
  1308. unregister_framebuffer(da8xx_fb_info);
  1309. err_dealloc_cmap:
  1310. fb_dealloc_cmap(&da8xx_fb_info->cmap);
  1311. err_release_pl_mem:
  1312. dma_free_coherent(NULL, PALETTE_SIZE, par->v_palette_base,
  1313. par->p_palette_base);
  1314. err_release_fb_mem:
  1315. dma_free_coherent(NULL, par->vram_size, par->vram_virt, par->vram_phys);
  1316. err_release_fb:
  1317. framebuffer_release(da8xx_fb_info);
  1318. err_pm_runtime_disable:
  1319. pm_runtime_put_sync(&device->dev);
  1320. pm_runtime_disable(&device->dev);
  1321. return ret;
  1322. }
  1323. #ifdef CONFIG_PM_SLEEP
  1324. static struct lcdc_context {
  1325. u32 clk_enable;
  1326. u32 ctrl;
  1327. u32 dma_ctrl;
  1328. u32 raster_timing_0;
  1329. u32 raster_timing_1;
  1330. u32 raster_timing_2;
  1331. u32 int_enable_set;
  1332. u32 dma_frm_buf_base_addr_0;
  1333. u32 dma_frm_buf_ceiling_addr_0;
  1334. u32 dma_frm_buf_base_addr_1;
  1335. u32 dma_frm_buf_ceiling_addr_1;
  1336. u32 raster_ctrl;
  1337. } reg_context;
  1338. static void lcd_context_save(void)
  1339. {
  1340. if (lcd_revision == LCD_VERSION_2) {
  1341. reg_context.clk_enable = lcdc_read(LCD_CLK_ENABLE_REG);
  1342. reg_context.int_enable_set = lcdc_read(LCD_INT_ENABLE_SET_REG);
  1343. }
  1344. reg_context.ctrl = lcdc_read(LCD_CTRL_REG);
  1345. reg_context.dma_ctrl = lcdc_read(LCD_DMA_CTRL_REG);
  1346. reg_context.raster_timing_0 = lcdc_read(LCD_RASTER_TIMING_0_REG);
  1347. reg_context.raster_timing_1 = lcdc_read(LCD_RASTER_TIMING_1_REG);
  1348. reg_context.raster_timing_2 = lcdc_read(LCD_RASTER_TIMING_2_REG);
  1349. reg_context.dma_frm_buf_base_addr_0 =
  1350. lcdc_read(LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1351. reg_context.dma_frm_buf_ceiling_addr_0 =
  1352. lcdc_read(LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1353. reg_context.dma_frm_buf_base_addr_1 =
  1354. lcdc_read(LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1355. reg_context.dma_frm_buf_ceiling_addr_1 =
  1356. lcdc_read(LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1357. reg_context.raster_ctrl = lcdc_read(LCD_RASTER_CTRL_REG);
  1358. return;
  1359. }
  1360. static void lcd_context_restore(void)
  1361. {
  1362. if (lcd_revision == LCD_VERSION_2) {
  1363. lcdc_write(reg_context.clk_enable, LCD_CLK_ENABLE_REG);
  1364. lcdc_write(reg_context.int_enable_set, LCD_INT_ENABLE_SET_REG);
  1365. }
  1366. lcdc_write(reg_context.ctrl, LCD_CTRL_REG);
  1367. lcdc_write(reg_context.dma_ctrl, LCD_DMA_CTRL_REG);
  1368. lcdc_write(reg_context.raster_timing_0, LCD_RASTER_TIMING_0_REG);
  1369. lcdc_write(reg_context.raster_timing_1, LCD_RASTER_TIMING_1_REG);
  1370. lcdc_write(reg_context.raster_timing_2, LCD_RASTER_TIMING_2_REG);
  1371. lcdc_write(reg_context.dma_frm_buf_base_addr_0,
  1372. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1373. lcdc_write(reg_context.dma_frm_buf_ceiling_addr_0,
  1374. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1375. lcdc_write(reg_context.dma_frm_buf_base_addr_1,
  1376. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1377. lcdc_write(reg_context.dma_frm_buf_ceiling_addr_1,
  1378. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1379. lcdc_write(reg_context.raster_ctrl, LCD_RASTER_CTRL_REG);
  1380. return;
  1381. }
  1382. static int fb_suspend(struct device *dev)
  1383. {
  1384. struct fb_info *info = dev_get_drvdata(dev);
  1385. struct da8xx_fb_par *par = info->par;
  1386. console_lock();
  1387. if (par->panel_power_ctrl)
  1388. par->panel_power_ctrl(0);
  1389. fb_set_suspend(info, 1);
  1390. lcd_disable_raster(DA8XX_FRAME_WAIT);
  1391. lcd_context_save();
  1392. pm_runtime_put_sync(dev);
  1393. console_unlock();
  1394. return 0;
  1395. }
  1396. static int fb_resume(struct device *dev)
  1397. {
  1398. struct fb_info *info = dev_get_drvdata(dev);
  1399. struct da8xx_fb_par *par = info->par;
  1400. console_lock();
  1401. pm_runtime_get_sync(dev);
  1402. lcd_context_restore();
  1403. if (par->blank == FB_BLANK_UNBLANK) {
  1404. lcd_enable_raster();
  1405. if (par->panel_power_ctrl)
  1406. par->panel_power_ctrl(1);
  1407. }
  1408. fb_set_suspend(info, 0);
  1409. console_unlock();
  1410. return 0;
  1411. }
  1412. #endif
  1413. static SIMPLE_DEV_PM_OPS(fb_pm_ops, fb_suspend, fb_resume);
  1414. static struct platform_driver da8xx_fb_driver = {
  1415. .probe = fb_probe,
  1416. .remove = fb_remove,
  1417. .driver = {
  1418. .name = DRIVER_NAME,
  1419. .pm = &fb_pm_ops,
  1420. },
  1421. };
  1422. module_platform_driver(da8xx_fb_driver);
  1423. MODULE_DESCRIPTION("Framebuffer driver for TI da8xx/omap-l1xx");
  1424. MODULE_AUTHOR("Texas Instruments");
  1425. MODULE_LICENSE("GPL");