phy-ti-pipe3.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802
  1. /*
  2. * phy-ti-pipe3 - PIPE3 PHY driver.
  3. *
  4. * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. *
  10. * Author: Kishon Vijay Abraham I <kishon@ti.com>
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. */
  18. #include <linux/module.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/slab.h>
  21. #include <linux/phy/phy.h>
  22. #include <linux/of.h>
  23. #include <linux/clk.h>
  24. #include <linux/err.h>
  25. #include <linux/io.h>
  26. #include <linux/pm_runtime.h>
  27. #include <linux/delay.h>
  28. #include <linux/phy/omap_control_phy.h>
  29. #include <linux/of_platform.h>
  30. #include <linux/mfd/syscon.h>
  31. #include <linux/regmap.h>
  32. #define PLL_STATUS 0x00000004
  33. #define PLL_GO 0x00000008
  34. #define PLL_CONFIGURATION1 0x0000000C
  35. #define PLL_CONFIGURATION2 0x00000010
  36. #define PLL_CONFIGURATION3 0x00000014
  37. #define PLL_CONFIGURATION4 0x00000020
  38. #define PLL_REGM_MASK 0x001FFE00
  39. #define PLL_REGM_SHIFT 0x9
  40. #define PLL_REGM_F_MASK 0x0003FFFF
  41. #define PLL_REGM_F_SHIFT 0x0
  42. #define PLL_REGN_MASK 0x000001FE
  43. #define PLL_REGN_SHIFT 0x1
  44. #define PLL_SELFREQDCO_MASK 0x0000000E
  45. #define PLL_SELFREQDCO_SHIFT 0x1
  46. #define PLL_SD_MASK 0x0003FC00
  47. #define PLL_SD_SHIFT 10
  48. #define SET_PLL_GO 0x1
  49. #define PLL_LDOPWDN BIT(15)
  50. #define PLL_TICOPWDN BIT(16)
  51. #define PLL_LOCK 0x2
  52. #define PLL_IDLE 0x1
  53. #define SATA_PLL_SOFT_RESET BIT(18)
  54. #define PIPE3_PHY_PWRCTL_CLK_CMD_MASK 0x003FC000
  55. #define PIPE3_PHY_PWRCTL_CLK_CMD_SHIFT 14
  56. #define PIPE3_PHY_PWRCTL_CLK_FREQ_MASK 0xFFC00000
  57. #define PIPE3_PHY_PWRCTL_CLK_FREQ_SHIFT 22
  58. #define PIPE3_PHY_TX_RX_POWERON 0x3
  59. #define PIPE3_PHY_TX_RX_POWEROFF 0x0
  60. #define PCIE_PCS_MASK 0xFF0000
  61. #define PCIE_PCS_DELAY_COUNT_SHIFT 0x10
  62. #define PCIEPHYRX_ANA_PROGRAMMABILITY 0x0000000C
  63. #define INTERFACE_MASK GENMASK(31, 27)
  64. #define INTERFACE_SHIFT 27
  65. #define LOSD_MASK GENMASK(17, 14)
  66. #define LOSD_SHIFT 14
  67. #define MEM_PLLDIV GENMASK(6, 5)
  68. #define PCIEPHYRX_TRIM 0x0000001C
  69. #define MEM_DLL_TRIM_SEL GENMASK(31, 30)
  70. #define MEM_DLL_TRIM_SHIFT 30
  71. #define PCIEPHYRX_DLL 0x00000024
  72. #define MEM_DLL_PHINT_RATE GENMASK(31, 30)
  73. #define PCIEPHYRX_DIGITAL_MODES 0x00000028
  74. #define MEM_CDR_FASTLOCK BIT(23)
  75. #define MEM_CDR_LBW GENMASK(22, 21)
  76. #define MEM_CDR_STEPCNT GENMASK(20, 19)
  77. #define MEM_CDR_STL_MASK GENMASK(18, 16)
  78. #define MEM_CDR_STL_SHIFT 16
  79. #define MEM_CDR_THR_MASK GENMASK(15, 13)
  80. #define MEM_CDR_THR_SHIFT 13
  81. #define MEM_CDR_THR_MODE BIT(12)
  82. #define MEM_CDR_CDR_2NDO_SDM_MODE BIT(11)
  83. #define MEM_OVRD_HS_RATE BIT(26)
  84. #define PCIEPHYRX_EQUALIZER 0x00000038
  85. #define MEM_EQLEV GENMASK(31, 16)
  86. #define MEM_EQFTC GENMASK(15, 11)
  87. #define MEM_EQCTL GENMASK(10, 7)
  88. #define MEM_EQCTL_SHIFT 7
  89. #define MEM_OVRD_EQLEV BIT(2)
  90. #define MEM_OVRD_EQFTC BIT(1)
  91. /*
  92. * This is an Empirical value that works, need to confirm the actual
  93. * value required for the PIPE3PHY_PLL_CONFIGURATION2.PLL_IDLE status
  94. * to be correctly reflected in the PIPE3PHY_PLL_STATUS register.
  95. */
  96. #define PLL_IDLE_TIME 100 /* in milliseconds */
  97. #define PLL_LOCK_TIME 100 /* in milliseconds */
  98. struct pipe3_dpll_params {
  99. u16 m;
  100. u8 n;
  101. u8 freq:3;
  102. u8 sd;
  103. u32 mf;
  104. };
  105. struct pipe3_dpll_map {
  106. unsigned long rate;
  107. struct pipe3_dpll_params params;
  108. };
  109. struct ti_pipe3 {
  110. void __iomem *pll_ctrl_base;
  111. void __iomem *phy_rx;
  112. void __iomem *phy_tx;
  113. struct device *dev;
  114. struct device *control_dev;
  115. struct clk *wkupclk;
  116. struct clk *sys_clk;
  117. struct clk *refclk;
  118. struct clk *div_clk;
  119. struct pipe3_dpll_map *dpll_map;
  120. struct regmap *phy_power_syscon; /* ctrl. reg. acces */
  121. struct regmap *pcs_syscon; /* ctrl. reg. acces */
  122. struct regmap *dpll_reset_syscon; /* ctrl. reg. acces */
  123. unsigned int dpll_reset_reg; /* reg. index within syscon */
  124. unsigned int power_reg; /* power reg. index within syscon */
  125. unsigned int pcie_pcs_reg; /* pcs reg. index in syscon */
  126. bool sata_refclk_enabled;
  127. };
  128. static struct pipe3_dpll_map dpll_map_usb[] = {
  129. {12000000, {1250, 5, 4, 20, 0} }, /* 12 MHz */
  130. {16800000, {3125, 20, 4, 20, 0} }, /* 16.8 MHz */
  131. {19200000, {1172, 8, 4, 20, 65537} }, /* 19.2 MHz */
  132. {20000000, {1000, 7, 4, 10, 0} }, /* 20 MHz */
  133. {26000000, {1250, 12, 4, 20, 0} }, /* 26 MHz */
  134. {38400000, {3125, 47, 4, 20, 92843} }, /* 38.4 MHz */
  135. { }, /* Terminator */
  136. };
  137. static struct pipe3_dpll_map dpll_map_sata[] = {
  138. {12000000, {625, 4, 4, 6, 0} }, /* 12 MHz */
  139. {16800000, {625, 6, 4, 7, 0} }, /* 16.8 MHz */
  140. {19200000, {625, 7, 4, 6, 0} }, /* 19.2 MHz */
  141. {20000000, {750, 9, 4, 6, 0} }, /* 20 MHz */
  142. {26000000, {750, 12, 4, 6, 0} }, /* 26 MHz */
  143. {38400000, {625, 15, 4, 6, 0} }, /* 38.4 MHz */
  144. { }, /* Terminator */
  145. };
  146. static inline u32 ti_pipe3_readl(void __iomem *addr, unsigned offset)
  147. {
  148. return __raw_readl(addr + offset);
  149. }
  150. static inline void ti_pipe3_writel(void __iomem *addr, unsigned offset,
  151. u32 data)
  152. {
  153. __raw_writel(data, addr + offset);
  154. }
  155. static struct pipe3_dpll_params *ti_pipe3_get_dpll_params(struct ti_pipe3 *phy)
  156. {
  157. unsigned long rate;
  158. struct pipe3_dpll_map *dpll_map = phy->dpll_map;
  159. rate = clk_get_rate(phy->sys_clk);
  160. for (; dpll_map->rate; dpll_map++) {
  161. if (rate == dpll_map->rate)
  162. return &dpll_map->params;
  163. }
  164. dev_err(phy->dev, "No DPLL configuration for %lu Hz SYS CLK\n", rate);
  165. return NULL;
  166. }
  167. static int ti_pipe3_enable_clocks(struct ti_pipe3 *phy);
  168. static void ti_pipe3_disable_clocks(struct ti_pipe3 *phy);
  169. static int ti_pipe3_power_off(struct phy *x)
  170. {
  171. u32 val;
  172. int ret;
  173. struct ti_pipe3 *phy = phy_get_drvdata(x);
  174. if (!phy->phy_power_syscon) {
  175. omap_control_phy_power(phy->control_dev, 0);
  176. return 0;
  177. }
  178. val = PIPE3_PHY_TX_RX_POWEROFF << PIPE3_PHY_PWRCTL_CLK_CMD_SHIFT;
  179. ret = regmap_update_bits(phy->phy_power_syscon, phy->power_reg,
  180. PIPE3_PHY_PWRCTL_CLK_CMD_MASK, val);
  181. return ret;
  182. }
  183. static int ti_pipe3_power_on(struct phy *x)
  184. {
  185. u32 val;
  186. u32 mask;
  187. int ret;
  188. unsigned long rate;
  189. struct ti_pipe3 *phy = phy_get_drvdata(x);
  190. if (!phy->phy_power_syscon) {
  191. omap_control_phy_power(phy->control_dev, 1);
  192. return 0;
  193. }
  194. rate = clk_get_rate(phy->sys_clk);
  195. if (!rate) {
  196. dev_err(phy->dev, "Invalid clock rate\n");
  197. return -EINVAL;
  198. }
  199. rate = rate / 1000000;
  200. mask = OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_CMD_MASK |
  201. OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_FREQ_MASK;
  202. val = PIPE3_PHY_TX_RX_POWERON << PIPE3_PHY_PWRCTL_CLK_CMD_SHIFT;
  203. val |= rate << OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_FREQ_SHIFT;
  204. ret = regmap_update_bits(phy->phy_power_syscon, phy->power_reg,
  205. mask, val);
  206. return ret;
  207. }
  208. static int ti_pipe3_dpll_wait_lock(struct ti_pipe3 *phy)
  209. {
  210. u32 val;
  211. unsigned long timeout;
  212. timeout = jiffies + msecs_to_jiffies(PLL_LOCK_TIME);
  213. do {
  214. cpu_relax();
  215. val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_STATUS);
  216. if (val & PLL_LOCK)
  217. return 0;
  218. } while (!time_after(jiffies, timeout));
  219. dev_err(phy->dev, "DPLL failed to lock\n");
  220. return -EBUSY;
  221. }
  222. static int ti_pipe3_dpll_program(struct ti_pipe3 *phy)
  223. {
  224. u32 val;
  225. struct pipe3_dpll_params *dpll_params;
  226. dpll_params = ti_pipe3_get_dpll_params(phy);
  227. if (!dpll_params)
  228. return -EINVAL;
  229. val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION1);
  230. val &= ~PLL_REGN_MASK;
  231. val |= dpll_params->n << PLL_REGN_SHIFT;
  232. ti_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION1, val);
  233. val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION2);
  234. val &= ~PLL_SELFREQDCO_MASK;
  235. val |= dpll_params->freq << PLL_SELFREQDCO_SHIFT;
  236. ti_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION2, val);
  237. val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION1);
  238. val &= ~PLL_REGM_MASK;
  239. val |= dpll_params->m << PLL_REGM_SHIFT;
  240. ti_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION1, val);
  241. val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION4);
  242. val &= ~PLL_REGM_F_MASK;
  243. val |= dpll_params->mf << PLL_REGM_F_SHIFT;
  244. ti_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION4, val);
  245. val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION3);
  246. val &= ~PLL_SD_MASK;
  247. val |= dpll_params->sd << PLL_SD_SHIFT;
  248. ti_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION3, val);
  249. ti_pipe3_writel(phy->pll_ctrl_base, PLL_GO, SET_PLL_GO);
  250. return ti_pipe3_dpll_wait_lock(phy);
  251. }
  252. static void ti_pipe3_calibrate(struct ti_pipe3 *phy)
  253. {
  254. u32 val;
  255. val = ti_pipe3_readl(phy->phy_rx, PCIEPHYRX_ANA_PROGRAMMABILITY);
  256. val &= ~(INTERFACE_MASK | LOSD_MASK | MEM_PLLDIV);
  257. val = (0x1 << INTERFACE_SHIFT | 0xA << LOSD_SHIFT);
  258. ti_pipe3_writel(phy->phy_rx, PCIEPHYRX_ANA_PROGRAMMABILITY, val);
  259. val = ti_pipe3_readl(phy->phy_rx, PCIEPHYRX_DIGITAL_MODES);
  260. val &= ~(MEM_CDR_STEPCNT | MEM_CDR_STL_MASK | MEM_CDR_THR_MASK |
  261. MEM_CDR_CDR_2NDO_SDM_MODE | MEM_OVRD_HS_RATE);
  262. val |= (MEM_CDR_FASTLOCK | MEM_CDR_LBW | 0x3 << MEM_CDR_STL_SHIFT |
  263. 0x1 << MEM_CDR_THR_SHIFT | MEM_CDR_THR_MODE);
  264. ti_pipe3_writel(phy->phy_rx, PCIEPHYRX_DIGITAL_MODES, val);
  265. val = ti_pipe3_readl(phy->phy_rx, PCIEPHYRX_TRIM);
  266. val &= ~MEM_DLL_TRIM_SEL;
  267. val |= 0x2 << MEM_DLL_TRIM_SHIFT;
  268. ti_pipe3_writel(phy->phy_rx, PCIEPHYRX_TRIM, val);
  269. val = ti_pipe3_readl(phy->phy_rx, PCIEPHYRX_DLL);
  270. val |= MEM_DLL_PHINT_RATE;
  271. ti_pipe3_writel(phy->phy_rx, PCIEPHYRX_DLL, val);
  272. val = ti_pipe3_readl(phy->phy_rx, PCIEPHYRX_EQUALIZER);
  273. val &= ~(MEM_EQLEV | MEM_EQCTL | MEM_OVRD_EQLEV | MEM_OVRD_EQFTC);
  274. val |= MEM_EQFTC | 0x1 << MEM_EQCTL_SHIFT;
  275. ti_pipe3_writel(phy->phy_rx, PCIEPHYRX_EQUALIZER, val);
  276. }
  277. static int ti_pipe3_init(struct phy *x)
  278. {
  279. struct ti_pipe3 *phy = phy_get_drvdata(x);
  280. u32 val;
  281. int ret = 0;
  282. ti_pipe3_enable_clocks(phy);
  283. /*
  284. * Set pcie_pcs register to 0x96 for proper functioning of phy
  285. * as recommended in AM572x TRM SPRUHZ6, section 18.5.2.2, table
  286. * 18-1804.
  287. */
  288. if (of_device_is_compatible(phy->dev->of_node, "ti,phy-pipe3-pcie")) {
  289. if (!phy->pcs_syscon) {
  290. omap_control_pcie_pcs(phy->control_dev, 0x96);
  291. return 0;
  292. }
  293. val = 0x96 << OMAP_CTRL_PCIE_PCS_DELAY_COUNT_SHIFT;
  294. ret = regmap_update_bits(phy->pcs_syscon, phy->pcie_pcs_reg,
  295. PCIE_PCS_MASK, val);
  296. if (ret)
  297. return ret;
  298. ti_pipe3_calibrate(phy);
  299. return 0;
  300. }
  301. /* Bring it out of IDLE if it is IDLE */
  302. val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION2);
  303. if (val & PLL_IDLE) {
  304. val &= ~PLL_IDLE;
  305. ti_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION2, val);
  306. ret = ti_pipe3_dpll_wait_lock(phy);
  307. }
  308. /* SATA has issues if re-programmed when locked */
  309. val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_STATUS);
  310. if ((val & PLL_LOCK) && of_device_is_compatible(phy->dev->of_node,
  311. "ti,phy-pipe3-sata"))
  312. return ret;
  313. /* Program the DPLL */
  314. ret = ti_pipe3_dpll_program(phy);
  315. if (ret) {
  316. ti_pipe3_disable_clocks(phy);
  317. return -EINVAL;
  318. }
  319. return ret;
  320. }
  321. static int ti_pipe3_exit(struct phy *x)
  322. {
  323. struct ti_pipe3 *phy = phy_get_drvdata(x);
  324. u32 val;
  325. unsigned long timeout;
  326. /* If dpll_reset_syscon is not present we wont power down SATA DPLL
  327. * due to Errata i783
  328. */
  329. if (of_device_is_compatible(phy->dev->of_node, "ti,phy-pipe3-sata") &&
  330. !phy->dpll_reset_syscon)
  331. return 0;
  332. /* PCIe doesn't have internal DPLL */
  333. if (!of_device_is_compatible(phy->dev->of_node, "ti,phy-pipe3-pcie")) {
  334. /* Put DPLL in IDLE mode */
  335. val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION2);
  336. val |= PLL_IDLE;
  337. ti_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION2, val);
  338. /* wait for LDO and Oscillator to power down */
  339. timeout = jiffies + msecs_to_jiffies(PLL_IDLE_TIME);
  340. do {
  341. cpu_relax();
  342. val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_STATUS);
  343. if ((val & PLL_TICOPWDN) && (val & PLL_LDOPWDN))
  344. break;
  345. } while (!time_after(jiffies, timeout));
  346. if (!(val & PLL_TICOPWDN) || !(val & PLL_LDOPWDN)) {
  347. dev_err(phy->dev, "Failed to power down: PLL_STATUS 0x%x\n",
  348. val);
  349. return -EBUSY;
  350. }
  351. }
  352. /* i783: SATA needs control bit toggle after PLL unlock */
  353. if (of_device_is_compatible(phy->dev->of_node, "ti,phy-pipe3-sata")) {
  354. regmap_update_bits(phy->dpll_reset_syscon, phy->dpll_reset_reg,
  355. SATA_PLL_SOFT_RESET, SATA_PLL_SOFT_RESET);
  356. regmap_update_bits(phy->dpll_reset_syscon, phy->dpll_reset_reg,
  357. SATA_PLL_SOFT_RESET, 0);
  358. }
  359. ti_pipe3_disable_clocks(phy);
  360. return 0;
  361. }
  362. static const struct phy_ops ops = {
  363. .init = ti_pipe3_init,
  364. .exit = ti_pipe3_exit,
  365. .power_on = ti_pipe3_power_on,
  366. .power_off = ti_pipe3_power_off,
  367. .owner = THIS_MODULE,
  368. };
  369. static const struct of_device_id ti_pipe3_id_table[];
  370. static int ti_pipe3_get_clk(struct ti_pipe3 *phy)
  371. {
  372. struct clk *clk;
  373. struct device *dev = phy->dev;
  374. struct device_node *node = dev->of_node;
  375. phy->refclk = devm_clk_get(dev, "refclk");
  376. if (IS_ERR(phy->refclk)) {
  377. dev_err(dev, "unable to get refclk\n");
  378. /* older DTBs have missing refclk in SATA PHY
  379. * so don't bail out in case of SATA PHY.
  380. */
  381. if (!of_device_is_compatible(node, "ti,phy-pipe3-sata"))
  382. return PTR_ERR(phy->refclk);
  383. }
  384. if (!of_device_is_compatible(node, "ti,phy-pipe3-sata")) {
  385. phy->wkupclk = devm_clk_get(dev, "wkupclk");
  386. if (IS_ERR(phy->wkupclk)) {
  387. dev_err(dev, "unable to get wkupclk\n");
  388. return PTR_ERR(phy->wkupclk);
  389. }
  390. } else {
  391. phy->wkupclk = ERR_PTR(-ENODEV);
  392. }
  393. if (!of_device_is_compatible(node, "ti,phy-pipe3-pcie") ||
  394. phy->phy_power_syscon) {
  395. phy->sys_clk = devm_clk_get(dev, "sysclk");
  396. if (IS_ERR(phy->sys_clk)) {
  397. dev_err(dev, "unable to get sysclk\n");
  398. return -EINVAL;
  399. }
  400. }
  401. if (of_device_is_compatible(node, "ti,phy-pipe3-pcie")) {
  402. clk = devm_clk_get(dev, "dpll_ref");
  403. if (IS_ERR(clk)) {
  404. dev_err(dev, "unable to get dpll ref clk\n");
  405. return PTR_ERR(clk);
  406. }
  407. clk_set_rate(clk, 1500000000);
  408. clk = devm_clk_get(dev, "dpll_ref_m2");
  409. if (IS_ERR(clk)) {
  410. dev_err(dev, "unable to get dpll ref m2 clk\n");
  411. return PTR_ERR(clk);
  412. }
  413. clk_set_rate(clk, 100000000);
  414. clk = devm_clk_get(dev, "phy-div");
  415. if (IS_ERR(clk)) {
  416. dev_err(dev, "unable to get phy-div clk\n");
  417. return PTR_ERR(clk);
  418. }
  419. clk_set_rate(clk, 100000000);
  420. phy->div_clk = devm_clk_get(dev, "div-clk");
  421. if (IS_ERR(phy->div_clk)) {
  422. dev_err(dev, "unable to get div-clk\n");
  423. return PTR_ERR(phy->div_clk);
  424. }
  425. } else {
  426. phy->div_clk = ERR_PTR(-ENODEV);
  427. }
  428. return 0;
  429. }
  430. static int ti_pipe3_get_sysctrl(struct ti_pipe3 *phy)
  431. {
  432. struct device *dev = phy->dev;
  433. struct device_node *node = dev->of_node;
  434. struct device_node *control_node;
  435. struct platform_device *control_pdev;
  436. phy->phy_power_syscon = syscon_regmap_lookup_by_phandle(node,
  437. "syscon-phy-power");
  438. if (IS_ERR(phy->phy_power_syscon)) {
  439. dev_dbg(dev,
  440. "can't get syscon-phy-power, using control device\n");
  441. phy->phy_power_syscon = NULL;
  442. } else {
  443. if (of_property_read_u32_index(node,
  444. "syscon-phy-power", 1,
  445. &phy->power_reg)) {
  446. dev_err(dev, "couldn't get power reg. offset\n");
  447. return -EINVAL;
  448. }
  449. }
  450. if (!phy->phy_power_syscon) {
  451. control_node = of_parse_phandle(node, "ctrl-module", 0);
  452. if (!control_node) {
  453. dev_err(dev, "Failed to get control device phandle\n");
  454. return -EINVAL;
  455. }
  456. control_pdev = of_find_device_by_node(control_node);
  457. if (!control_pdev) {
  458. dev_err(dev, "Failed to get control device\n");
  459. return -EINVAL;
  460. }
  461. phy->control_dev = &control_pdev->dev;
  462. }
  463. if (of_device_is_compatible(node, "ti,phy-pipe3-pcie")) {
  464. phy->pcs_syscon = syscon_regmap_lookup_by_phandle(node,
  465. "syscon-pcs");
  466. if (IS_ERR(phy->pcs_syscon)) {
  467. dev_dbg(dev,
  468. "can't get syscon-pcs, using omap control\n");
  469. phy->pcs_syscon = NULL;
  470. } else {
  471. if (of_property_read_u32_index(node,
  472. "syscon-pcs", 1,
  473. &phy->pcie_pcs_reg)) {
  474. dev_err(dev,
  475. "couldn't get pcie pcs reg. offset\n");
  476. return -EINVAL;
  477. }
  478. }
  479. }
  480. if (of_device_is_compatible(node, "ti,phy-pipe3-sata")) {
  481. phy->dpll_reset_syscon = syscon_regmap_lookup_by_phandle(node,
  482. "syscon-pllreset");
  483. if (IS_ERR(phy->dpll_reset_syscon)) {
  484. dev_info(dev,
  485. "can't get syscon-pllreset, sata dpll won't idle\n");
  486. phy->dpll_reset_syscon = NULL;
  487. } else {
  488. if (of_property_read_u32_index(node,
  489. "syscon-pllreset", 1,
  490. &phy->dpll_reset_reg)) {
  491. dev_err(dev,
  492. "couldn't get pllreset reg. offset\n");
  493. return -EINVAL;
  494. }
  495. }
  496. }
  497. return 0;
  498. }
  499. static int ti_pipe3_get_tx_rx_base(struct ti_pipe3 *phy)
  500. {
  501. struct resource *res;
  502. struct device *dev = phy->dev;
  503. struct device_node *node = dev->of_node;
  504. struct platform_device *pdev = to_platform_device(dev);
  505. if (!of_device_is_compatible(node, "ti,phy-pipe3-pcie"))
  506. return 0;
  507. res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
  508. "phy_rx");
  509. phy->phy_rx = devm_ioremap_resource(dev, res);
  510. if (IS_ERR(phy->phy_rx))
  511. return PTR_ERR(phy->phy_rx);
  512. res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
  513. "phy_tx");
  514. phy->phy_tx = devm_ioremap_resource(dev, res);
  515. return PTR_ERR_OR_ZERO(phy->phy_tx);
  516. }
  517. static int ti_pipe3_get_pll_base(struct ti_pipe3 *phy)
  518. {
  519. struct resource *res;
  520. const struct of_device_id *match;
  521. struct device *dev = phy->dev;
  522. struct device_node *node = dev->of_node;
  523. struct platform_device *pdev = to_platform_device(dev);
  524. if (of_device_is_compatible(node, "ti,phy-pipe3-pcie"))
  525. return 0;
  526. match = of_match_device(ti_pipe3_id_table, dev);
  527. if (!match)
  528. return -EINVAL;
  529. phy->dpll_map = (struct pipe3_dpll_map *)match->data;
  530. if (!phy->dpll_map) {
  531. dev_err(dev, "no DPLL data\n");
  532. return -EINVAL;
  533. }
  534. res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
  535. "pll_ctrl");
  536. phy->pll_ctrl_base = devm_ioremap_resource(dev, res);
  537. if (IS_ERR(phy->pll_ctrl_base))
  538. return PTR_ERR(phy->pll_ctrl_base);
  539. return 0;
  540. }
  541. static int ti_pipe3_probe(struct platform_device *pdev)
  542. {
  543. struct ti_pipe3 *phy;
  544. struct phy *generic_phy;
  545. struct phy_provider *phy_provider;
  546. struct device_node *node = pdev->dev.of_node;
  547. struct device *dev = &pdev->dev;
  548. int ret;
  549. phy = devm_kzalloc(dev, sizeof(*phy), GFP_KERNEL);
  550. if (!phy)
  551. return -ENOMEM;
  552. phy->dev = dev;
  553. ret = ti_pipe3_get_pll_base(phy);
  554. if (ret)
  555. return ret;
  556. ret = ti_pipe3_get_tx_rx_base(phy);
  557. if (ret)
  558. return ret;
  559. ret = ti_pipe3_get_sysctrl(phy);
  560. if (ret)
  561. return ret;
  562. ret = ti_pipe3_get_clk(phy);
  563. if (ret)
  564. return ret;
  565. platform_set_drvdata(pdev, phy);
  566. pm_runtime_enable(dev);
  567. /*
  568. * Prevent auto-disable of refclk for SATA PHY due to Errata i783
  569. */
  570. if (of_device_is_compatible(node, "ti,phy-pipe3-sata")) {
  571. if (!IS_ERR(phy->refclk)) {
  572. clk_prepare_enable(phy->refclk);
  573. phy->sata_refclk_enabled = true;
  574. }
  575. }
  576. generic_phy = devm_phy_create(dev, NULL, &ops);
  577. if (IS_ERR(generic_phy))
  578. return PTR_ERR(generic_phy);
  579. phy_set_drvdata(generic_phy, phy);
  580. ti_pipe3_power_off(generic_phy);
  581. phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
  582. if (IS_ERR(phy_provider))
  583. return PTR_ERR(phy_provider);
  584. return 0;
  585. }
  586. static int ti_pipe3_remove(struct platform_device *pdev)
  587. {
  588. pm_runtime_disable(&pdev->dev);
  589. return 0;
  590. }
  591. static int ti_pipe3_enable_clocks(struct ti_pipe3 *phy)
  592. {
  593. int ret = 0;
  594. if (!IS_ERR(phy->refclk)) {
  595. ret = clk_prepare_enable(phy->refclk);
  596. if (ret) {
  597. dev_err(phy->dev, "Failed to enable refclk %d\n", ret);
  598. return ret;
  599. }
  600. }
  601. if (!IS_ERR(phy->wkupclk)) {
  602. ret = clk_prepare_enable(phy->wkupclk);
  603. if (ret) {
  604. dev_err(phy->dev, "Failed to enable wkupclk %d\n", ret);
  605. goto disable_refclk;
  606. }
  607. }
  608. if (!IS_ERR(phy->div_clk)) {
  609. ret = clk_prepare_enable(phy->div_clk);
  610. if (ret) {
  611. dev_err(phy->dev, "Failed to enable div_clk %d\n", ret);
  612. goto disable_wkupclk;
  613. }
  614. }
  615. return 0;
  616. disable_wkupclk:
  617. if (!IS_ERR(phy->wkupclk))
  618. clk_disable_unprepare(phy->wkupclk);
  619. disable_refclk:
  620. if (!IS_ERR(phy->refclk))
  621. clk_disable_unprepare(phy->refclk);
  622. return ret;
  623. }
  624. static void ti_pipe3_disable_clocks(struct ti_pipe3 *phy)
  625. {
  626. if (!IS_ERR(phy->wkupclk))
  627. clk_disable_unprepare(phy->wkupclk);
  628. if (!IS_ERR(phy->refclk)) {
  629. clk_disable_unprepare(phy->refclk);
  630. /*
  631. * SATA refclk needs an additional disable as we left it
  632. * on in probe to avoid Errata i783
  633. */
  634. if (phy->sata_refclk_enabled) {
  635. clk_disable_unprepare(phy->refclk);
  636. phy->sata_refclk_enabled = false;
  637. }
  638. }
  639. if (!IS_ERR(phy->div_clk))
  640. clk_disable_unprepare(phy->div_clk);
  641. }
  642. static const struct of_device_id ti_pipe3_id_table[] = {
  643. {
  644. .compatible = "ti,phy-usb3",
  645. .data = dpll_map_usb,
  646. },
  647. {
  648. .compatible = "ti,omap-usb3",
  649. .data = dpll_map_usb,
  650. },
  651. {
  652. .compatible = "ti,phy-pipe3-sata",
  653. .data = dpll_map_sata,
  654. },
  655. {
  656. .compatible = "ti,phy-pipe3-pcie",
  657. },
  658. {}
  659. };
  660. MODULE_DEVICE_TABLE(of, ti_pipe3_id_table);
  661. static struct platform_driver ti_pipe3_driver = {
  662. .probe = ti_pipe3_probe,
  663. .remove = ti_pipe3_remove,
  664. .driver = {
  665. .name = "ti-pipe3",
  666. .of_match_table = ti_pipe3_id_table,
  667. },
  668. };
  669. module_platform_driver(ti_pipe3_driver);
  670. MODULE_ALIAS("platform:ti_pipe3");
  671. MODULE_AUTHOR("Texas Instruments Inc.");
  672. MODULE_DESCRIPTION("TI PIPE3 phy driver");
  673. MODULE_LICENSE("GPL v2");