pci-rcar-gen2.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448
  1. /*
  2. * pci-rcar-gen2: internal PCI bus support
  3. *
  4. * Copyright (C) 2013 Renesas Solutions Corp.
  5. * Copyright (C) 2013 Cogent Embedded, Inc.
  6. *
  7. * Author: Valentine Barshak <valentine.barshak@cogentembedded.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/delay.h>
  14. #include <linux/init.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/io.h>
  17. #include <linux/kernel.h>
  18. #include <linux/of_address.h>
  19. #include <linux/of_pci.h>
  20. #include <linux/pci.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/sizes.h>
  24. #include <linux/slab.h>
  25. /* AHB-PCI Bridge PCI communication registers */
  26. #define RCAR_AHBPCI_PCICOM_OFFSET 0x800
  27. #define RCAR_PCIAHB_WIN1_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x00)
  28. #define RCAR_PCIAHB_WIN2_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x04)
  29. #define RCAR_PCIAHB_PREFETCH0 0x0
  30. #define RCAR_PCIAHB_PREFETCH4 0x1
  31. #define RCAR_PCIAHB_PREFETCH8 0x2
  32. #define RCAR_PCIAHB_PREFETCH16 0x3
  33. #define RCAR_AHBPCI_WIN1_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x10)
  34. #define RCAR_AHBPCI_WIN2_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x14)
  35. #define RCAR_AHBPCI_WIN_CTR_MEM (3 << 1)
  36. #define RCAR_AHBPCI_WIN_CTR_CFG (5 << 1)
  37. #define RCAR_AHBPCI_WIN1_HOST (1 << 30)
  38. #define RCAR_AHBPCI_WIN1_DEVICE (1 << 31)
  39. #define RCAR_PCI_INT_ENABLE_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x20)
  40. #define RCAR_PCI_INT_STATUS_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x24)
  41. #define RCAR_PCI_INT_SIGTABORT (1 << 0)
  42. #define RCAR_PCI_INT_SIGRETABORT (1 << 1)
  43. #define RCAR_PCI_INT_REMABORT (1 << 2)
  44. #define RCAR_PCI_INT_PERR (1 << 3)
  45. #define RCAR_PCI_INT_SIGSERR (1 << 4)
  46. #define RCAR_PCI_INT_RESERR (1 << 5)
  47. #define RCAR_PCI_INT_WIN1ERR (1 << 12)
  48. #define RCAR_PCI_INT_WIN2ERR (1 << 13)
  49. #define RCAR_PCI_INT_A (1 << 16)
  50. #define RCAR_PCI_INT_B (1 << 17)
  51. #define RCAR_PCI_INT_PME (1 << 19)
  52. #define RCAR_PCI_INT_ALLERRORS (RCAR_PCI_INT_SIGTABORT | \
  53. RCAR_PCI_INT_SIGRETABORT | \
  54. RCAR_PCI_INT_SIGRETABORT | \
  55. RCAR_PCI_INT_REMABORT | \
  56. RCAR_PCI_INT_PERR | \
  57. RCAR_PCI_INT_SIGSERR | \
  58. RCAR_PCI_INT_RESERR | \
  59. RCAR_PCI_INT_WIN1ERR | \
  60. RCAR_PCI_INT_WIN2ERR)
  61. #define RCAR_AHB_BUS_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x30)
  62. #define RCAR_AHB_BUS_MMODE_HTRANS (1 << 0)
  63. #define RCAR_AHB_BUS_MMODE_BYTE_BURST (1 << 1)
  64. #define RCAR_AHB_BUS_MMODE_WR_INCR (1 << 2)
  65. #define RCAR_AHB_BUS_MMODE_HBUS_REQ (1 << 7)
  66. #define RCAR_AHB_BUS_SMODE_READYCTR (1 << 17)
  67. #define RCAR_AHB_BUS_MODE (RCAR_AHB_BUS_MMODE_HTRANS | \
  68. RCAR_AHB_BUS_MMODE_BYTE_BURST | \
  69. RCAR_AHB_BUS_MMODE_WR_INCR | \
  70. RCAR_AHB_BUS_MMODE_HBUS_REQ | \
  71. RCAR_AHB_BUS_SMODE_READYCTR)
  72. #define RCAR_USBCTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x34)
  73. #define RCAR_USBCTR_USBH_RST (1 << 0)
  74. #define RCAR_USBCTR_PCICLK_MASK (1 << 1)
  75. #define RCAR_USBCTR_PLL_RST (1 << 2)
  76. #define RCAR_USBCTR_DIRPD (1 << 8)
  77. #define RCAR_USBCTR_PCIAHB_WIN2_EN (1 << 9)
  78. #define RCAR_USBCTR_PCIAHB_WIN1_256M (0 << 10)
  79. #define RCAR_USBCTR_PCIAHB_WIN1_512M (1 << 10)
  80. #define RCAR_USBCTR_PCIAHB_WIN1_1G (2 << 10)
  81. #define RCAR_USBCTR_PCIAHB_WIN1_2G (3 << 10)
  82. #define RCAR_USBCTR_PCIAHB_WIN1_MASK (3 << 10)
  83. #define RCAR_PCI_ARBITER_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x40)
  84. #define RCAR_PCI_ARBITER_PCIREQ0 (1 << 0)
  85. #define RCAR_PCI_ARBITER_PCIREQ1 (1 << 1)
  86. #define RCAR_PCI_ARBITER_PCIBP_MODE (1 << 12)
  87. #define RCAR_PCI_UNIT_REV_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x48)
  88. struct rcar_pci_priv {
  89. struct device *dev;
  90. void __iomem *reg;
  91. struct resource mem_res;
  92. struct resource *cfg_res;
  93. unsigned busnr;
  94. int irq;
  95. unsigned long window_size;
  96. unsigned long window_addr;
  97. unsigned long window_pci;
  98. };
  99. /* PCI configuration space operations */
  100. static void __iomem *rcar_pci_cfg_base(struct pci_bus *bus, unsigned int devfn,
  101. int where)
  102. {
  103. struct pci_sys_data *sys = bus->sysdata;
  104. struct rcar_pci_priv *priv = sys->private_data;
  105. int slot, val;
  106. if (sys->busnr != bus->number || PCI_FUNC(devfn))
  107. return NULL;
  108. /* Only one EHCI/OHCI device built-in */
  109. slot = PCI_SLOT(devfn);
  110. if (slot > 2)
  111. return NULL;
  112. /* bridge logic only has registers to 0x40 */
  113. if (slot == 0x0 && where >= 0x40)
  114. return NULL;
  115. val = slot ? RCAR_AHBPCI_WIN1_DEVICE | RCAR_AHBPCI_WIN_CTR_CFG :
  116. RCAR_AHBPCI_WIN1_HOST | RCAR_AHBPCI_WIN_CTR_CFG;
  117. iowrite32(val, priv->reg + RCAR_AHBPCI_WIN1_CTR_REG);
  118. return priv->reg + (slot >> 1) * 0x100 + where;
  119. }
  120. /* PCI interrupt mapping */
  121. static int rcar_pci_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
  122. {
  123. struct pci_sys_data *sys = dev->bus->sysdata;
  124. struct rcar_pci_priv *priv = sys->private_data;
  125. int irq;
  126. irq = of_irq_parse_and_map_pci(dev, slot, pin);
  127. if (!irq)
  128. irq = priv->irq;
  129. return irq;
  130. }
  131. #ifdef CONFIG_PCI_DEBUG
  132. /* if debug enabled, then attach an error handler irq to the bridge */
  133. static irqreturn_t rcar_pci_err_irq(int irq, void *pw)
  134. {
  135. struct rcar_pci_priv *priv = pw;
  136. struct device *dev = priv->dev;
  137. u32 status = ioread32(priv->reg + RCAR_PCI_INT_STATUS_REG);
  138. if (status & RCAR_PCI_INT_ALLERRORS) {
  139. dev_err(dev, "error irq: status %08x\n", status);
  140. /* clear the error(s) */
  141. iowrite32(status & RCAR_PCI_INT_ALLERRORS,
  142. priv->reg + RCAR_PCI_INT_STATUS_REG);
  143. return IRQ_HANDLED;
  144. }
  145. return IRQ_NONE;
  146. }
  147. static void rcar_pci_setup_errirq(struct rcar_pci_priv *priv)
  148. {
  149. struct device *dev = priv->dev;
  150. int ret;
  151. u32 val;
  152. ret = devm_request_irq(dev, priv->irq, rcar_pci_err_irq,
  153. IRQF_SHARED, "error irq", priv);
  154. if (ret) {
  155. dev_err(dev, "cannot claim IRQ for error handling\n");
  156. return;
  157. }
  158. val = ioread32(priv->reg + RCAR_PCI_INT_ENABLE_REG);
  159. val |= RCAR_PCI_INT_ALLERRORS;
  160. iowrite32(val, priv->reg + RCAR_PCI_INT_ENABLE_REG);
  161. }
  162. #else
  163. static inline void rcar_pci_setup_errirq(struct rcar_pci_priv *priv) { }
  164. #endif
  165. /* PCI host controller setup */
  166. static int rcar_pci_setup(int nr, struct pci_sys_data *sys)
  167. {
  168. struct rcar_pci_priv *priv = sys->private_data;
  169. struct device *dev = priv->dev;
  170. void __iomem *reg = priv->reg;
  171. u32 val;
  172. int ret;
  173. pm_runtime_enable(dev);
  174. pm_runtime_get_sync(dev);
  175. val = ioread32(reg + RCAR_PCI_UNIT_REV_REG);
  176. dev_info(dev, "PCI: bus%u revision %x\n", sys->busnr, val);
  177. /* Disable Direct Power Down State and assert reset */
  178. val = ioread32(reg + RCAR_USBCTR_REG) & ~RCAR_USBCTR_DIRPD;
  179. val |= RCAR_USBCTR_USBH_RST | RCAR_USBCTR_PLL_RST;
  180. iowrite32(val, reg + RCAR_USBCTR_REG);
  181. udelay(4);
  182. /* De-assert reset and reset PCIAHB window1 size */
  183. val &= ~(RCAR_USBCTR_PCIAHB_WIN1_MASK | RCAR_USBCTR_PCICLK_MASK |
  184. RCAR_USBCTR_USBH_RST | RCAR_USBCTR_PLL_RST);
  185. /* Setup PCIAHB window1 size */
  186. switch (priv->window_size) {
  187. case SZ_2G:
  188. val |= RCAR_USBCTR_PCIAHB_WIN1_2G;
  189. break;
  190. case SZ_1G:
  191. val |= RCAR_USBCTR_PCIAHB_WIN1_1G;
  192. break;
  193. case SZ_512M:
  194. val |= RCAR_USBCTR_PCIAHB_WIN1_512M;
  195. break;
  196. default:
  197. pr_warn("unknown window size %ld - defaulting to 256M\n",
  198. priv->window_size);
  199. priv->window_size = SZ_256M;
  200. /* fall-through */
  201. case SZ_256M:
  202. val |= RCAR_USBCTR_PCIAHB_WIN1_256M;
  203. break;
  204. }
  205. iowrite32(val, reg + RCAR_USBCTR_REG);
  206. /* Configure AHB master and slave modes */
  207. iowrite32(RCAR_AHB_BUS_MODE, reg + RCAR_AHB_BUS_CTR_REG);
  208. /* Configure PCI arbiter */
  209. val = ioread32(reg + RCAR_PCI_ARBITER_CTR_REG);
  210. val |= RCAR_PCI_ARBITER_PCIREQ0 | RCAR_PCI_ARBITER_PCIREQ1 |
  211. RCAR_PCI_ARBITER_PCIBP_MODE;
  212. iowrite32(val, reg + RCAR_PCI_ARBITER_CTR_REG);
  213. /* PCI-AHB mapping */
  214. iowrite32(priv->window_addr | RCAR_PCIAHB_PREFETCH16,
  215. reg + RCAR_PCIAHB_WIN1_CTR_REG);
  216. /* AHB-PCI mapping: OHCI/EHCI registers */
  217. val = priv->mem_res.start | RCAR_AHBPCI_WIN_CTR_MEM;
  218. iowrite32(val, reg + RCAR_AHBPCI_WIN2_CTR_REG);
  219. /* Enable AHB-PCI bridge PCI configuration access */
  220. iowrite32(RCAR_AHBPCI_WIN1_HOST | RCAR_AHBPCI_WIN_CTR_CFG,
  221. reg + RCAR_AHBPCI_WIN1_CTR_REG);
  222. /* Set PCI-AHB Window1 address */
  223. iowrite32(priv->window_pci | PCI_BASE_ADDRESS_MEM_PREFETCH,
  224. reg + PCI_BASE_ADDRESS_1);
  225. /* Set AHB-PCI bridge PCI communication area address */
  226. val = priv->cfg_res->start + RCAR_AHBPCI_PCICOM_OFFSET;
  227. iowrite32(val, reg + PCI_BASE_ADDRESS_0);
  228. val = ioread32(reg + PCI_COMMAND);
  229. val |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY |
  230. PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
  231. iowrite32(val, reg + PCI_COMMAND);
  232. /* Enable PCI interrupts */
  233. iowrite32(RCAR_PCI_INT_A | RCAR_PCI_INT_B | RCAR_PCI_INT_PME,
  234. reg + RCAR_PCI_INT_ENABLE_REG);
  235. if (priv->irq > 0)
  236. rcar_pci_setup_errirq(priv);
  237. /* Add PCI resources */
  238. pci_add_resource(&sys->resources, &priv->mem_res);
  239. ret = devm_request_pci_bus_resources(dev, &sys->resources);
  240. if (ret < 0)
  241. return ret;
  242. /* Setup bus number based on platform device id / of bus-range */
  243. sys->busnr = priv->busnr;
  244. return 1;
  245. }
  246. static struct pci_ops rcar_pci_ops = {
  247. .map_bus = rcar_pci_cfg_base,
  248. .read = pci_generic_config_read,
  249. .write = pci_generic_config_write,
  250. };
  251. static int pci_dma_range_parser_init(struct of_pci_range_parser *parser,
  252. struct device_node *node)
  253. {
  254. const int na = 3, ns = 2;
  255. int rlen;
  256. parser->node = node;
  257. parser->pna = of_n_addr_cells(node);
  258. parser->np = parser->pna + na + ns;
  259. parser->range = of_get_property(node, "dma-ranges", &rlen);
  260. if (!parser->range)
  261. return -ENOENT;
  262. parser->end = parser->range + rlen / sizeof(__be32);
  263. return 0;
  264. }
  265. static int rcar_pci_parse_map_dma_ranges(struct rcar_pci_priv *pci,
  266. struct device_node *np)
  267. {
  268. struct device *dev = pci->dev;
  269. struct of_pci_range range;
  270. struct of_pci_range_parser parser;
  271. int index = 0;
  272. /* Failure to parse is ok as we fall back to defaults */
  273. if (pci_dma_range_parser_init(&parser, np))
  274. return 0;
  275. /* Get the dma-ranges from DT */
  276. for_each_of_pci_range(&parser, &range) {
  277. /* Hardware only allows one inbound 32-bit range */
  278. if (index)
  279. return -EINVAL;
  280. pci->window_addr = (unsigned long)range.cpu_addr;
  281. pci->window_pci = (unsigned long)range.pci_addr;
  282. pci->window_size = (unsigned long)range.size;
  283. /* Catch HW limitations */
  284. if (!(range.flags & IORESOURCE_PREFETCH)) {
  285. dev_err(dev, "window must be prefetchable\n");
  286. return -EINVAL;
  287. }
  288. if (pci->window_addr) {
  289. u32 lowaddr = 1 << (ffs(pci->window_addr) - 1);
  290. if (lowaddr < pci->window_size) {
  291. dev_err(dev, "invalid window size/addr\n");
  292. return -EINVAL;
  293. }
  294. }
  295. index++;
  296. }
  297. return 0;
  298. }
  299. static int rcar_pci_probe(struct platform_device *pdev)
  300. {
  301. struct device *dev = &pdev->dev;
  302. struct resource *cfg_res, *mem_res;
  303. struct rcar_pci_priv *priv;
  304. void __iomem *reg;
  305. struct hw_pci hw;
  306. void *hw_private[1];
  307. cfg_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  308. reg = devm_ioremap_resource(dev, cfg_res);
  309. if (IS_ERR(reg))
  310. return PTR_ERR(reg);
  311. mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  312. if (!mem_res || !mem_res->start)
  313. return -ENODEV;
  314. if (mem_res->start & 0xFFFF)
  315. return -EINVAL;
  316. priv = devm_kzalloc(dev, sizeof(struct rcar_pci_priv), GFP_KERNEL);
  317. if (!priv)
  318. return -ENOMEM;
  319. priv->mem_res = *mem_res;
  320. priv->cfg_res = cfg_res;
  321. priv->irq = platform_get_irq(pdev, 0);
  322. priv->reg = reg;
  323. priv->dev = dev;
  324. if (priv->irq < 0) {
  325. dev_err(dev, "no valid irq found\n");
  326. return priv->irq;
  327. }
  328. /* default window addr and size if not specified in DT */
  329. priv->window_addr = 0x40000000;
  330. priv->window_pci = 0x40000000;
  331. priv->window_size = SZ_1G;
  332. if (dev->of_node) {
  333. struct resource busnr;
  334. int ret;
  335. ret = of_pci_parse_bus_range(dev->of_node, &busnr);
  336. if (ret < 0) {
  337. dev_err(dev, "failed to parse bus-range\n");
  338. return ret;
  339. }
  340. priv->busnr = busnr.start;
  341. if (busnr.end != busnr.start)
  342. dev_warn(dev, "only one bus number supported\n");
  343. ret = rcar_pci_parse_map_dma_ranges(priv, dev->of_node);
  344. if (ret < 0) {
  345. dev_err(dev, "failed to parse dma-range\n");
  346. return ret;
  347. }
  348. } else {
  349. priv->busnr = pdev->id;
  350. }
  351. hw_private[0] = priv;
  352. memset(&hw, 0, sizeof(hw));
  353. hw.nr_controllers = ARRAY_SIZE(hw_private);
  354. hw.io_optional = 1;
  355. hw.private_data = hw_private;
  356. hw.map_irq = rcar_pci_map_irq;
  357. hw.ops = &rcar_pci_ops;
  358. hw.setup = rcar_pci_setup;
  359. pci_common_init_dev(dev, &hw);
  360. return 0;
  361. }
  362. static struct of_device_id rcar_pci_of_match[] = {
  363. { .compatible = "renesas,pci-rcar-gen2", },
  364. { .compatible = "renesas,pci-r8a7790", },
  365. { .compatible = "renesas,pci-r8a7791", },
  366. { .compatible = "renesas,pci-r8a7794", },
  367. { },
  368. };
  369. static struct platform_driver rcar_pci_driver = {
  370. .driver = {
  371. .name = "pci-rcar-gen2",
  372. .suppress_bind_attrs = true,
  373. .of_match_table = rcar_pci_of_match,
  374. },
  375. .probe = rcar_pci_probe,
  376. };
  377. builtin_platform_driver(rcar_pci_driver);