pcie-qcom.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607
  1. /*
  2. * Qualcomm PCIe root complex driver
  3. *
  4. * Copyright (c) 2014-2015, The Linux Foundation. All rights reserved.
  5. * Copyright 2015 Linaro Limited.
  6. *
  7. * Author: Stanimir Varbanov <svarbanov@mm-sol.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 and
  11. * only version 2 as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <linux/clk.h>
  19. #include <linux/delay.h>
  20. #include <linux/gpio.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/io.h>
  23. #include <linux/iopoll.h>
  24. #include <linux/kernel.h>
  25. #include <linux/init.h>
  26. #include <linux/of_device.h>
  27. #include <linux/of_gpio.h>
  28. #include <linux/pci.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/phy/phy.h>
  31. #include <linux/regulator/consumer.h>
  32. #include <linux/reset.h>
  33. #include <linux/slab.h>
  34. #include <linux/types.h>
  35. #include "pcie-designware.h"
  36. #define PCIE20_PARF_PHY_CTRL 0x40
  37. #define PCIE20_PARF_PHY_REFCLK 0x4C
  38. #define PCIE20_PARF_DBI_BASE_ADDR 0x168
  39. #define PCIE20_PARF_SLV_ADDR_SPACE_SIZE 0x16c
  40. #define PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT 0x178
  41. #define PCIE20_ELBI_SYS_CTRL 0x04
  42. #define PCIE20_ELBI_SYS_CTRL_LT_ENABLE BIT(0)
  43. #define PCIE20_CAP 0x70
  44. #define PERST_DELAY_US 1000
  45. struct qcom_pcie_resources_v0 {
  46. struct clk *iface_clk;
  47. struct clk *core_clk;
  48. struct clk *phy_clk;
  49. struct reset_control *pci_reset;
  50. struct reset_control *axi_reset;
  51. struct reset_control *ahb_reset;
  52. struct reset_control *por_reset;
  53. struct reset_control *phy_reset;
  54. struct regulator *vdda;
  55. struct regulator *vdda_phy;
  56. struct regulator *vdda_refclk;
  57. };
  58. struct qcom_pcie_resources_v1 {
  59. struct clk *iface;
  60. struct clk *aux;
  61. struct clk *master_bus;
  62. struct clk *slave_bus;
  63. struct reset_control *core;
  64. struct regulator *vdda;
  65. };
  66. union qcom_pcie_resources {
  67. struct qcom_pcie_resources_v0 v0;
  68. struct qcom_pcie_resources_v1 v1;
  69. };
  70. struct qcom_pcie;
  71. struct qcom_pcie_ops {
  72. int (*get_resources)(struct qcom_pcie *pcie);
  73. int (*init)(struct qcom_pcie *pcie);
  74. void (*deinit)(struct qcom_pcie *pcie);
  75. };
  76. struct qcom_pcie {
  77. struct dw_pcie *pci;
  78. void __iomem *parf; /* DT parf */
  79. void __iomem *elbi; /* DT elbi */
  80. union qcom_pcie_resources res;
  81. struct phy *phy;
  82. struct gpio_desc *reset;
  83. struct qcom_pcie_ops *ops;
  84. };
  85. #define to_qcom_pcie(x) dev_get_drvdata((x)->dev)
  86. static void qcom_ep_reset_assert(struct qcom_pcie *pcie)
  87. {
  88. gpiod_set_value(pcie->reset, 1);
  89. usleep_range(PERST_DELAY_US, PERST_DELAY_US + 500);
  90. }
  91. static void qcom_ep_reset_deassert(struct qcom_pcie *pcie)
  92. {
  93. gpiod_set_value(pcie->reset, 0);
  94. usleep_range(PERST_DELAY_US, PERST_DELAY_US + 500);
  95. }
  96. static irqreturn_t qcom_pcie_msi_irq_handler(int irq, void *arg)
  97. {
  98. struct pcie_port *pp = arg;
  99. return dw_handle_msi_irq(pp);
  100. }
  101. static int qcom_pcie_establish_link(struct qcom_pcie *pcie)
  102. {
  103. struct dw_pcie *pci = pcie->pci;
  104. u32 val;
  105. if (dw_pcie_link_up(pci))
  106. return 0;
  107. /* enable link training */
  108. val = readl(pcie->elbi + PCIE20_ELBI_SYS_CTRL);
  109. val |= PCIE20_ELBI_SYS_CTRL_LT_ENABLE;
  110. writel(val, pcie->elbi + PCIE20_ELBI_SYS_CTRL);
  111. return dw_pcie_wait_for_link(pci);
  112. }
  113. static int qcom_pcie_get_resources_v0(struct qcom_pcie *pcie)
  114. {
  115. struct qcom_pcie_resources_v0 *res = &pcie->res.v0;
  116. struct dw_pcie *pci = pcie->pci;
  117. struct device *dev = pci->dev;
  118. res->vdda = devm_regulator_get(dev, "vdda");
  119. if (IS_ERR(res->vdda))
  120. return PTR_ERR(res->vdda);
  121. res->vdda_phy = devm_regulator_get(dev, "vdda_phy");
  122. if (IS_ERR(res->vdda_phy))
  123. return PTR_ERR(res->vdda_phy);
  124. res->vdda_refclk = devm_regulator_get(dev, "vdda_refclk");
  125. if (IS_ERR(res->vdda_refclk))
  126. return PTR_ERR(res->vdda_refclk);
  127. res->iface_clk = devm_clk_get(dev, "iface");
  128. if (IS_ERR(res->iface_clk))
  129. return PTR_ERR(res->iface_clk);
  130. res->core_clk = devm_clk_get(dev, "core");
  131. if (IS_ERR(res->core_clk))
  132. return PTR_ERR(res->core_clk);
  133. res->phy_clk = devm_clk_get(dev, "phy");
  134. if (IS_ERR(res->phy_clk))
  135. return PTR_ERR(res->phy_clk);
  136. res->pci_reset = devm_reset_control_get(dev, "pci");
  137. if (IS_ERR(res->pci_reset))
  138. return PTR_ERR(res->pci_reset);
  139. res->axi_reset = devm_reset_control_get(dev, "axi");
  140. if (IS_ERR(res->axi_reset))
  141. return PTR_ERR(res->axi_reset);
  142. res->ahb_reset = devm_reset_control_get(dev, "ahb");
  143. if (IS_ERR(res->ahb_reset))
  144. return PTR_ERR(res->ahb_reset);
  145. res->por_reset = devm_reset_control_get(dev, "por");
  146. if (IS_ERR(res->por_reset))
  147. return PTR_ERR(res->por_reset);
  148. res->phy_reset = devm_reset_control_get(dev, "phy");
  149. if (IS_ERR(res->phy_reset))
  150. return PTR_ERR(res->phy_reset);
  151. return 0;
  152. }
  153. static int qcom_pcie_get_resources_v1(struct qcom_pcie *pcie)
  154. {
  155. struct qcom_pcie_resources_v1 *res = &pcie->res.v1;
  156. struct dw_pcie *pci = pcie->pci;
  157. struct device *dev = pci->dev;
  158. res->vdda = devm_regulator_get(dev, "vdda");
  159. if (IS_ERR(res->vdda))
  160. return PTR_ERR(res->vdda);
  161. res->iface = devm_clk_get(dev, "iface");
  162. if (IS_ERR(res->iface))
  163. return PTR_ERR(res->iface);
  164. res->aux = devm_clk_get(dev, "aux");
  165. if (IS_ERR(res->aux))
  166. return PTR_ERR(res->aux);
  167. res->master_bus = devm_clk_get(dev, "master_bus");
  168. if (IS_ERR(res->master_bus))
  169. return PTR_ERR(res->master_bus);
  170. res->slave_bus = devm_clk_get(dev, "slave_bus");
  171. if (IS_ERR(res->slave_bus))
  172. return PTR_ERR(res->slave_bus);
  173. res->core = devm_reset_control_get(dev, "core");
  174. if (IS_ERR(res->core))
  175. return PTR_ERR(res->core);
  176. return 0;
  177. }
  178. static void qcom_pcie_deinit_v0(struct qcom_pcie *pcie)
  179. {
  180. struct qcom_pcie_resources_v0 *res = &pcie->res.v0;
  181. reset_control_assert(res->pci_reset);
  182. reset_control_assert(res->axi_reset);
  183. reset_control_assert(res->ahb_reset);
  184. reset_control_assert(res->por_reset);
  185. reset_control_assert(res->pci_reset);
  186. clk_disable_unprepare(res->iface_clk);
  187. clk_disable_unprepare(res->core_clk);
  188. clk_disable_unprepare(res->phy_clk);
  189. regulator_disable(res->vdda);
  190. regulator_disable(res->vdda_phy);
  191. regulator_disable(res->vdda_refclk);
  192. }
  193. static int qcom_pcie_init_v0(struct qcom_pcie *pcie)
  194. {
  195. struct qcom_pcie_resources_v0 *res = &pcie->res.v0;
  196. struct dw_pcie *pci = pcie->pci;
  197. struct device *dev = pci->dev;
  198. u32 val;
  199. int ret;
  200. ret = regulator_enable(res->vdda);
  201. if (ret) {
  202. dev_err(dev, "cannot enable vdda regulator\n");
  203. return ret;
  204. }
  205. ret = regulator_enable(res->vdda_refclk);
  206. if (ret) {
  207. dev_err(dev, "cannot enable vdda_refclk regulator\n");
  208. goto err_refclk;
  209. }
  210. ret = regulator_enable(res->vdda_phy);
  211. if (ret) {
  212. dev_err(dev, "cannot enable vdda_phy regulator\n");
  213. goto err_vdda_phy;
  214. }
  215. ret = reset_control_assert(res->ahb_reset);
  216. if (ret) {
  217. dev_err(dev, "cannot assert ahb reset\n");
  218. goto err_assert_ahb;
  219. }
  220. ret = clk_prepare_enable(res->iface_clk);
  221. if (ret) {
  222. dev_err(dev, "cannot prepare/enable iface clock\n");
  223. goto err_assert_ahb;
  224. }
  225. ret = clk_prepare_enable(res->phy_clk);
  226. if (ret) {
  227. dev_err(dev, "cannot prepare/enable phy clock\n");
  228. goto err_clk_phy;
  229. }
  230. ret = clk_prepare_enable(res->core_clk);
  231. if (ret) {
  232. dev_err(dev, "cannot prepare/enable core clock\n");
  233. goto err_clk_core;
  234. }
  235. ret = reset_control_deassert(res->ahb_reset);
  236. if (ret) {
  237. dev_err(dev, "cannot deassert ahb reset\n");
  238. goto err_deassert_ahb;
  239. }
  240. /* enable PCIe clocks and resets */
  241. val = readl(pcie->parf + PCIE20_PARF_PHY_CTRL);
  242. val &= ~BIT(0);
  243. writel(val, pcie->parf + PCIE20_PARF_PHY_CTRL);
  244. /* enable external reference clock */
  245. val = readl(pcie->parf + PCIE20_PARF_PHY_REFCLK);
  246. val |= BIT(16);
  247. writel(val, pcie->parf + PCIE20_PARF_PHY_REFCLK);
  248. ret = reset_control_deassert(res->phy_reset);
  249. if (ret) {
  250. dev_err(dev, "cannot deassert phy reset\n");
  251. return ret;
  252. }
  253. ret = reset_control_deassert(res->pci_reset);
  254. if (ret) {
  255. dev_err(dev, "cannot deassert pci reset\n");
  256. return ret;
  257. }
  258. ret = reset_control_deassert(res->por_reset);
  259. if (ret) {
  260. dev_err(dev, "cannot deassert por reset\n");
  261. return ret;
  262. }
  263. ret = reset_control_deassert(res->axi_reset);
  264. if (ret) {
  265. dev_err(dev, "cannot deassert axi reset\n");
  266. return ret;
  267. }
  268. /* wait for clock acquisition */
  269. usleep_range(1000, 1500);
  270. return 0;
  271. err_deassert_ahb:
  272. clk_disable_unprepare(res->core_clk);
  273. err_clk_core:
  274. clk_disable_unprepare(res->phy_clk);
  275. err_clk_phy:
  276. clk_disable_unprepare(res->iface_clk);
  277. err_assert_ahb:
  278. regulator_disable(res->vdda_phy);
  279. err_vdda_phy:
  280. regulator_disable(res->vdda_refclk);
  281. err_refclk:
  282. regulator_disable(res->vdda);
  283. return ret;
  284. }
  285. static void qcom_pcie_deinit_v1(struct qcom_pcie *pcie)
  286. {
  287. struct qcom_pcie_resources_v1 *res = &pcie->res.v1;
  288. reset_control_assert(res->core);
  289. clk_disable_unprepare(res->slave_bus);
  290. clk_disable_unprepare(res->master_bus);
  291. clk_disable_unprepare(res->iface);
  292. clk_disable_unprepare(res->aux);
  293. regulator_disable(res->vdda);
  294. }
  295. static int qcom_pcie_init_v1(struct qcom_pcie *pcie)
  296. {
  297. struct qcom_pcie_resources_v1 *res = &pcie->res.v1;
  298. struct dw_pcie *pci = pcie->pci;
  299. struct device *dev = pci->dev;
  300. int ret;
  301. ret = reset_control_deassert(res->core);
  302. if (ret) {
  303. dev_err(dev, "cannot deassert core reset\n");
  304. return ret;
  305. }
  306. ret = clk_prepare_enable(res->aux);
  307. if (ret) {
  308. dev_err(dev, "cannot prepare/enable aux clock\n");
  309. goto err_res;
  310. }
  311. ret = clk_prepare_enable(res->iface);
  312. if (ret) {
  313. dev_err(dev, "cannot prepare/enable iface clock\n");
  314. goto err_aux;
  315. }
  316. ret = clk_prepare_enable(res->master_bus);
  317. if (ret) {
  318. dev_err(dev, "cannot prepare/enable master_bus clock\n");
  319. goto err_iface;
  320. }
  321. ret = clk_prepare_enable(res->slave_bus);
  322. if (ret) {
  323. dev_err(dev, "cannot prepare/enable slave_bus clock\n");
  324. goto err_master;
  325. }
  326. ret = regulator_enable(res->vdda);
  327. if (ret) {
  328. dev_err(dev, "cannot enable vdda regulator\n");
  329. goto err_slave;
  330. }
  331. /* change DBI base address */
  332. writel(0, pcie->parf + PCIE20_PARF_DBI_BASE_ADDR);
  333. if (IS_ENABLED(CONFIG_PCI_MSI)) {
  334. u32 val = readl(pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT);
  335. val |= BIT(31);
  336. writel(val, pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT);
  337. }
  338. return 0;
  339. err_slave:
  340. clk_disable_unprepare(res->slave_bus);
  341. err_master:
  342. clk_disable_unprepare(res->master_bus);
  343. err_iface:
  344. clk_disable_unprepare(res->iface);
  345. err_aux:
  346. clk_disable_unprepare(res->aux);
  347. err_res:
  348. reset_control_assert(res->core);
  349. return ret;
  350. }
  351. static int qcom_pcie_link_up(struct dw_pcie *pci)
  352. {
  353. u16 val = readw(pci->dbi_base + PCIE20_CAP + PCI_EXP_LNKSTA);
  354. return !!(val & PCI_EXP_LNKSTA_DLLLA);
  355. }
  356. static void qcom_pcie_host_init(struct pcie_port *pp)
  357. {
  358. struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
  359. struct qcom_pcie *pcie = to_qcom_pcie(pci);
  360. int ret;
  361. qcom_ep_reset_assert(pcie);
  362. ret = pcie->ops->init(pcie);
  363. if (ret)
  364. goto err_deinit;
  365. ret = phy_power_on(pcie->phy);
  366. if (ret)
  367. goto err_deinit;
  368. dw_pcie_setup_rc(pp);
  369. if (IS_ENABLED(CONFIG_PCI_MSI))
  370. dw_pcie_msi_init(pp);
  371. qcom_ep_reset_deassert(pcie);
  372. ret = qcom_pcie_establish_link(pcie);
  373. if (ret)
  374. goto err;
  375. return;
  376. err:
  377. qcom_ep_reset_assert(pcie);
  378. phy_power_off(pcie->phy);
  379. err_deinit:
  380. pcie->ops->deinit(pcie);
  381. }
  382. static int qcom_pcie_rd_own_conf(struct pcie_port *pp, int where, int size,
  383. u32 *val)
  384. {
  385. struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
  386. /* the device class is not reported correctly from the register */
  387. if (where == PCI_CLASS_REVISION && size == 4) {
  388. *val = readl(pci->dbi_base + PCI_CLASS_REVISION);
  389. *val &= 0xff; /* keep revision id */
  390. *val |= PCI_CLASS_BRIDGE_PCI << 16;
  391. return PCIBIOS_SUCCESSFUL;
  392. }
  393. return dw_pcie_read(pci->dbi_base + where, size, val);
  394. }
  395. static struct dw_pcie_host_ops qcom_pcie_dw_ops = {
  396. .host_init = qcom_pcie_host_init,
  397. .rd_own_conf = qcom_pcie_rd_own_conf,
  398. };
  399. static const struct qcom_pcie_ops ops_v0 = {
  400. .get_resources = qcom_pcie_get_resources_v0,
  401. .init = qcom_pcie_init_v0,
  402. .deinit = qcom_pcie_deinit_v0,
  403. };
  404. static const struct qcom_pcie_ops ops_v1 = {
  405. .get_resources = qcom_pcie_get_resources_v1,
  406. .init = qcom_pcie_init_v1,
  407. .deinit = qcom_pcie_deinit_v1,
  408. };
  409. static const struct dw_pcie_ops dw_pcie_ops = {
  410. .link_up = qcom_pcie_link_up,
  411. };
  412. static int qcom_pcie_probe(struct platform_device *pdev)
  413. {
  414. struct device *dev = &pdev->dev;
  415. struct resource *res;
  416. struct pcie_port *pp;
  417. struct dw_pcie *pci;
  418. struct qcom_pcie *pcie;
  419. int ret;
  420. pcie = devm_kzalloc(dev, sizeof(*pcie), GFP_KERNEL);
  421. if (!pcie)
  422. return -ENOMEM;
  423. pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL);
  424. if (!pci)
  425. return -ENOMEM;
  426. pci->dev = dev;
  427. pci->ops = &dw_pcie_ops;
  428. pp = &pci->pp;
  429. pcie->pci = pci;
  430. pcie->ops = (struct qcom_pcie_ops *)of_device_get_match_data(dev);
  431. pcie->reset = devm_gpiod_get_optional(dev, "perst", GPIOD_OUT_LOW);
  432. if (IS_ERR(pcie->reset))
  433. return PTR_ERR(pcie->reset);
  434. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "parf");
  435. pcie->parf = devm_ioremap_resource(dev, res);
  436. if (IS_ERR(pcie->parf))
  437. return PTR_ERR(pcie->parf);
  438. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dbi");
  439. pci->dbi_base = devm_ioremap_resource(dev, res);
  440. if (IS_ERR(pci->dbi_base))
  441. return PTR_ERR(pci->dbi_base);
  442. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "elbi");
  443. pcie->elbi = devm_ioremap_resource(dev, res);
  444. if (IS_ERR(pcie->elbi))
  445. return PTR_ERR(pcie->elbi);
  446. pcie->phy = devm_phy_optional_get(dev, "pciephy");
  447. if (IS_ERR(pcie->phy))
  448. return PTR_ERR(pcie->phy);
  449. ret = pcie->ops->get_resources(pcie);
  450. if (ret)
  451. return ret;
  452. pp->root_bus_nr = -1;
  453. pp->ops = &qcom_pcie_dw_ops;
  454. if (IS_ENABLED(CONFIG_PCI_MSI)) {
  455. pp->msi_irq = platform_get_irq_byname(pdev, "msi");
  456. if (pp->msi_irq < 0)
  457. return pp->msi_irq;
  458. ret = devm_request_irq(dev, pp->msi_irq,
  459. qcom_pcie_msi_irq_handler,
  460. IRQF_SHARED, "qcom-pcie-msi", pp);
  461. if (ret) {
  462. dev_err(dev, "cannot request msi irq\n");
  463. return ret;
  464. }
  465. }
  466. ret = phy_init(pcie->phy);
  467. if (ret)
  468. return ret;
  469. platform_set_drvdata(pdev, pcie);
  470. ret = dw_pcie_host_init(pp);
  471. if (ret) {
  472. dev_err(dev, "cannot initialize host\n");
  473. return ret;
  474. }
  475. return 0;
  476. }
  477. static const struct of_device_id qcom_pcie_match[] = {
  478. { .compatible = "qcom,pcie-ipq8064", .data = &ops_v0 },
  479. { .compatible = "qcom,pcie-apq8064", .data = &ops_v0 },
  480. { .compatible = "qcom,pcie-apq8084", .data = &ops_v1 },
  481. { }
  482. };
  483. static struct platform_driver qcom_pcie_driver = {
  484. .probe = qcom_pcie_probe,
  485. .driver = {
  486. .name = "qcom-pcie",
  487. .suppress_bind_attrs = true,
  488. .of_match_table = qcom_pcie_match,
  489. },
  490. };
  491. builtin_platform_driver(qcom_pcie_driver);