pcie-designware-ep.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358
  1. /**
  2. * Synopsys Designware PCIe Endpoint controller driver
  3. *
  4. * Copyright (C) 2017 Texas Instruments
  5. * Author: Kishon Vijay Abraham I <kishon@ti.com>
  6. *
  7. * This program is free software: you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 of
  9. * the License as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include <linux/of.h>
  20. #include "pcie-designware.h"
  21. #include <linux/pci-epc.h>
  22. #include <linux/pci-epf.h>
  23. void dw_pcie_ep_linkup(struct dw_pcie_ep *ep)
  24. {
  25. struct pci_epc *epc = ep->epc;
  26. pci_epc_linkup(epc);
  27. }
  28. static void dw_pcie_ep_reset_bar(struct dw_pcie *pci, enum pci_barno bar)
  29. {
  30. u32 reg;
  31. reg = PCI_BASE_ADDRESS_0 + (4 * bar);
  32. dw_pcie_writel_dbi2(pci, reg, 0x0);
  33. dw_pcie_writel_dbi(pci, reg, 0x0);
  34. }
  35. static int dw_pcie_ep_write_header(struct pci_epc *epc,
  36. struct pci_epf_header *hdr)
  37. {
  38. struct dw_pcie_ep *ep = epc_get_drvdata(epc);
  39. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  40. dw_pcie_writew_dbi(pci, PCI_VENDOR_ID, hdr->vendorid);
  41. dw_pcie_writew_dbi(pci, PCI_DEVICE_ID, hdr->deviceid);
  42. dw_pcie_writeb_dbi(pci, PCI_REVISION_ID, hdr->revid);
  43. dw_pcie_writeb_dbi(pci, PCI_CLASS_PROG, hdr->progif_code);
  44. dw_pcie_writew_dbi(pci, PCI_CLASS_DEVICE,
  45. hdr->subclass_code | hdr->baseclass_code << 8);
  46. dw_pcie_writeb_dbi(pci, PCI_CACHE_LINE_SIZE, hdr->cache_line_size);
  47. dw_pcie_writew_dbi(pci, PCI_SUBSYSTEM_VENDOR_ID, hdr->subsys_vendor_id);
  48. dw_pcie_writew_dbi(pci, PCI_SUBSYSTEM_ID, hdr->subsys_id);
  49. dw_pcie_writeb_dbi(pci, PCI_INTERRUPT_PIN, hdr->interrupt_pin);
  50. return 0;
  51. }
  52. static int dw_pcie_ep_inbound_atu(struct dw_pcie_ep *ep, enum pci_barno bar,
  53. dma_addr_t cpu_addr,
  54. enum dw_pcie_as_type as_type)
  55. {
  56. int ret;
  57. u32 free_win;
  58. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  59. free_win = find_first_zero_bit(&ep->ib_window_map,
  60. sizeof(ep->ib_window_map));
  61. if (free_win >= ep->num_ib_windows) {
  62. dev_err(pci->dev, "no free inbound window\n");
  63. return -EINVAL;
  64. }
  65. if (pci->ops->inbound_atu) {
  66. ret = pci->ops->inbound_atu(pci, free_win, bar, cpu_addr);
  67. if (ret)
  68. return ret;
  69. } else {
  70. ret = dw_pcie_prog_inbound_atu(pci, free_win, bar, cpu_addr,
  71. as_type);
  72. if (ret < 0) {
  73. dev_err(pci->dev, "Failed to program IB window\n");
  74. return ret;
  75. }
  76. }
  77. ep->bar_to_atu[bar] = free_win;
  78. set_bit(free_win, &ep->ib_window_map);
  79. return 0;
  80. }
  81. static int dw_pcie_ep_outbound_atu(struct dw_pcie_ep *ep, phys_addr_t phys_addr,
  82. u64 pci_addr, size_t size)
  83. {
  84. u32 free_win;
  85. int ret;
  86. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  87. if (pci->ops->outbound_atu) {
  88. ret = pci->ops->outbound_atu(pci, phys_addr, pci_addr, size);
  89. return ret;
  90. }
  91. free_win = find_first_zero_bit(&ep->ob_window_map,
  92. sizeof(ep->ob_window_map));
  93. if (free_win >= ep->num_ob_windows) {
  94. dev_err(pci->dev, "no free outbound window\n");
  95. return -EINVAL;
  96. }
  97. dw_pcie_prog_outbound_atu(pci, free_win, PCIE_ATU_TYPE_MEM,
  98. phys_addr, pci_addr, size);
  99. set_bit(free_win, &ep->ob_window_map);
  100. ep->outbound_addr[free_win] = phys_addr;
  101. return 0;
  102. }
  103. static void dw_pcie_ep_clear_bar(struct pci_epc *epc, enum pci_barno bar)
  104. {
  105. struct dw_pcie_ep *ep = epc_get_drvdata(epc);
  106. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  107. u32 atu_index = ep->bar_to_atu[bar];
  108. dw_pcie_ep_reset_bar(pci, bar);
  109. if (pci->ops->disable_atu)
  110. pci->ops->disable_atu(pci, 0, atu_index,
  111. DW_PCIE_REGION_INBOUND);
  112. else
  113. dw_pcie_disable_atu(pci, atu_index, DW_PCIE_REGION_INBOUND);
  114. clear_bit(atu_index, &ep->ib_window_map);
  115. }
  116. static int dw_pcie_ep_set_bar(struct pci_epc *epc, enum pci_barno bar,
  117. dma_addr_t bar_phys, size_t size, int flags)
  118. {
  119. int ret;
  120. struct dw_pcie_ep *ep = epc_get_drvdata(epc);
  121. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  122. enum dw_pcie_as_type as_type;
  123. u32 reg = PCI_BASE_ADDRESS_0 + (4 * bar);
  124. if (!(flags & PCI_BASE_ADDRESS_SPACE))
  125. as_type = DW_PCIE_AS_MEM;
  126. else
  127. as_type = DW_PCIE_AS_IO;
  128. ret = dw_pcie_ep_inbound_atu(ep, bar, bar_phys, as_type);
  129. if (ret)
  130. return ret;
  131. dw_pcie_writel_dbi2(pci, reg, size - 1);
  132. dw_pcie_writel_dbi(pci, reg, flags);
  133. return 0;
  134. }
  135. static int dw_pcie_find_index(struct dw_pcie_ep *ep, phys_addr_t addr,
  136. u32 *atu_index)
  137. {
  138. u32 index;
  139. for (index = 0; index < ep->num_ob_windows; index++) {
  140. if (ep->outbound_addr[index] != addr)
  141. continue;
  142. *atu_index = index;
  143. return 0;
  144. }
  145. return -EINVAL;
  146. }
  147. static void dw_pcie_ep_unmap_addr(struct pci_epc *epc, phys_addr_t addr)
  148. {
  149. int ret;
  150. u32 atu_index;
  151. struct dw_pcie_ep *ep = epc_get_drvdata(epc);
  152. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  153. if (pci->ops->disable_atu) {
  154. pci->ops->disable_atu(pci, addr, 0, DW_PCIE_REGION_OUTBOUND);
  155. return;
  156. }
  157. ret = dw_pcie_find_index(ep, addr, &atu_index);
  158. if (ret < 0)
  159. return;
  160. dw_pcie_disable_atu(pci, atu_index, DW_PCIE_REGION_OUTBOUND);
  161. clear_bit(atu_index, &ep->ob_window_map);
  162. }
  163. static int dw_pcie_ep_map_addr(struct pci_epc *epc, phys_addr_t addr,
  164. u64 pci_addr, size_t size)
  165. {
  166. int ret;
  167. struct dw_pcie_ep *ep = epc_get_drvdata(epc);
  168. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  169. ret = dw_pcie_ep_outbound_atu(ep, addr, pci_addr, size);
  170. if (ret) {
  171. dev_err(pci->dev, "failed to enable address\n");
  172. return ret;
  173. }
  174. return 0;
  175. }
  176. static int dw_pcie_ep_get_msi(struct pci_epc *epc)
  177. {
  178. int val;
  179. u32 lower_addr;
  180. u32 upper_addr;
  181. struct dw_pcie_ep *ep = epc_get_drvdata(epc);
  182. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  183. val = dw_pcie_readw_dbi(pci, MSI_MESSAGE_CONTROL);
  184. val = (val & MSI_CAP_MME_MASK) >> MSI_CAP_MME_SHIFT;
  185. lower_addr = dw_pcie_readl_dbi(pci, MSI_MESSAGE_ADDR_L32);
  186. upper_addr = dw_pcie_readl_dbi(pci, MSI_MESSAGE_ADDR_U32);
  187. if (!(lower_addr || upper_addr))
  188. return -EINVAL;
  189. return val;
  190. }
  191. static int dw_pcie_ep_set_msi(struct pci_epc *epc, u8 encode_int)
  192. {
  193. int val;
  194. struct dw_pcie_ep *ep = epc_get_drvdata(epc);
  195. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  196. val = (encode_int << MSI_CAP_MMC_SHIFT);
  197. dw_pcie_writew_dbi(pci, MSI_MESSAGE_CONTROL, val);
  198. return 0;
  199. }
  200. static int dw_pcie_ep_raise_irq(struct pci_epc *epc,
  201. enum pci_epc_irq_type type, u8 interrupt_num)
  202. {
  203. struct dw_pcie_ep *ep = epc_get_drvdata(epc);
  204. if (!ep->ops->raise_irq)
  205. return -EINVAL;
  206. return ep->ops->raise_irq(ep, type, interrupt_num);
  207. }
  208. static void dw_pcie_ep_stop(struct pci_epc *epc)
  209. {
  210. struct dw_pcie_ep *ep = epc_get_drvdata(epc);
  211. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  212. if (!pci->ops->stop_link)
  213. return;
  214. pci->ops->stop_link(pci);
  215. }
  216. static int dw_pcie_ep_start(struct pci_epc *epc)
  217. {
  218. struct dw_pcie_ep *ep = epc_get_drvdata(epc);
  219. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  220. if (!pci->ops->start_link)
  221. return -EINVAL;
  222. return pci->ops->start_link(pci);
  223. }
  224. static const struct pci_epc_ops epc_ops = {
  225. .write_header = dw_pcie_ep_write_header,
  226. .set_bar = dw_pcie_ep_set_bar,
  227. .clear_bar = dw_pcie_ep_clear_bar,
  228. .map_addr = dw_pcie_ep_map_addr,
  229. .unmap_addr = dw_pcie_ep_unmap_addr,
  230. .set_msi = dw_pcie_ep_set_msi,
  231. .get_msi = dw_pcie_ep_get_msi,
  232. .raise_irq = dw_pcie_ep_raise_irq,
  233. .start = dw_pcie_ep_start,
  234. .stop = dw_pcie_ep_stop,
  235. };
  236. void dw_pcie_ep_exit(struct dw_pcie_ep *ep)
  237. {
  238. struct pci_epc *epc = ep->epc;
  239. pci_epc_mem_exit(epc);
  240. }
  241. int dw_pcie_ep_init(struct dw_pcie_ep *ep)
  242. {
  243. int ret;
  244. void *addr;
  245. struct pci_epc *epc;
  246. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  247. struct device *dev = pci->dev;
  248. struct device_node *np = dev->of_node;
  249. if (!pci->dbi_base || !pci->dbi_base2) {
  250. dev_err(dev, "dbi_base/deb_base2 is not populated\n");
  251. return -EINVAL;
  252. }
  253. ret = of_property_read_u32(np, "num-ib-windows", &ep->num_ib_windows);
  254. if (ret < 0) {
  255. dev_err(dev, "unable to read *num-ib-windows* property\n");
  256. return ret;
  257. }
  258. ret = of_property_read_u32(np, "num-ob-windows", &ep->num_ob_windows);
  259. if (ret < 0) {
  260. dev_err(dev, "unable to read *num-ob-windows* property\n");
  261. if (!pci->ops->outbound_atu)
  262. return ret;
  263. } else {
  264. addr = devm_kzalloc(dev, sizeof(phys_addr_t) *
  265. ep->num_ob_windows, GFP_KERNEL);
  266. if (!addr)
  267. return -ENOMEM;
  268. ep->outbound_addr = addr;
  269. }
  270. if (ep->ops->ep_init)
  271. ep->ops->ep_init(ep);
  272. epc = devm_pci_epc_create(dev, &epc_ops);
  273. if (IS_ERR(epc)) {
  274. dev_err(dev, "failed to create epc device\n");
  275. return PTR_ERR(epc);
  276. }
  277. ret = of_property_read_u8(np, "max-functions", &epc->max_functions);
  278. if (ret < 0)
  279. epc->max_functions = 1;
  280. ret = __pci_epc_mem_init(epc, ep->phys_base, ep->addr_size,
  281. ep->page_size);
  282. if (ret < 0) {
  283. dev_err(dev, "Failed to initialize address space\n");
  284. return ret;
  285. }
  286. ep->epc = epc;
  287. epc_set_drvdata(epc, ep);
  288. dw_pcie_setup(pci);
  289. return 0;
  290. }