pci200syn.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455
  1. /*
  2. * Goramo PCI200SYN synchronous serial card driver for Linux
  3. *
  4. * Copyright (C) 2002-2008 Krzysztof Halasa <khc@pm.waw.pl>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of version 2 of the GNU General Public License
  8. * as published by the Free Software Foundation.
  9. *
  10. * For information see <http://www.kernel.org/pub/linux/utils/net/hdlc/>
  11. *
  12. * Sources of information:
  13. * Hitachi HD64572 SCA-II User's Manual
  14. * PLX Technology Inc. PCI9052 Data Book
  15. */
  16. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  17. #include <linux/module.h>
  18. #include <linux/kernel.h>
  19. #include <linux/capability.h>
  20. #include <linux/slab.h>
  21. #include <linux/types.h>
  22. #include <linux/fcntl.h>
  23. #include <linux/in.h>
  24. #include <linux/string.h>
  25. #include <linux/errno.h>
  26. #include <linux/init.h>
  27. #include <linux/ioport.h>
  28. #include <linux/moduleparam.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/hdlc.h>
  31. #include <linux/pci.h>
  32. #include <linux/delay.h>
  33. #include <asm/io.h>
  34. #include "hd64572.h"
  35. #undef DEBUG_PKT
  36. #define DEBUG_RINGS
  37. #define PCI200SYN_PLX_SIZE 0x80 /* PLX control window size (128b) */
  38. #define PCI200SYN_SCA_SIZE 0x400 /* SCA window size (1Kb) */
  39. #define MAX_TX_BUFFERS 10
  40. static int pci_clock_freq = 33000000;
  41. #define CLOCK_BASE pci_clock_freq
  42. /*
  43. * PLX PCI9052 local configuration and shared runtime registers.
  44. * This structure can be used to access 9052 registers (memory mapped).
  45. */
  46. typedef struct {
  47. u32 loc_addr_range[4]; /* 00-0Ch : Local Address Ranges */
  48. u32 loc_rom_range; /* 10h : Local ROM Range */
  49. u32 loc_addr_base[4]; /* 14-20h : Local Address Base Addrs */
  50. u32 loc_rom_base; /* 24h : Local ROM Base */
  51. u32 loc_bus_descr[4]; /* 28-34h : Local Bus Descriptors */
  52. u32 rom_bus_descr; /* 38h : ROM Bus Descriptor */
  53. u32 cs_base[4]; /* 3C-48h : Chip Select Base Addrs */
  54. u32 intr_ctrl_stat; /* 4Ch : Interrupt Control/Status */
  55. u32 init_ctrl; /* 50h : EEPROM ctrl, Init Ctrl, etc */
  56. }plx9052;
  57. typedef struct port_s {
  58. struct napi_struct napi;
  59. struct net_device *netdev;
  60. struct card_s *card;
  61. spinlock_t lock; /* TX lock */
  62. sync_serial_settings settings;
  63. int rxpart; /* partial frame received, next frame invalid*/
  64. unsigned short encoding;
  65. unsigned short parity;
  66. u16 rxin; /* rx ring buffer 'in' pointer */
  67. u16 txin; /* tx ring buffer 'in' and 'last' pointers */
  68. u16 txlast;
  69. u8 rxs, txs, tmc; /* SCA registers */
  70. u8 chan; /* physical port # - 0 or 1 */
  71. }port_t;
  72. typedef struct card_s {
  73. u8 __iomem *rambase; /* buffer memory base (virtual) */
  74. u8 __iomem *scabase; /* SCA memory base (virtual) */
  75. plx9052 __iomem *plxbase;/* PLX registers memory base (virtual) */
  76. u16 rx_ring_buffers; /* number of buffers in a ring */
  77. u16 tx_ring_buffers;
  78. u16 buff_offset; /* offset of first buffer of first channel */
  79. u8 irq; /* interrupt request level */
  80. port_t ports[2];
  81. }card_t;
  82. #define get_port(card, port) (&card->ports[port])
  83. #define sca_flush(card) (sca_in(IER0, card));
  84. static inline void new_memcpy_toio(char __iomem *dest, char *src, int length)
  85. {
  86. int len;
  87. do {
  88. len = length > 256 ? 256 : length;
  89. memcpy_toio(dest, src, len);
  90. dest += len;
  91. src += len;
  92. length -= len;
  93. readb(dest);
  94. } while (len);
  95. }
  96. #undef memcpy_toio
  97. #define memcpy_toio new_memcpy_toio
  98. #include "hd64572.c"
  99. static void pci200_set_iface(port_t *port)
  100. {
  101. card_t *card = port->card;
  102. u16 msci = get_msci(port);
  103. u8 rxs = port->rxs & CLK_BRG_MASK;
  104. u8 txs = port->txs & CLK_BRG_MASK;
  105. sca_out(EXS_TES1, (port->chan ? MSCI1_OFFSET : MSCI0_OFFSET) + EXS,
  106. port->card);
  107. switch(port->settings.clock_type) {
  108. case CLOCK_INT:
  109. rxs |= CLK_BRG; /* BRG output */
  110. txs |= CLK_PIN_OUT | CLK_TX_RXCLK; /* RX clock */
  111. break;
  112. case CLOCK_TXINT:
  113. rxs |= CLK_LINE; /* RXC input */
  114. txs |= CLK_PIN_OUT | CLK_BRG; /* BRG output */
  115. break;
  116. case CLOCK_TXFROMRX:
  117. rxs |= CLK_LINE; /* RXC input */
  118. txs |= CLK_PIN_OUT | CLK_TX_RXCLK; /* RX clock */
  119. break;
  120. default: /* EXTernal clock */
  121. rxs |= CLK_LINE; /* RXC input */
  122. txs |= CLK_PIN_OUT | CLK_LINE; /* TXC input */
  123. break;
  124. }
  125. port->rxs = rxs;
  126. port->txs = txs;
  127. sca_out(rxs, msci + RXS, card);
  128. sca_out(txs, msci + TXS, card);
  129. sca_set_port(port);
  130. }
  131. static int pci200_open(struct net_device *dev)
  132. {
  133. port_t *port = dev_to_port(dev);
  134. int result = hdlc_open(dev);
  135. if (result)
  136. return result;
  137. sca_open(dev);
  138. pci200_set_iface(port);
  139. sca_flush(port->card);
  140. return 0;
  141. }
  142. static int pci200_close(struct net_device *dev)
  143. {
  144. sca_close(dev);
  145. sca_flush(dev_to_port(dev)->card);
  146. hdlc_close(dev);
  147. return 0;
  148. }
  149. static int pci200_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  150. {
  151. const size_t size = sizeof(sync_serial_settings);
  152. sync_serial_settings new_line;
  153. sync_serial_settings __user *line = ifr->ifr_settings.ifs_ifsu.sync;
  154. port_t *port = dev_to_port(dev);
  155. #ifdef DEBUG_RINGS
  156. if (cmd == SIOCDEVPRIVATE) {
  157. sca_dump_rings(dev);
  158. return 0;
  159. }
  160. #endif
  161. if (cmd != SIOCWANDEV)
  162. return hdlc_ioctl(dev, ifr, cmd);
  163. switch(ifr->ifr_settings.type) {
  164. case IF_GET_IFACE:
  165. ifr->ifr_settings.type = IF_IFACE_V35;
  166. if (ifr->ifr_settings.size < size) {
  167. ifr->ifr_settings.size = size; /* data size wanted */
  168. return -ENOBUFS;
  169. }
  170. if (copy_to_user(line, &port->settings, size))
  171. return -EFAULT;
  172. return 0;
  173. case IF_IFACE_V35:
  174. case IF_IFACE_SYNC_SERIAL:
  175. if (!capable(CAP_NET_ADMIN))
  176. return -EPERM;
  177. if (copy_from_user(&new_line, line, size))
  178. return -EFAULT;
  179. if (new_line.clock_type != CLOCK_EXT &&
  180. new_line.clock_type != CLOCK_TXFROMRX &&
  181. new_line.clock_type != CLOCK_INT &&
  182. new_line.clock_type != CLOCK_TXINT)
  183. return -EINVAL; /* No such clock setting */
  184. if (new_line.loopback != 0 && new_line.loopback != 1)
  185. return -EINVAL;
  186. memcpy(&port->settings, &new_line, size); /* Update settings */
  187. pci200_set_iface(port);
  188. sca_flush(port->card);
  189. return 0;
  190. default:
  191. return hdlc_ioctl(dev, ifr, cmd);
  192. }
  193. }
  194. static void pci200_pci_remove_one(struct pci_dev *pdev)
  195. {
  196. int i;
  197. card_t *card = pci_get_drvdata(pdev);
  198. for (i = 0; i < 2; i++)
  199. if (card->ports[i].card)
  200. unregister_hdlc_device(card->ports[i].netdev);
  201. if (card->irq)
  202. free_irq(card->irq, card);
  203. if (card->rambase)
  204. iounmap(card->rambase);
  205. if (card->scabase)
  206. iounmap(card->scabase);
  207. if (card->plxbase)
  208. iounmap(card->plxbase);
  209. pci_release_regions(pdev);
  210. pci_disable_device(pdev);
  211. if (card->ports[0].netdev)
  212. free_netdev(card->ports[0].netdev);
  213. if (card->ports[1].netdev)
  214. free_netdev(card->ports[1].netdev);
  215. kfree(card);
  216. }
  217. static const struct net_device_ops pci200_ops = {
  218. .ndo_open = pci200_open,
  219. .ndo_stop = pci200_close,
  220. .ndo_change_mtu = hdlc_change_mtu,
  221. .ndo_start_xmit = hdlc_start_xmit,
  222. .ndo_do_ioctl = pci200_ioctl,
  223. };
  224. static int pci200_pci_init_one(struct pci_dev *pdev,
  225. const struct pci_device_id *ent)
  226. {
  227. card_t *card;
  228. u32 __iomem *p;
  229. int i;
  230. u32 ramsize;
  231. u32 ramphys; /* buffer memory base */
  232. u32 scaphys; /* SCA memory base */
  233. u32 plxphys; /* PLX registers memory base */
  234. i = pci_enable_device(pdev);
  235. if (i)
  236. return i;
  237. i = pci_request_regions(pdev, "PCI200SYN");
  238. if (i) {
  239. pci_disable_device(pdev);
  240. return i;
  241. }
  242. card = kzalloc(sizeof(card_t), GFP_KERNEL);
  243. if (card == NULL) {
  244. pci_release_regions(pdev);
  245. pci_disable_device(pdev);
  246. return -ENOBUFS;
  247. }
  248. pci_set_drvdata(pdev, card);
  249. card->ports[0].netdev = alloc_hdlcdev(&card->ports[0]);
  250. card->ports[1].netdev = alloc_hdlcdev(&card->ports[1]);
  251. if (!card->ports[0].netdev || !card->ports[1].netdev) {
  252. pr_err("unable to allocate memory\n");
  253. pci200_pci_remove_one(pdev);
  254. return -ENOMEM;
  255. }
  256. if (pci_resource_len(pdev, 0) != PCI200SYN_PLX_SIZE ||
  257. pci_resource_len(pdev, 2) != PCI200SYN_SCA_SIZE ||
  258. pci_resource_len(pdev, 3) < 16384) {
  259. pr_err("invalid card EEPROM parameters\n");
  260. pci200_pci_remove_one(pdev);
  261. return -EFAULT;
  262. }
  263. plxphys = pci_resource_start(pdev,0) & PCI_BASE_ADDRESS_MEM_MASK;
  264. card->plxbase = ioremap(plxphys, PCI200SYN_PLX_SIZE);
  265. scaphys = pci_resource_start(pdev,2) & PCI_BASE_ADDRESS_MEM_MASK;
  266. card->scabase = ioremap(scaphys, PCI200SYN_SCA_SIZE);
  267. ramphys = pci_resource_start(pdev,3) & PCI_BASE_ADDRESS_MEM_MASK;
  268. card->rambase = pci_ioremap_bar(pdev, 3);
  269. if (card->plxbase == NULL ||
  270. card->scabase == NULL ||
  271. card->rambase == NULL) {
  272. pr_err("ioremap() failed\n");
  273. pci200_pci_remove_one(pdev);
  274. return -EFAULT;
  275. }
  276. /* Reset PLX */
  277. p = &card->plxbase->init_ctrl;
  278. writel(readl(p) | 0x40000000, p);
  279. readl(p); /* Flush the write - do not use sca_flush */
  280. udelay(1);
  281. writel(readl(p) & ~0x40000000, p);
  282. readl(p); /* Flush the write - do not use sca_flush */
  283. udelay(1);
  284. ramsize = sca_detect_ram(card, card->rambase,
  285. pci_resource_len(pdev, 3));
  286. /* number of TX + RX buffers for one port - this is dual port card */
  287. i = ramsize / (2 * (sizeof(pkt_desc) + HDLC_MAX_MRU));
  288. card->tx_ring_buffers = min(i / 2, MAX_TX_BUFFERS);
  289. card->rx_ring_buffers = i - card->tx_ring_buffers;
  290. card->buff_offset = 2 * sizeof(pkt_desc) * (card->tx_ring_buffers +
  291. card->rx_ring_buffers);
  292. pr_info("%u KB RAM at 0x%x, IRQ%u, using %u TX + %u RX packets rings\n",
  293. ramsize / 1024, ramphys,
  294. pdev->irq, card->tx_ring_buffers, card->rx_ring_buffers);
  295. if (card->tx_ring_buffers < 1) {
  296. pr_err("RAM test failed\n");
  297. pci200_pci_remove_one(pdev);
  298. return -EFAULT;
  299. }
  300. /* Enable interrupts on the PCI bridge */
  301. p = &card->plxbase->intr_ctrl_stat;
  302. writew(readw(p) | 0x0040, p);
  303. /* Allocate IRQ */
  304. if (request_irq(pdev->irq, sca_intr, IRQF_SHARED, "pci200syn", card)) {
  305. pr_warn("could not allocate IRQ%d\n", pdev->irq);
  306. pci200_pci_remove_one(pdev);
  307. return -EBUSY;
  308. }
  309. card->irq = pdev->irq;
  310. sca_init(card, 0);
  311. for (i = 0; i < 2; i++) {
  312. port_t *port = &card->ports[i];
  313. struct net_device *dev = port->netdev;
  314. hdlc_device *hdlc = dev_to_hdlc(dev);
  315. port->chan = i;
  316. spin_lock_init(&port->lock);
  317. dev->irq = card->irq;
  318. dev->mem_start = ramphys;
  319. dev->mem_end = ramphys + ramsize - 1;
  320. dev->tx_queue_len = 50;
  321. dev->netdev_ops = &pci200_ops;
  322. hdlc->attach = sca_attach;
  323. hdlc->xmit = sca_xmit;
  324. port->settings.clock_type = CLOCK_EXT;
  325. port->card = card;
  326. sca_init_port(port);
  327. if (register_hdlc_device(dev)) {
  328. pr_err("unable to register hdlc device\n");
  329. port->card = NULL;
  330. pci200_pci_remove_one(pdev);
  331. return -ENOBUFS;
  332. }
  333. netdev_info(dev, "PCI200SYN channel %d\n", port->chan);
  334. }
  335. sca_flush(card);
  336. return 0;
  337. }
  338. static const struct pci_device_id pci200_pci_tbl[] = {
  339. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050, PCI_VENDOR_ID_PLX,
  340. PCI_DEVICE_ID_PLX_PCI200SYN, 0, 0, 0 },
  341. { 0, }
  342. };
  343. static struct pci_driver pci200_pci_driver = {
  344. .name = "PCI200SYN",
  345. .id_table = pci200_pci_tbl,
  346. .probe = pci200_pci_init_one,
  347. .remove = pci200_pci_remove_one,
  348. };
  349. static int __init pci200_init_module(void)
  350. {
  351. if (pci_clock_freq < 1000000 || pci_clock_freq > 80000000) {
  352. pr_err("Invalid PCI clock frequency\n");
  353. return -EINVAL;
  354. }
  355. return pci_register_driver(&pci200_pci_driver);
  356. }
  357. static void __exit pci200_cleanup_module(void)
  358. {
  359. pci_unregister_driver(&pci200_pci_driver);
  360. }
  361. MODULE_AUTHOR("Krzysztof Halasa <khc@pm.waw.pl>");
  362. MODULE_DESCRIPTION("Goramo PCI200SYN serial port driver");
  363. MODULE_LICENSE("GPL v2");
  364. MODULE_DEVICE_TABLE(pci, pci200_pci_tbl);
  365. module_param(pci_clock_freq, int, 0444);
  366. MODULE_PARM_DESC(pci_clock_freq, "System PCI clock frequency in Hz");
  367. module_init(pci200_init_module);
  368. module_exit(pci200_cleanup_module);