mdio-xgene.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473
  1. /* Applied Micro X-Gene SoC MDIO Driver
  2. *
  3. * Copyright (c) 2016, Applied Micro Circuits Corporation
  4. * Author: Iyappan Subramanian <isubramanian@apm.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include <linux/acpi.h>
  20. #include <linux/clk.h>
  21. #include <linux/device.h>
  22. #include <linux/efi.h>
  23. #include <linux/if_vlan.h>
  24. #include <linux/io.h>
  25. #include <linux/module.h>
  26. #include <linux/of_platform.h>
  27. #include <linux/of_net.h>
  28. #include <linux/of_mdio.h>
  29. #include <linux/prefetch.h>
  30. #include <linux/phy.h>
  31. #include <net/ip.h>
  32. #include "mdio-xgene.h"
  33. static bool xgene_mdio_status;
  34. static u32 xgene_enet_rd_mac(void __iomem *base_addr, u32 rd_addr)
  35. {
  36. void __iomem *addr, *rd, *cmd, *cmd_done;
  37. u32 done, rd_data = BUSY_MASK;
  38. u8 wait = 10;
  39. addr = base_addr + MAC_ADDR_REG_OFFSET;
  40. rd = base_addr + MAC_READ_REG_OFFSET;
  41. cmd = base_addr + MAC_COMMAND_REG_OFFSET;
  42. cmd_done = base_addr + MAC_COMMAND_DONE_REG_OFFSET;
  43. iowrite32(rd_addr, addr);
  44. iowrite32(XGENE_ENET_RD_CMD, cmd);
  45. while (wait--) {
  46. done = ioread32(cmd_done);
  47. if (done)
  48. break;
  49. udelay(1);
  50. }
  51. if (!done)
  52. return rd_data;
  53. rd_data = ioread32(rd);
  54. iowrite32(0, cmd);
  55. return rd_data;
  56. }
  57. static void xgene_enet_wr_mac(void __iomem *base_addr, u32 wr_addr, u32 wr_data)
  58. {
  59. void __iomem *addr, *wr, *cmd, *cmd_done;
  60. u8 wait = 10;
  61. u32 done;
  62. addr = base_addr + MAC_ADDR_REG_OFFSET;
  63. wr = base_addr + MAC_WRITE_REG_OFFSET;
  64. cmd = base_addr + MAC_COMMAND_REG_OFFSET;
  65. cmd_done = base_addr + MAC_COMMAND_DONE_REG_OFFSET;
  66. iowrite32(wr_addr, addr);
  67. iowrite32(wr_data, wr);
  68. iowrite32(XGENE_ENET_WR_CMD, cmd);
  69. while (wait--) {
  70. done = ioread32(cmd_done);
  71. if (done)
  72. break;
  73. udelay(1);
  74. }
  75. if (!done)
  76. pr_err("MCX mac write failed, addr: 0x%04x\n", wr_addr);
  77. iowrite32(0, cmd);
  78. }
  79. int xgene_mdio_rgmii_read(struct mii_bus *bus, int phy_id, int reg)
  80. {
  81. void __iomem *addr = (void __iomem *)bus->priv;
  82. u32 data, done;
  83. u8 wait = 10;
  84. data = SET_VAL(PHY_ADDR, phy_id) | SET_VAL(REG_ADDR, reg);
  85. xgene_enet_wr_mac(addr, MII_MGMT_ADDRESS_ADDR, data);
  86. xgene_enet_wr_mac(addr, MII_MGMT_COMMAND_ADDR, READ_CYCLE_MASK);
  87. do {
  88. usleep_range(5, 10);
  89. done = xgene_enet_rd_mac(addr, MII_MGMT_INDICATORS_ADDR);
  90. } while ((done & BUSY_MASK) && wait--);
  91. if (done & BUSY_MASK) {
  92. dev_err(&bus->dev, "MII_MGMT read failed\n");
  93. return -EBUSY;
  94. }
  95. data = xgene_enet_rd_mac(addr, MII_MGMT_STATUS_ADDR);
  96. xgene_enet_wr_mac(addr, MII_MGMT_COMMAND_ADDR, 0);
  97. return data;
  98. }
  99. EXPORT_SYMBOL(xgene_mdio_rgmii_read);
  100. int xgene_mdio_rgmii_write(struct mii_bus *bus, int phy_id, int reg, u16 data)
  101. {
  102. void __iomem *addr = (void __iomem *)bus->priv;
  103. u32 val, done;
  104. u8 wait = 10;
  105. val = SET_VAL(PHY_ADDR, phy_id) | SET_VAL(REG_ADDR, reg);
  106. xgene_enet_wr_mac(addr, MII_MGMT_ADDRESS_ADDR, val);
  107. xgene_enet_wr_mac(addr, MII_MGMT_CONTROL_ADDR, data);
  108. do {
  109. usleep_range(5, 10);
  110. done = xgene_enet_rd_mac(addr, MII_MGMT_INDICATORS_ADDR);
  111. } while ((done & BUSY_MASK) && wait--);
  112. if (done & BUSY_MASK) {
  113. dev_err(&bus->dev, "MII_MGMT write failed\n");
  114. return -EBUSY;
  115. }
  116. return 0;
  117. }
  118. EXPORT_SYMBOL(xgene_mdio_rgmii_write);
  119. static u32 xgene_menet_rd_diag_csr(struct xgene_mdio_pdata *pdata, u32 offset)
  120. {
  121. return ioread32(pdata->diag_csr_addr + offset);
  122. }
  123. static void xgene_menet_wr_diag_csr(struct xgene_mdio_pdata *pdata,
  124. u32 offset, u32 val)
  125. {
  126. iowrite32(val, pdata->diag_csr_addr + offset);
  127. }
  128. static int xgene_enet_ecc_init(struct xgene_mdio_pdata *pdata)
  129. {
  130. u32 data;
  131. u8 wait = 10;
  132. xgene_menet_wr_diag_csr(pdata, MENET_CFG_MEM_RAM_SHUTDOWN_ADDR, 0x0);
  133. do {
  134. usleep_range(100, 110);
  135. data = xgene_menet_rd_diag_csr(pdata, MENET_BLOCK_MEM_RDY_ADDR);
  136. } while ((data != 0xffffffff) && wait--);
  137. if (data != 0xffffffff) {
  138. dev_err(pdata->dev, "Failed to release memory from shutdown\n");
  139. return -ENODEV;
  140. }
  141. return 0;
  142. }
  143. static void xgene_gmac_reset(struct xgene_mdio_pdata *pdata)
  144. {
  145. xgene_enet_wr_mac(pdata->mac_csr_addr, MAC_CONFIG_1_ADDR, SOFT_RESET);
  146. xgene_enet_wr_mac(pdata->mac_csr_addr, MAC_CONFIG_1_ADDR, 0);
  147. }
  148. static int xgene_mdio_reset(struct xgene_mdio_pdata *pdata)
  149. {
  150. int ret;
  151. if (pdata->dev->of_node) {
  152. clk_prepare_enable(pdata->clk);
  153. udelay(5);
  154. clk_disable_unprepare(pdata->clk);
  155. udelay(5);
  156. clk_prepare_enable(pdata->clk);
  157. udelay(5);
  158. } else {
  159. #ifdef CONFIG_ACPI
  160. acpi_evaluate_object(ACPI_HANDLE(pdata->dev),
  161. "_RST", NULL, NULL);
  162. #endif
  163. }
  164. ret = xgene_enet_ecc_init(pdata);
  165. if (ret)
  166. return ret;
  167. xgene_gmac_reset(pdata);
  168. return 0;
  169. }
  170. static void xgene_enet_rd_mdio_csr(void __iomem *base_addr,
  171. u32 offset, u32 *val)
  172. {
  173. void __iomem *addr = base_addr + offset;
  174. *val = ioread32(addr);
  175. }
  176. static void xgene_enet_wr_mdio_csr(void __iomem *base_addr,
  177. u32 offset, u32 val)
  178. {
  179. void __iomem *addr = base_addr + offset;
  180. iowrite32(val, addr);
  181. }
  182. static int xgene_xfi_mdio_write(struct mii_bus *bus, int phy_id,
  183. int reg, u16 data)
  184. {
  185. void __iomem *addr = (void __iomem *)bus->priv;
  186. int timeout = 100;
  187. u32 status, val;
  188. val = SET_VAL(HSTPHYADX, phy_id) | SET_VAL(HSTREGADX, reg) |
  189. SET_VAL(HSTMIIMWRDAT, data);
  190. xgene_enet_wr_mdio_csr(addr, MIIM_FIELD_ADDR, data);
  191. val = HSTLDCMD | SET_VAL(HSTMIIMCMD, MIIM_CMD_LEGACY_WRITE);
  192. xgene_enet_wr_mdio_csr(addr, MIIM_COMMAND_ADDR, val);
  193. do {
  194. usleep_range(5, 10);
  195. xgene_enet_rd_mdio_csr(addr, MIIM_INDICATOR_ADDR, &status);
  196. } while ((status & BUSY_MASK) && timeout--);
  197. xgene_enet_wr_mdio_csr(addr, MIIM_COMMAND_ADDR, 0);
  198. return 0;
  199. }
  200. static int xgene_xfi_mdio_read(struct mii_bus *bus, int phy_id, int reg)
  201. {
  202. void __iomem *addr = (void __iomem *)bus->priv;
  203. u32 data, status, val;
  204. int timeout = 100;
  205. val = SET_VAL(HSTPHYADX, phy_id) | SET_VAL(HSTREGADX, reg);
  206. xgene_enet_wr_mdio_csr(addr, MIIM_FIELD_ADDR, val);
  207. val = HSTLDCMD | SET_VAL(HSTMIIMCMD, MIIM_CMD_LEGACY_READ);
  208. xgene_enet_wr_mdio_csr(addr, MIIM_COMMAND_ADDR, val);
  209. do {
  210. usleep_range(5, 10);
  211. xgene_enet_rd_mdio_csr(addr, MIIM_INDICATOR_ADDR, &status);
  212. } while ((status & BUSY_MASK) && timeout--);
  213. if (status & BUSY_MASK) {
  214. pr_err("XGENET_MII_MGMT write failed\n");
  215. return -EBUSY;
  216. }
  217. xgene_enet_rd_mdio_csr(addr, MIIMRD_FIELD_ADDR, &data);
  218. xgene_enet_wr_mdio_csr(addr, MIIM_COMMAND_ADDR, 0);
  219. return data;
  220. }
  221. struct phy_device *xgene_enet_phy_register(struct mii_bus *bus, int phy_addr)
  222. {
  223. struct phy_device *phy_dev;
  224. phy_dev = get_phy_device(bus, phy_addr, false);
  225. if (!phy_dev || IS_ERR(phy_dev))
  226. return NULL;
  227. if (phy_device_register(phy_dev))
  228. phy_device_free(phy_dev);
  229. return phy_dev;
  230. }
  231. EXPORT_SYMBOL(xgene_enet_phy_register);
  232. #ifdef CONFIG_ACPI
  233. static acpi_status acpi_register_phy(acpi_handle handle, u32 lvl,
  234. void *context, void **ret)
  235. {
  236. struct mii_bus *mdio = context;
  237. struct acpi_device *adev;
  238. struct phy_device *phy_dev;
  239. const union acpi_object *obj;
  240. u32 phy_addr;
  241. if (acpi_bus_get_device(handle, &adev))
  242. return AE_OK;
  243. if (acpi_dev_get_property(adev, "phy-channel", ACPI_TYPE_INTEGER, &obj))
  244. return AE_OK;
  245. phy_addr = obj->integer.value;
  246. phy_dev = xgene_enet_phy_register(mdio, phy_addr);
  247. adev->driver_data = phy_dev;
  248. return AE_OK;
  249. }
  250. #endif
  251. static int xgene_mdio_probe(struct platform_device *pdev)
  252. {
  253. struct device *dev = &pdev->dev;
  254. struct mii_bus *mdio_bus;
  255. const struct of_device_id *of_id;
  256. struct resource *res;
  257. struct xgene_mdio_pdata *pdata;
  258. void __iomem *csr_base;
  259. int mdio_id = 0, ret = 0;
  260. of_id = of_match_device(xgene_mdio_of_match, &pdev->dev);
  261. if (of_id) {
  262. mdio_id = (enum xgene_mdio_id)of_id->data;
  263. } else {
  264. #ifdef CONFIG_ACPI
  265. const struct acpi_device_id *acpi_id;
  266. acpi_id = acpi_match_device(xgene_mdio_acpi_match, &pdev->dev);
  267. if (acpi_id)
  268. mdio_id = (enum xgene_mdio_id)acpi_id->driver_data;
  269. #endif
  270. }
  271. if (!mdio_id)
  272. return -ENODEV;
  273. pdata = devm_kzalloc(dev, sizeof(struct xgene_mdio_pdata), GFP_KERNEL);
  274. if (!pdata)
  275. return -ENOMEM;
  276. pdata->mdio_id = mdio_id;
  277. pdata->dev = dev;
  278. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  279. csr_base = devm_ioremap_resource(dev, res);
  280. if (IS_ERR(csr_base))
  281. return PTR_ERR(csr_base);
  282. pdata->mac_csr_addr = csr_base;
  283. pdata->mdio_csr_addr = csr_base + BLOCK_XG_MDIO_CSR_OFFSET;
  284. pdata->diag_csr_addr = csr_base + BLOCK_DIAG_CSR_OFFSET;
  285. if (dev->of_node) {
  286. pdata->clk = devm_clk_get(dev, NULL);
  287. if (IS_ERR(pdata->clk)) {
  288. dev_err(dev, "Unable to retrieve clk\n");
  289. return PTR_ERR(pdata->clk);
  290. }
  291. }
  292. ret = xgene_mdio_reset(pdata);
  293. if (ret)
  294. return ret;
  295. mdio_bus = mdiobus_alloc();
  296. if (!mdio_bus)
  297. return -ENOMEM;
  298. mdio_bus->name = "APM X-Gene MDIO bus";
  299. if (mdio_id == XGENE_MDIO_RGMII) {
  300. mdio_bus->read = xgene_mdio_rgmii_read;
  301. mdio_bus->write = xgene_mdio_rgmii_write;
  302. mdio_bus->priv = (void __force *)pdata->mac_csr_addr;
  303. snprintf(mdio_bus->id, MII_BUS_ID_SIZE, "%s",
  304. "xgene-mii-rgmii");
  305. } else {
  306. mdio_bus->read = xgene_xfi_mdio_read;
  307. mdio_bus->write = xgene_xfi_mdio_write;
  308. mdio_bus->priv = (void __force *)pdata->mdio_csr_addr;
  309. snprintf(mdio_bus->id, MII_BUS_ID_SIZE, "%s",
  310. "xgene-mii-xfi");
  311. }
  312. mdio_bus->parent = dev;
  313. platform_set_drvdata(pdev, pdata);
  314. if (dev->of_node) {
  315. ret = of_mdiobus_register(mdio_bus, dev->of_node);
  316. } else {
  317. #ifdef CONFIG_ACPI
  318. /* Mask out all PHYs from auto probing. */
  319. mdio_bus->phy_mask = ~0;
  320. ret = mdiobus_register(mdio_bus);
  321. if (ret)
  322. goto out;
  323. acpi_walk_namespace(ACPI_TYPE_DEVICE, ACPI_HANDLE(dev), 1,
  324. acpi_register_phy, NULL, mdio_bus, NULL);
  325. #endif
  326. }
  327. if (ret)
  328. goto out;
  329. pdata->mdio_bus = mdio_bus;
  330. xgene_mdio_status = true;
  331. return 0;
  332. out:
  333. mdiobus_free(mdio_bus);
  334. return ret;
  335. }
  336. static int xgene_mdio_remove(struct platform_device *pdev)
  337. {
  338. struct xgene_mdio_pdata *pdata = platform_get_drvdata(pdev);
  339. struct mii_bus *mdio_bus = pdata->mdio_bus;
  340. struct device *dev = &pdev->dev;
  341. mdiobus_unregister(mdio_bus);
  342. mdiobus_free(mdio_bus);
  343. if (dev->of_node)
  344. clk_disable_unprepare(pdata->clk);
  345. return 0;
  346. }
  347. #ifdef CONFIG_OF
  348. static const struct of_device_id xgene_mdio_of_match[] = {
  349. {
  350. .compatible = "apm,xgene-mdio-rgmii",
  351. .data = (void *)XGENE_MDIO_RGMII
  352. },
  353. {
  354. .compatible = "apm,xgene-mdio-xfi",
  355. .data = (void *)XGENE_MDIO_XFI
  356. },
  357. {},
  358. };
  359. MODULE_DEVICE_TABLE(of, xgene_mdio_of_match);
  360. #endif
  361. #ifdef CONFIG_ACPI
  362. static const struct acpi_device_id xgene_mdio_acpi_match[] = {
  363. { "APMC0D65", XGENE_MDIO_RGMII },
  364. { "APMC0D66", XGENE_MDIO_XFI },
  365. { }
  366. };
  367. MODULE_DEVICE_TABLE(acpi, xgene_mdio_acpi_match);
  368. #endif
  369. static struct platform_driver xgene_mdio_driver = {
  370. .driver = {
  371. .name = "xgene-mdio",
  372. .of_match_table = of_match_ptr(xgene_mdio_of_match),
  373. .acpi_match_table = ACPI_PTR(xgene_mdio_acpi_match),
  374. },
  375. .probe = xgene_mdio_probe,
  376. .remove = xgene_mdio_remove,
  377. };
  378. module_platform_driver(xgene_mdio_driver);
  379. MODULE_DESCRIPTION("APM X-Gene SoC MDIO driver");
  380. MODULE_AUTHOR("Iyappan Subramanian <isubramanian@apm.com>");
  381. MODULE_LICENSE("GPL");