mdio-cavium.c 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2009-2016 Cavium, Inc.
  7. */
  8. #include <linux/delay.h>
  9. #include <linux/module.h>
  10. #include <linux/phy.h>
  11. #include <linux/io.h>
  12. #include "mdio-cavium.h"
  13. static void cavium_mdiobus_set_mode(struct cavium_mdiobus *p,
  14. enum cavium_mdiobus_mode m)
  15. {
  16. union cvmx_smix_clk smi_clk;
  17. if (m == p->mode)
  18. return;
  19. smi_clk.u64 = oct_mdio_readq(p->register_base + SMI_CLK);
  20. smi_clk.s.mode = (m == C45) ? 1 : 0;
  21. smi_clk.s.preamble = 1;
  22. oct_mdio_writeq(smi_clk.u64, p->register_base + SMI_CLK);
  23. p->mode = m;
  24. }
  25. static int cavium_mdiobus_c45_addr(struct cavium_mdiobus *p,
  26. int phy_id, int regnum)
  27. {
  28. union cvmx_smix_cmd smi_cmd;
  29. union cvmx_smix_wr_dat smi_wr;
  30. int timeout = 1000;
  31. cavium_mdiobus_set_mode(p, C45);
  32. smi_wr.u64 = 0;
  33. smi_wr.s.dat = regnum & 0xffff;
  34. oct_mdio_writeq(smi_wr.u64, p->register_base + SMI_WR_DAT);
  35. regnum = (regnum >> 16) & 0x1f;
  36. smi_cmd.u64 = 0;
  37. smi_cmd.s.phy_op = 0; /* MDIO_CLAUSE_45_ADDRESS */
  38. smi_cmd.s.phy_adr = phy_id;
  39. smi_cmd.s.reg_adr = regnum;
  40. oct_mdio_writeq(smi_cmd.u64, p->register_base + SMI_CMD);
  41. do {
  42. /* Wait 1000 clocks so we don't saturate the RSL bus
  43. * doing reads.
  44. */
  45. __delay(1000);
  46. smi_wr.u64 = oct_mdio_readq(p->register_base + SMI_WR_DAT);
  47. } while (smi_wr.s.pending && --timeout);
  48. if (timeout <= 0)
  49. return -EIO;
  50. return 0;
  51. }
  52. int cavium_mdiobus_read(struct mii_bus *bus, int phy_id, int regnum)
  53. {
  54. struct cavium_mdiobus *p = bus->priv;
  55. union cvmx_smix_cmd smi_cmd;
  56. union cvmx_smix_rd_dat smi_rd;
  57. unsigned int op = 1; /* MDIO_CLAUSE_22_READ */
  58. int timeout = 1000;
  59. if (regnum & MII_ADDR_C45) {
  60. int r = cavium_mdiobus_c45_addr(p, phy_id, regnum);
  61. if (r < 0)
  62. return r;
  63. regnum = (regnum >> 16) & 0x1f;
  64. op = 3; /* MDIO_CLAUSE_45_READ */
  65. } else {
  66. cavium_mdiobus_set_mode(p, C22);
  67. }
  68. smi_cmd.u64 = 0;
  69. smi_cmd.s.phy_op = op;
  70. smi_cmd.s.phy_adr = phy_id;
  71. smi_cmd.s.reg_adr = regnum;
  72. oct_mdio_writeq(smi_cmd.u64, p->register_base + SMI_CMD);
  73. do {
  74. /* Wait 1000 clocks so we don't saturate the RSL bus
  75. * doing reads.
  76. */
  77. __delay(1000);
  78. smi_rd.u64 = oct_mdio_readq(p->register_base + SMI_RD_DAT);
  79. } while (smi_rd.s.pending && --timeout);
  80. if (smi_rd.s.val)
  81. return smi_rd.s.dat;
  82. else
  83. return -EIO;
  84. }
  85. EXPORT_SYMBOL(cavium_mdiobus_read);
  86. int cavium_mdiobus_write(struct mii_bus *bus, int phy_id, int regnum, u16 val)
  87. {
  88. struct cavium_mdiobus *p = bus->priv;
  89. union cvmx_smix_cmd smi_cmd;
  90. union cvmx_smix_wr_dat smi_wr;
  91. unsigned int op = 0; /* MDIO_CLAUSE_22_WRITE */
  92. int timeout = 1000;
  93. if (regnum & MII_ADDR_C45) {
  94. int r = cavium_mdiobus_c45_addr(p, phy_id, regnum);
  95. if (r < 0)
  96. return r;
  97. regnum = (regnum >> 16) & 0x1f;
  98. op = 1; /* MDIO_CLAUSE_45_WRITE */
  99. } else {
  100. cavium_mdiobus_set_mode(p, C22);
  101. }
  102. smi_wr.u64 = 0;
  103. smi_wr.s.dat = val;
  104. oct_mdio_writeq(smi_wr.u64, p->register_base + SMI_WR_DAT);
  105. smi_cmd.u64 = 0;
  106. smi_cmd.s.phy_op = op;
  107. smi_cmd.s.phy_adr = phy_id;
  108. smi_cmd.s.reg_adr = regnum;
  109. oct_mdio_writeq(smi_cmd.u64, p->register_base + SMI_CMD);
  110. do {
  111. /* Wait 1000 clocks so we don't saturate the RSL bus
  112. * doing reads.
  113. */
  114. __delay(1000);
  115. smi_wr.u64 = oct_mdio_readq(p->register_base + SMI_WR_DAT);
  116. } while (smi_wr.s.pending && --timeout);
  117. if (timeout <= 0)
  118. return -EIO;
  119. return 0;
  120. }
  121. EXPORT_SYMBOL(cavium_mdiobus_write);
  122. MODULE_DESCRIPTION("Common code for OCTEON and Thunder MDIO bus drivers");
  123. MODULE_AUTHOR("David Daney");
  124. MODULE_LICENSE("GPL");