qca8k.c 25 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040
  1. /*
  2. * Copyright (C) 2009 Felix Fietkau <nbd@nbd.name>
  3. * Copyright (C) 2011-2012 Gabor Juhos <juhosg@openwrt.org>
  4. * Copyright (c) 2015, The Linux Foundation. All rights reserved.
  5. * Copyright (c) 2016 John Crispin <john@phrozen.org>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 and
  9. * only version 2 as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include <linux/module.h>
  17. #include <linux/phy.h>
  18. #include <linux/netdevice.h>
  19. #include <net/dsa.h>
  20. #include <net/switchdev.h>
  21. #include <linux/of_net.h>
  22. #include <linux/of_platform.h>
  23. #include <linux/if_bridge.h>
  24. #include <linux/mdio.h>
  25. #include <linux/etherdevice.h>
  26. #include "qca8k.h"
  27. #define MIB_DESC(_s, _o, _n) \
  28. { \
  29. .size = (_s), \
  30. .offset = (_o), \
  31. .name = (_n), \
  32. }
  33. static const struct qca8k_mib_desc ar8327_mib[] = {
  34. MIB_DESC(1, 0x00, "RxBroad"),
  35. MIB_DESC(1, 0x04, "RxPause"),
  36. MIB_DESC(1, 0x08, "RxMulti"),
  37. MIB_DESC(1, 0x0c, "RxFcsErr"),
  38. MIB_DESC(1, 0x10, "RxAlignErr"),
  39. MIB_DESC(1, 0x14, "RxRunt"),
  40. MIB_DESC(1, 0x18, "RxFragment"),
  41. MIB_DESC(1, 0x1c, "Rx64Byte"),
  42. MIB_DESC(1, 0x20, "Rx128Byte"),
  43. MIB_DESC(1, 0x24, "Rx256Byte"),
  44. MIB_DESC(1, 0x28, "Rx512Byte"),
  45. MIB_DESC(1, 0x2c, "Rx1024Byte"),
  46. MIB_DESC(1, 0x30, "Rx1518Byte"),
  47. MIB_DESC(1, 0x34, "RxMaxByte"),
  48. MIB_DESC(1, 0x38, "RxTooLong"),
  49. MIB_DESC(2, 0x3c, "RxGoodByte"),
  50. MIB_DESC(2, 0x44, "RxBadByte"),
  51. MIB_DESC(1, 0x4c, "RxOverFlow"),
  52. MIB_DESC(1, 0x50, "Filtered"),
  53. MIB_DESC(1, 0x54, "TxBroad"),
  54. MIB_DESC(1, 0x58, "TxPause"),
  55. MIB_DESC(1, 0x5c, "TxMulti"),
  56. MIB_DESC(1, 0x60, "TxUnderRun"),
  57. MIB_DESC(1, 0x64, "Tx64Byte"),
  58. MIB_DESC(1, 0x68, "Tx128Byte"),
  59. MIB_DESC(1, 0x6c, "Tx256Byte"),
  60. MIB_DESC(1, 0x70, "Tx512Byte"),
  61. MIB_DESC(1, 0x74, "Tx1024Byte"),
  62. MIB_DESC(1, 0x78, "Tx1518Byte"),
  63. MIB_DESC(1, 0x7c, "TxMaxByte"),
  64. MIB_DESC(1, 0x80, "TxOverSize"),
  65. MIB_DESC(2, 0x84, "TxByte"),
  66. MIB_DESC(1, 0x8c, "TxCollision"),
  67. MIB_DESC(1, 0x90, "TxAbortCol"),
  68. MIB_DESC(1, 0x94, "TxMultiCol"),
  69. MIB_DESC(1, 0x98, "TxSingleCol"),
  70. MIB_DESC(1, 0x9c, "TxExcDefer"),
  71. MIB_DESC(1, 0xa0, "TxDefer"),
  72. MIB_DESC(1, 0xa4, "TxLateCol"),
  73. };
  74. /* The 32bit switch registers are accessed indirectly. To achieve this we need
  75. * to set the page of the register. Track the last page that was set to reduce
  76. * mdio writes
  77. */
  78. static u16 qca8k_current_page = 0xffff;
  79. static void
  80. qca8k_split_addr(u32 regaddr, u16 *r1, u16 *r2, u16 *page)
  81. {
  82. regaddr >>= 1;
  83. *r1 = regaddr & 0x1e;
  84. regaddr >>= 5;
  85. *r2 = regaddr & 0x7;
  86. regaddr >>= 3;
  87. *page = regaddr & 0x3ff;
  88. }
  89. static u32
  90. qca8k_mii_read32(struct mii_bus *bus, int phy_id, u32 regnum)
  91. {
  92. u32 val;
  93. int ret;
  94. ret = bus->read(bus, phy_id, regnum);
  95. if (ret >= 0) {
  96. val = ret;
  97. ret = bus->read(bus, phy_id, regnum + 1);
  98. val |= ret << 16;
  99. }
  100. if (ret < 0) {
  101. dev_err_ratelimited(&bus->dev,
  102. "failed to read qca8k 32bit register\n");
  103. return ret;
  104. }
  105. return val;
  106. }
  107. static void
  108. qca8k_mii_write32(struct mii_bus *bus, int phy_id, u32 regnum, u32 val)
  109. {
  110. u16 lo, hi;
  111. int ret;
  112. lo = val & 0xffff;
  113. hi = (u16)(val >> 16);
  114. ret = bus->write(bus, phy_id, regnum, lo);
  115. if (ret >= 0)
  116. ret = bus->write(bus, phy_id, regnum + 1, hi);
  117. if (ret < 0)
  118. dev_err_ratelimited(&bus->dev,
  119. "failed to write qca8k 32bit register\n");
  120. }
  121. static void
  122. qca8k_set_page(struct mii_bus *bus, u16 page)
  123. {
  124. if (page == qca8k_current_page)
  125. return;
  126. if (bus->write(bus, 0x18, 0, page) < 0)
  127. dev_err_ratelimited(&bus->dev,
  128. "failed to set qca8k page\n");
  129. qca8k_current_page = page;
  130. }
  131. static u32
  132. qca8k_read(struct qca8k_priv *priv, u32 reg)
  133. {
  134. u16 r1, r2, page;
  135. u32 val;
  136. qca8k_split_addr(reg, &r1, &r2, &page);
  137. mutex_lock_nested(&priv->bus->mdio_lock, MDIO_MUTEX_NESTED);
  138. qca8k_set_page(priv->bus, page);
  139. val = qca8k_mii_read32(priv->bus, 0x10 | r2, r1);
  140. mutex_unlock(&priv->bus->mdio_lock);
  141. return val;
  142. }
  143. static void
  144. qca8k_write(struct qca8k_priv *priv, u32 reg, u32 val)
  145. {
  146. u16 r1, r2, page;
  147. qca8k_split_addr(reg, &r1, &r2, &page);
  148. mutex_lock_nested(&priv->bus->mdio_lock, MDIO_MUTEX_NESTED);
  149. qca8k_set_page(priv->bus, page);
  150. qca8k_mii_write32(priv->bus, 0x10 | r2, r1, val);
  151. mutex_unlock(&priv->bus->mdio_lock);
  152. }
  153. static u32
  154. qca8k_rmw(struct qca8k_priv *priv, u32 reg, u32 mask, u32 val)
  155. {
  156. u16 r1, r2, page;
  157. u32 ret;
  158. qca8k_split_addr(reg, &r1, &r2, &page);
  159. mutex_lock_nested(&priv->bus->mdio_lock, MDIO_MUTEX_NESTED);
  160. qca8k_set_page(priv->bus, page);
  161. ret = qca8k_mii_read32(priv->bus, 0x10 | r2, r1);
  162. ret &= ~mask;
  163. ret |= val;
  164. qca8k_mii_write32(priv->bus, 0x10 | r2, r1, ret);
  165. mutex_unlock(&priv->bus->mdio_lock);
  166. return ret;
  167. }
  168. static void
  169. qca8k_reg_set(struct qca8k_priv *priv, u32 reg, u32 val)
  170. {
  171. qca8k_rmw(priv, reg, 0, val);
  172. }
  173. static void
  174. qca8k_reg_clear(struct qca8k_priv *priv, u32 reg, u32 val)
  175. {
  176. qca8k_rmw(priv, reg, val, 0);
  177. }
  178. static int
  179. qca8k_regmap_read(void *ctx, uint32_t reg, uint32_t *val)
  180. {
  181. struct qca8k_priv *priv = (struct qca8k_priv *)ctx;
  182. *val = qca8k_read(priv, reg);
  183. return 0;
  184. }
  185. static int
  186. qca8k_regmap_write(void *ctx, uint32_t reg, uint32_t val)
  187. {
  188. struct qca8k_priv *priv = (struct qca8k_priv *)ctx;
  189. qca8k_write(priv, reg, val);
  190. return 0;
  191. }
  192. static const struct regmap_range qca8k_readable_ranges[] = {
  193. regmap_reg_range(0x0000, 0x00e4), /* Global control */
  194. regmap_reg_range(0x0100, 0x0168), /* EEE control */
  195. regmap_reg_range(0x0200, 0x0270), /* Parser control */
  196. regmap_reg_range(0x0400, 0x0454), /* ACL */
  197. regmap_reg_range(0x0600, 0x0718), /* Lookup */
  198. regmap_reg_range(0x0800, 0x0b70), /* QM */
  199. regmap_reg_range(0x0c00, 0x0c80), /* PKT */
  200. regmap_reg_range(0x0e00, 0x0e98), /* L3 */
  201. regmap_reg_range(0x1000, 0x10ac), /* MIB - Port0 */
  202. regmap_reg_range(0x1100, 0x11ac), /* MIB - Port1 */
  203. regmap_reg_range(0x1200, 0x12ac), /* MIB - Port2 */
  204. regmap_reg_range(0x1300, 0x13ac), /* MIB - Port3 */
  205. regmap_reg_range(0x1400, 0x14ac), /* MIB - Port4 */
  206. regmap_reg_range(0x1500, 0x15ac), /* MIB - Port5 */
  207. regmap_reg_range(0x1600, 0x16ac), /* MIB - Port6 */
  208. };
  209. static struct regmap_access_table qca8k_readable_table = {
  210. .yes_ranges = qca8k_readable_ranges,
  211. .n_yes_ranges = ARRAY_SIZE(qca8k_readable_ranges),
  212. };
  213. static struct regmap_config qca8k_regmap_config = {
  214. .reg_bits = 16,
  215. .val_bits = 32,
  216. .reg_stride = 4,
  217. .max_register = 0x16ac, /* end MIB - Port6 range */
  218. .reg_read = qca8k_regmap_read,
  219. .reg_write = qca8k_regmap_write,
  220. .rd_table = &qca8k_readable_table,
  221. };
  222. static int
  223. qca8k_busy_wait(struct qca8k_priv *priv, u32 reg, u32 mask)
  224. {
  225. unsigned long timeout;
  226. timeout = jiffies + msecs_to_jiffies(20);
  227. /* loop until the busy flag has cleared */
  228. do {
  229. u32 val = qca8k_read(priv, reg);
  230. int busy = val & mask;
  231. if (!busy)
  232. break;
  233. cond_resched();
  234. } while (!time_after_eq(jiffies, timeout));
  235. return time_after_eq(jiffies, timeout);
  236. }
  237. static void
  238. qca8k_fdb_read(struct qca8k_priv *priv, struct qca8k_fdb *fdb)
  239. {
  240. u32 reg[4];
  241. int i;
  242. /* load the ARL table into an array */
  243. for (i = 0; i < 4; i++)
  244. reg[i] = qca8k_read(priv, QCA8K_REG_ATU_DATA0 + (i * 4));
  245. /* vid - 83:72 */
  246. fdb->vid = (reg[2] >> QCA8K_ATU_VID_S) & QCA8K_ATU_VID_M;
  247. /* aging - 67:64 */
  248. fdb->aging = reg[2] & QCA8K_ATU_STATUS_M;
  249. /* portmask - 54:48 */
  250. fdb->port_mask = (reg[1] >> QCA8K_ATU_PORT_S) & QCA8K_ATU_PORT_M;
  251. /* mac - 47:0 */
  252. fdb->mac[0] = (reg[1] >> QCA8K_ATU_ADDR0_S) & 0xff;
  253. fdb->mac[1] = reg[1] & 0xff;
  254. fdb->mac[2] = (reg[0] >> QCA8K_ATU_ADDR2_S) & 0xff;
  255. fdb->mac[3] = (reg[0] >> QCA8K_ATU_ADDR3_S) & 0xff;
  256. fdb->mac[4] = (reg[0] >> QCA8K_ATU_ADDR4_S) & 0xff;
  257. fdb->mac[5] = reg[0] & 0xff;
  258. }
  259. static void
  260. qca8k_fdb_write(struct qca8k_priv *priv, u16 vid, u8 port_mask, const u8 *mac,
  261. u8 aging)
  262. {
  263. u32 reg[3] = { 0 };
  264. int i;
  265. /* vid - 83:72 */
  266. reg[2] = (vid & QCA8K_ATU_VID_M) << QCA8K_ATU_VID_S;
  267. /* aging - 67:64 */
  268. reg[2] |= aging & QCA8K_ATU_STATUS_M;
  269. /* portmask - 54:48 */
  270. reg[1] = (port_mask & QCA8K_ATU_PORT_M) << QCA8K_ATU_PORT_S;
  271. /* mac - 47:0 */
  272. reg[1] |= mac[0] << QCA8K_ATU_ADDR0_S;
  273. reg[1] |= mac[1];
  274. reg[0] |= mac[2] << QCA8K_ATU_ADDR2_S;
  275. reg[0] |= mac[3] << QCA8K_ATU_ADDR3_S;
  276. reg[0] |= mac[4] << QCA8K_ATU_ADDR4_S;
  277. reg[0] |= mac[5];
  278. /* load the array into the ARL table */
  279. for (i = 0; i < 3; i++)
  280. qca8k_write(priv, QCA8K_REG_ATU_DATA0 + (i * 4), reg[i]);
  281. }
  282. static int
  283. qca8k_fdb_access(struct qca8k_priv *priv, enum qca8k_fdb_cmd cmd, int port)
  284. {
  285. u32 reg;
  286. /* Set the command and FDB index */
  287. reg = QCA8K_ATU_FUNC_BUSY;
  288. reg |= cmd;
  289. if (port >= 0) {
  290. reg |= QCA8K_ATU_FUNC_PORT_EN;
  291. reg |= (port & QCA8K_ATU_FUNC_PORT_M) << QCA8K_ATU_FUNC_PORT_S;
  292. }
  293. /* Write the function register triggering the table access */
  294. qca8k_write(priv, QCA8K_REG_ATU_FUNC, reg);
  295. /* wait for completion */
  296. if (qca8k_busy_wait(priv, QCA8K_REG_ATU_FUNC, QCA8K_ATU_FUNC_BUSY))
  297. return -1;
  298. /* Check for table full violation when adding an entry */
  299. if (cmd == QCA8K_FDB_LOAD) {
  300. reg = qca8k_read(priv, QCA8K_REG_ATU_FUNC);
  301. if (reg & QCA8K_ATU_FUNC_FULL)
  302. return -1;
  303. }
  304. return 0;
  305. }
  306. static int
  307. qca8k_fdb_next(struct qca8k_priv *priv, struct qca8k_fdb *fdb, int port)
  308. {
  309. int ret;
  310. qca8k_fdb_write(priv, fdb->vid, fdb->port_mask, fdb->mac, fdb->aging);
  311. ret = qca8k_fdb_access(priv, QCA8K_FDB_NEXT, port);
  312. if (ret >= 0)
  313. qca8k_fdb_read(priv, fdb);
  314. return ret;
  315. }
  316. static int
  317. qca8k_fdb_add(struct qca8k_priv *priv, const u8 *mac, u16 port_mask,
  318. u16 vid, u8 aging)
  319. {
  320. int ret;
  321. mutex_lock(&priv->reg_mutex);
  322. qca8k_fdb_write(priv, vid, port_mask, mac, aging);
  323. ret = qca8k_fdb_access(priv, QCA8K_FDB_LOAD, -1);
  324. mutex_unlock(&priv->reg_mutex);
  325. return ret;
  326. }
  327. static int
  328. qca8k_fdb_del(struct qca8k_priv *priv, const u8 *mac, u16 port_mask, u16 vid)
  329. {
  330. int ret;
  331. mutex_lock(&priv->reg_mutex);
  332. qca8k_fdb_write(priv, vid, port_mask, mac, 0);
  333. ret = qca8k_fdb_access(priv, QCA8K_FDB_PURGE, -1);
  334. mutex_unlock(&priv->reg_mutex);
  335. return ret;
  336. }
  337. static void
  338. qca8k_fdb_flush(struct qca8k_priv *priv)
  339. {
  340. mutex_lock(&priv->reg_mutex);
  341. qca8k_fdb_access(priv, QCA8K_FDB_FLUSH, -1);
  342. mutex_unlock(&priv->reg_mutex);
  343. }
  344. static void
  345. qca8k_mib_init(struct qca8k_priv *priv)
  346. {
  347. mutex_lock(&priv->reg_mutex);
  348. qca8k_reg_set(priv, QCA8K_REG_MIB, QCA8K_MIB_FLUSH | QCA8K_MIB_BUSY);
  349. qca8k_busy_wait(priv, QCA8K_REG_MIB, QCA8K_MIB_BUSY);
  350. qca8k_reg_set(priv, QCA8K_REG_MIB, QCA8K_MIB_CPU_KEEP);
  351. qca8k_write(priv, QCA8K_REG_MODULE_EN, QCA8K_MODULE_EN_MIB);
  352. mutex_unlock(&priv->reg_mutex);
  353. }
  354. static int
  355. qca8k_set_pad_ctrl(struct qca8k_priv *priv, int port, int mode)
  356. {
  357. u32 reg;
  358. switch (port) {
  359. case 0:
  360. reg = QCA8K_REG_PORT0_PAD_CTRL;
  361. break;
  362. case 6:
  363. reg = QCA8K_REG_PORT6_PAD_CTRL;
  364. break;
  365. default:
  366. pr_err("Can't set PAD_CTRL on port %d\n", port);
  367. return -EINVAL;
  368. }
  369. /* Configure a port to be directly connected to an external
  370. * PHY or MAC.
  371. */
  372. switch (mode) {
  373. case PHY_INTERFACE_MODE_RGMII:
  374. qca8k_write(priv, reg,
  375. QCA8K_PORT_PAD_RGMII_EN |
  376. QCA8K_PORT_PAD_RGMII_TX_DELAY(3) |
  377. QCA8K_PORT_PAD_RGMII_RX_DELAY(3));
  378. /* According to the datasheet, RGMII delay is enabled through
  379. * PORT5_PAD_CTRL for all ports, rather than individual port
  380. * registers
  381. */
  382. qca8k_write(priv, QCA8K_REG_PORT5_PAD_CTRL,
  383. QCA8K_PORT_PAD_RGMII_RX_DELAY_EN);
  384. break;
  385. case PHY_INTERFACE_MODE_SGMII:
  386. qca8k_write(priv, reg, QCA8K_PORT_PAD_SGMII_EN);
  387. break;
  388. default:
  389. pr_err("xMII mode %d not supported\n", mode);
  390. return -EINVAL;
  391. }
  392. return 0;
  393. }
  394. static void
  395. qca8k_port_set_status(struct qca8k_priv *priv, int port, int enable)
  396. {
  397. u32 mask = QCA8K_PORT_STATUS_TXMAC;
  398. /* Port 0 and 6 have no internal PHY */
  399. if ((port > 0) && (port < 6))
  400. mask |= QCA8K_PORT_STATUS_LINK_AUTO;
  401. if (enable)
  402. qca8k_reg_set(priv, QCA8K_REG_PORT_STATUS(port), mask);
  403. else
  404. qca8k_reg_clear(priv, QCA8K_REG_PORT_STATUS(port), mask);
  405. }
  406. static int
  407. qca8k_setup(struct dsa_switch *ds)
  408. {
  409. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  410. int ret, i, phy_mode = -1;
  411. /* Make sure that port 0 is the cpu port */
  412. if (!dsa_is_cpu_port(ds, 0)) {
  413. pr_err("port 0 is not the CPU port\n");
  414. return -EINVAL;
  415. }
  416. mutex_init(&priv->reg_mutex);
  417. /* Start by setting up the register mapping */
  418. priv->regmap = devm_regmap_init(ds->dev, NULL, priv,
  419. &qca8k_regmap_config);
  420. if (IS_ERR(priv->regmap))
  421. pr_warn("regmap initialization failed");
  422. /* Initialize CPU port pad mode (xMII type, delays...) */
  423. phy_mode = of_get_phy_mode(ds->ports[ds->dst->cpu_port].dn);
  424. if (phy_mode < 0) {
  425. pr_err("Can't find phy-mode for master device\n");
  426. return phy_mode;
  427. }
  428. ret = qca8k_set_pad_ctrl(priv, QCA8K_CPU_PORT, phy_mode);
  429. if (ret < 0)
  430. return ret;
  431. /* Enable CPU Port */
  432. qca8k_reg_set(priv, QCA8K_REG_GLOBAL_FW_CTRL0,
  433. QCA8K_GLOBAL_FW_CTRL0_CPU_PORT_EN);
  434. qca8k_port_set_status(priv, QCA8K_CPU_PORT, 1);
  435. priv->port_sts[QCA8K_CPU_PORT].enabled = 1;
  436. /* Enable MIB counters */
  437. qca8k_mib_init(priv);
  438. /* Enable QCA header mode on the cpu port */
  439. qca8k_write(priv, QCA8K_REG_PORT_HDR_CTRL(QCA8K_CPU_PORT),
  440. QCA8K_PORT_HDR_CTRL_ALL << QCA8K_PORT_HDR_CTRL_TX_S |
  441. QCA8K_PORT_HDR_CTRL_ALL << QCA8K_PORT_HDR_CTRL_RX_S);
  442. /* Disable forwarding by default on all ports */
  443. for (i = 0; i < QCA8K_NUM_PORTS; i++)
  444. qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(i),
  445. QCA8K_PORT_LOOKUP_MEMBER, 0);
  446. /* Disable MAC by default on all user ports */
  447. for (i = 1; i < QCA8K_NUM_PORTS; i++)
  448. if (ds->enabled_port_mask & BIT(i))
  449. qca8k_port_set_status(priv, i, 0);
  450. /* Forward all unknown frames to CPU port for Linux processing */
  451. qca8k_write(priv, QCA8K_REG_GLOBAL_FW_CTRL1,
  452. BIT(0) << QCA8K_GLOBAL_FW_CTRL1_IGMP_DP_S |
  453. BIT(0) << QCA8K_GLOBAL_FW_CTRL1_BC_DP_S |
  454. BIT(0) << QCA8K_GLOBAL_FW_CTRL1_MC_DP_S |
  455. BIT(0) << QCA8K_GLOBAL_FW_CTRL1_UC_DP_S);
  456. /* Setup connection between CPU port & user ports */
  457. for (i = 0; i < DSA_MAX_PORTS; i++) {
  458. /* CPU port gets connected to all user ports of the switch */
  459. if (dsa_is_cpu_port(ds, i)) {
  460. qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(QCA8K_CPU_PORT),
  461. QCA8K_PORT_LOOKUP_MEMBER,
  462. ds->enabled_port_mask);
  463. }
  464. /* Invividual user ports get connected to CPU port only */
  465. if (ds->enabled_port_mask & BIT(i)) {
  466. int shift = 16 * (i % 2);
  467. qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(i),
  468. QCA8K_PORT_LOOKUP_MEMBER,
  469. BIT(QCA8K_CPU_PORT));
  470. /* Enable ARP Auto-learning by default */
  471. qca8k_reg_set(priv, QCA8K_PORT_LOOKUP_CTRL(i),
  472. QCA8K_PORT_LOOKUP_LEARN);
  473. /* For port based vlans to work we need to set the
  474. * default egress vid
  475. */
  476. qca8k_rmw(priv, QCA8K_EGRESS_VLAN(i),
  477. 0xffff << shift, 1 << shift);
  478. qca8k_write(priv, QCA8K_REG_PORT_VLAN_CTRL0(i),
  479. QCA8K_PORT_VLAN_CVID(1) |
  480. QCA8K_PORT_VLAN_SVID(1));
  481. }
  482. }
  483. /* Flush the FDB table */
  484. qca8k_fdb_flush(priv);
  485. return 0;
  486. }
  487. static int
  488. qca8k_phy_read(struct dsa_switch *ds, int phy, int regnum)
  489. {
  490. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  491. return mdiobus_read(priv->bus, phy, regnum);
  492. }
  493. static int
  494. qca8k_phy_write(struct dsa_switch *ds, int phy, int regnum, u16 val)
  495. {
  496. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  497. return mdiobus_write(priv->bus, phy, regnum, val);
  498. }
  499. static void
  500. qca8k_get_strings(struct dsa_switch *ds, int port, uint8_t *data)
  501. {
  502. int i;
  503. for (i = 0; i < ARRAY_SIZE(ar8327_mib); i++)
  504. strncpy(data + i * ETH_GSTRING_LEN, ar8327_mib[i].name,
  505. ETH_GSTRING_LEN);
  506. }
  507. static void
  508. qca8k_get_ethtool_stats(struct dsa_switch *ds, int port,
  509. uint64_t *data)
  510. {
  511. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  512. const struct qca8k_mib_desc *mib;
  513. u32 reg, i;
  514. u64 hi;
  515. for (i = 0; i < ARRAY_SIZE(ar8327_mib); i++) {
  516. mib = &ar8327_mib[i];
  517. reg = QCA8K_PORT_MIB_COUNTER(port) + mib->offset;
  518. data[i] = qca8k_read(priv, reg);
  519. if (mib->size == 2) {
  520. hi = qca8k_read(priv, reg + 4);
  521. data[i] |= hi << 32;
  522. }
  523. }
  524. }
  525. static int
  526. qca8k_get_sset_count(struct dsa_switch *ds)
  527. {
  528. return ARRAY_SIZE(ar8327_mib);
  529. }
  530. static void
  531. qca8k_eee_enable_set(struct dsa_switch *ds, int port, bool enable)
  532. {
  533. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  534. u32 lpi_en = QCA8K_REG_EEE_CTRL_LPI_EN(port);
  535. u32 reg;
  536. mutex_lock(&priv->reg_mutex);
  537. reg = qca8k_read(priv, QCA8K_REG_EEE_CTRL);
  538. if (enable)
  539. reg |= lpi_en;
  540. else
  541. reg &= ~lpi_en;
  542. qca8k_write(priv, QCA8K_REG_EEE_CTRL, reg);
  543. mutex_unlock(&priv->reg_mutex);
  544. }
  545. static int
  546. qca8k_eee_init(struct dsa_switch *ds, int port,
  547. struct phy_device *phy)
  548. {
  549. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  550. struct ethtool_eee *p = &priv->port_sts[port].eee;
  551. int ret;
  552. p->supported = (SUPPORTED_1000baseT_Full | SUPPORTED_100baseT_Full);
  553. ret = phy_init_eee(phy, 0);
  554. if (ret)
  555. return ret;
  556. qca8k_eee_enable_set(ds, port, true);
  557. return 0;
  558. }
  559. static int
  560. qca8k_set_eee(struct dsa_switch *ds, int port,
  561. struct phy_device *phydev,
  562. struct ethtool_eee *e)
  563. {
  564. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  565. struct ethtool_eee *p = &priv->port_sts[port].eee;
  566. int ret = 0;
  567. p->eee_enabled = e->eee_enabled;
  568. if (e->eee_enabled) {
  569. p->eee_enabled = qca8k_eee_init(ds, port, phydev);
  570. if (!p->eee_enabled)
  571. ret = -EOPNOTSUPP;
  572. }
  573. qca8k_eee_enable_set(ds, port, p->eee_enabled);
  574. return ret;
  575. }
  576. static int
  577. qca8k_get_eee(struct dsa_switch *ds, int port,
  578. struct ethtool_eee *e)
  579. {
  580. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  581. struct ethtool_eee *p = &priv->port_sts[port].eee;
  582. struct net_device *netdev = ds->ports[port].netdev;
  583. int ret;
  584. ret = phy_ethtool_get_eee(netdev->phydev, p);
  585. if (!ret)
  586. e->eee_active =
  587. !!(p->supported & p->advertised & p->lp_advertised);
  588. else
  589. e->eee_active = 0;
  590. e->eee_enabled = p->eee_enabled;
  591. return ret;
  592. }
  593. static void
  594. qca8k_port_stp_state_set(struct dsa_switch *ds, int port, u8 state)
  595. {
  596. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  597. u32 stp_state;
  598. switch (state) {
  599. case BR_STATE_DISABLED:
  600. stp_state = QCA8K_PORT_LOOKUP_STATE_DISABLED;
  601. break;
  602. case BR_STATE_BLOCKING:
  603. stp_state = QCA8K_PORT_LOOKUP_STATE_BLOCKING;
  604. break;
  605. case BR_STATE_LISTENING:
  606. stp_state = QCA8K_PORT_LOOKUP_STATE_LISTENING;
  607. break;
  608. case BR_STATE_LEARNING:
  609. stp_state = QCA8K_PORT_LOOKUP_STATE_LEARNING;
  610. break;
  611. case BR_STATE_FORWARDING:
  612. default:
  613. stp_state = QCA8K_PORT_LOOKUP_STATE_FORWARD;
  614. break;
  615. }
  616. qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(port),
  617. QCA8K_PORT_LOOKUP_STATE_MASK, stp_state);
  618. }
  619. static int
  620. qca8k_port_bridge_join(struct dsa_switch *ds, int port,
  621. struct net_device *bridge)
  622. {
  623. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  624. int port_mask = BIT(QCA8K_CPU_PORT);
  625. int i;
  626. priv->port_sts[port].bridge_dev = bridge;
  627. for (i = 1; i < QCA8K_NUM_PORTS; i++) {
  628. if (priv->port_sts[i].bridge_dev != bridge)
  629. continue;
  630. /* Add this port to the portvlan mask of the other ports
  631. * in the bridge
  632. */
  633. qca8k_reg_set(priv,
  634. QCA8K_PORT_LOOKUP_CTRL(i),
  635. BIT(port));
  636. if (i != port)
  637. port_mask |= BIT(i);
  638. }
  639. /* Add all other ports to this ports portvlan mask */
  640. qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(port),
  641. QCA8K_PORT_LOOKUP_MEMBER, port_mask);
  642. return 0;
  643. }
  644. static void
  645. qca8k_port_bridge_leave(struct dsa_switch *ds, int port)
  646. {
  647. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  648. int i;
  649. for (i = 1; i < QCA8K_NUM_PORTS; i++) {
  650. if (priv->port_sts[i].bridge_dev !=
  651. priv->port_sts[port].bridge_dev)
  652. continue;
  653. /* Remove this port to the portvlan mask of the other ports
  654. * in the bridge
  655. */
  656. qca8k_reg_clear(priv,
  657. QCA8K_PORT_LOOKUP_CTRL(i),
  658. BIT(port));
  659. }
  660. priv->port_sts[port].bridge_dev = NULL;
  661. /* Set the cpu port to be the only one in the portvlan mask of
  662. * this port
  663. */
  664. qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(port),
  665. QCA8K_PORT_LOOKUP_MEMBER, BIT(QCA8K_CPU_PORT));
  666. }
  667. static int
  668. qca8k_port_enable(struct dsa_switch *ds, int port,
  669. struct phy_device *phy)
  670. {
  671. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  672. qca8k_port_set_status(priv, port, 1);
  673. priv->port_sts[port].enabled = 1;
  674. return 0;
  675. }
  676. static void
  677. qca8k_port_disable(struct dsa_switch *ds, int port,
  678. struct phy_device *phy)
  679. {
  680. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  681. qca8k_port_set_status(priv, port, 0);
  682. priv->port_sts[port].enabled = 0;
  683. }
  684. static int
  685. qca8k_port_fdb_insert(struct qca8k_priv *priv, const u8 *addr,
  686. u16 port_mask, u16 vid)
  687. {
  688. /* Set the vid to the port vlan id if no vid is set */
  689. if (!vid)
  690. vid = 1;
  691. return qca8k_fdb_add(priv, addr, port_mask, vid,
  692. QCA8K_ATU_STATUS_STATIC);
  693. }
  694. static int
  695. qca8k_port_fdb_prepare(struct dsa_switch *ds, int port,
  696. const struct switchdev_obj_port_fdb *fdb,
  697. struct switchdev_trans *trans)
  698. {
  699. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  700. /* The FDB table for static and auto learned entries is the same. We
  701. * need to reserve an entry with no port_mask set to make sure that
  702. * when port_fdb_add is called an entry is still available. Otherwise
  703. * the last free entry might have been used up by auto learning
  704. */
  705. return qca8k_port_fdb_insert(priv, fdb->addr, 0, fdb->vid);
  706. }
  707. static void
  708. qca8k_port_fdb_add(struct dsa_switch *ds, int port,
  709. const struct switchdev_obj_port_fdb *fdb,
  710. struct switchdev_trans *trans)
  711. {
  712. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  713. u16 port_mask = BIT(port);
  714. /* Update the FDB entry adding the port_mask */
  715. qca8k_port_fdb_insert(priv, fdb->addr, port_mask, fdb->vid);
  716. }
  717. static int
  718. qca8k_port_fdb_del(struct dsa_switch *ds, int port,
  719. const struct switchdev_obj_port_fdb *fdb)
  720. {
  721. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  722. u16 port_mask = BIT(port);
  723. u16 vid = fdb->vid;
  724. if (!vid)
  725. vid = 1;
  726. return qca8k_fdb_del(priv, fdb->addr, port_mask, vid);
  727. }
  728. static int
  729. qca8k_port_fdb_dump(struct dsa_switch *ds, int port,
  730. struct switchdev_obj_port_fdb *fdb,
  731. int (*cb)(struct switchdev_obj *obj))
  732. {
  733. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  734. struct qca8k_fdb _fdb = { 0 };
  735. int cnt = QCA8K_NUM_FDB_RECORDS;
  736. int ret = 0;
  737. mutex_lock(&priv->reg_mutex);
  738. while (cnt-- && !qca8k_fdb_next(priv, &_fdb, port)) {
  739. if (!_fdb.aging)
  740. break;
  741. ether_addr_copy(fdb->addr, _fdb.mac);
  742. fdb->vid = _fdb.vid;
  743. if (_fdb.aging == QCA8K_ATU_STATUS_STATIC)
  744. fdb->ndm_state = NUD_NOARP;
  745. else
  746. fdb->ndm_state = NUD_REACHABLE;
  747. ret = cb(&fdb->obj);
  748. if (ret)
  749. break;
  750. }
  751. mutex_unlock(&priv->reg_mutex);
  752. return 0;
  753. }
  754. static enum dsa_tag_protocol
  755. qca8k_get_tag_protocol(struct dsa_switch *ds)
  756. {
  757. return DSA_TAG_PROTO_QCA;
  758. }
  759. static struct dsa_switch_ops qca8k_switch_ops = {
  760. .get_tag_protocol = qca8k_get_tag_protocol,
  761. .setup = qca8k_setup,
  762. .get_strings = qca8k_get_strings,
  763. .phy_read = qca8k_phy_read,
  764. .phy_write = qca8k_phy_write,
  765. .get_ethtool_stats = qca8k_get_ethtool_stats,
  766. .get_sset_count = qca8k_get_sset_count,
  767. .get_eee = qca8k_get_eee,
  768. .set_eee = qca8k_set_eee,
  769. .port_enable = qca8k_port_enable,
  770. .port_disable = qca8k_port_disable,
  771. .port_stp_state_set = qca8k_port_stp_state_set,
  772. .port_bridge_join = qca8k_port_bridge_join,
  773. .port_bridge_leave = qca8k_port_bridge_leave,
  774. .port_fdb_prepare = qca8k_port_fdb_prepare,
  775. .port_fdb_add = qca8k_port_fdb_add,
  776. .port_fdb_del = qca8k_port_fdb_del,
  777. .port_fdb_dump = qca8k_port_fdb_dump,
  778. };
  779. static int
  780. qca8k_sw_probe(struct mdio_device *mdiodev)
  781. {
  782. struct qca8k_priv *priv;
  783. u32 id;
  784. /* allocate the private data struct so that we can probe the switches
  785. * ID register
  786. */
  787. priv = devm_kzalloc(&mdiodev->dev, sizeof(*priv), GFP_KERNEL);
  788. if (!priv)
  789. return -ENOMEM;
  790. priv->bus = mdiodev->bus;
  791. /* read the switches ID register */
  792. id = qca8k_read(priv, QCA8K_REG_MASK_CTRL);
  793. id >>= QCA8K_MASK_CTRL_ID_S;
  794. id &= QCA8K_MASK_CTRL_ID_M;
  795. if (id != QCA8K_ID_QCA8337)
  796. return -ENODEV;
  797. priv->ds = devm_kzalloc(&mdiodev->dev, sizeof(*priv->ds), GFP_KERNEL);
  798. if (!priv->ds)
  799. return -ENOMEM;
  800. priv->ds->priv = priv;
  801. priv->ds->dev = &mdiodev->dev;
  802. priv->ds->ops = &qca8k_switch_ops;
  803. mutex_init(&priv->reg_mutex);
  804. dev_set_drvdata(&mdiodev->dev, priv);
  805. return dsa_register_switch(priv->ds, priv->ds->dev->of_node);
  806. }
  807. static void
  808. qca8k_sw_remove(struct mdio_device *mdiodev)
  809. {
  810. struct qca8k_priv *priv = dev_get_drvdata(&mdiodev->dev);
  811. int i;
  812. for (i = 0; i < QCA8K_NUM_PORTS; i++)
  813. qca8k_port_set_status(priv, i, 0);
  814. dsa_unregister_switch(priv->ds);
  815. }
  816. #ifdef CONFIG_PM_SLEEP
  817. static void
  818. qca8k_set_pm(struct qca8k_priv *priv, int enable)
  819. {
  820. int i;
  821. for (i = 0; i < QCA8K_NUM_PORTS; i++) {
  822. if (!priv->port_sts[i].enabled)
  823. continue;
  824. qca8k_port_set_status(priv, i, enable);
  825. }
  826. }
  827. static int qca8k_suspend(struct device *dev)
  828. {
  829. struct platform_device *pdev = to_platform_device(dev);
  830. struct qca8k_priv *priv = platform_get_drvdata(pdev);
  831. qca8k_set_pm(priv, 0);
  832. return dsa_switch_suspend(priv->ds);
  833. }
  834. static int qca8k_resume(struct device *dev)
  835. {
  836. struct platform_device *pdev = to_platform_device(dev);
  837. struct qca8k_priv *priv = platform_get_drvdata(pdev);
  838. qca8k_set_pm(priv, 1);
  839. return dsa_switch_resume(priv->ds);
  840. }
  841. #endif /* CONFIG_PM_SLEEP */
  842. static SIMPLE_DEV_PM_OPS(qca8k_pm_ops,
  843. qca8k_suspend, qca8k_resume);
  844. static const struct of_device_id qca8k_of_match[] = {
  845. { .compatible = "qca,qca8337" },
  846. { /* sentinel */ },
  847. };
  848. static struct mdio_driver qca8kmdio_driver = {
  849. .probe = qca8k_sw_probe,
  850. .remove = qca8k_sw_remove,
  851. .mdiodrv.driver = {
  852. .name = "qca8k",
  853. .of_match_table = qca8k_of_match,
  854. .pm = &qca8k_pm_ops,
  855. },
  856. };
  857. mdio_module_driver(qca8kmdio_driver);
  858. MODULE_AUTHOR("Mathieu Olivari, John Crispin <john@phrozen.org>");
  859. MODULE_DESCRIPTION("Driver for QCA8K ethernet switch family");
  860. MODULE_LICENSE("GPL v2");
  861. MODULE_ALIAS("platform:qca8k");