sdhci.c 97 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742
  1. /*
  2. * linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
  3. *
  4. * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or (at
  9. * your option) any later version.
  10. *
  11. * Thanks to the following companies for their support:
  12. *
  13. * - JMicron (hardware and technical support)
  14. */
  15. #include <linux/delay.h>
  16. #include <linux/highmem.h>
  17. #include <linux/io.h>
  18. #include <linux/module.h>
  19. #include <linux/dma-mapping.h>
  20. #include <linux/slab.h>
  21. #include <linux/scatterlist.h>
  22. #include <linux/regulator/consumer.h>
  23. #include <linux/pm_runtime.h>
  24. #include <linux/leds.h>
  25. #include <linux/mmc/mmc.h>
  26. #include <linux/mmc/host.h>
  27. #include <linux/mmc/card.h>
  28. #include <linux/mmc/sdio.h>
  29. #include <linux/mmc/slot-gpio.h>
  30. #include "sdhci.h"
  31. #define DRIVER_NAME "sdhci"
  32. #define DBG(f, x...) \
  33. pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
  34. #define MAX_TUNING_LOOP 40
  35. static unsigned int debug_quirks = 0;
  36. static unsigned int debug_quirks2;
  37. static void sdhci_finish_data(struct sdhci_host *);
  38. static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
  39. static void sdhci_dumpregs(struct sdhci_host *host)
  40. {
  41. pr_err(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
  42. mmc_hostname(host->mmc));
  43. pr_err(DRIVER_NAME ": Sys addr: 0x%08x | Version: 0x%08x\n",
  44. sdhci_readl(host, SDHCI_DMA_ADDRESS),
  45. sdhci_readw(host, SDHCI_HOST_VERSION));
  46. pr_err(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt: 0x%08x\n",
  47. sdhci_readw(host, SDHCI_BLOCK_SIZE),
  48. sdhci_readw(host, SDHCI_BLOCK_COUNT));
  49. pr_err(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
  50. sdhci_readl(host, SDHCI_ARGUMENT),
  51. sdhci_readw(host, SDHCI_TRANSFER_MODE));
  52. pr_err(DRIVER_NAME ": Present: 0x%08x | Host ctl: 0x%08x\n",
  53. sdhci_readl(host, SDHCI_PRESENT_STATE),
  54. sdhci_readb(host, SDHCI_HOST_CONTROL));
  55. pr_err(DRIVER_NAME ": Power: 0x%08x | Blk gap: 0x%08x\n",
  56. sdhci_readb(host, SDHCI_POWER_CONTROL),
  57. sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
  58. pr_err(DRIVER_NAME ": Wake-up: 0x%08x | Clock: 0x%08x\n",
  59. sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
  60. sdhci_readw(host, SDHCI_CLOCK_CONTROL));
  61. pr_err(DRIVER_NAME ": Timeout: 0x%08x | Int stat: 0x%08x\n",
  62. sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
  63. sdhci_readl(host, SDHCI_INT_STATUS));
  64. pr_err(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
  65. sdhci_readl(host, SDHCI_INT_ENABLE),
  66. sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
  67. pr_err(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
  68. sdhci_readw(host, SDHCI_ACMD12_ERR),
  69. sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
  70. pr_err(DRIVER_NAME ": Caps: 0x%08x | Caps_1: 0x%08x\n",
  71. sdhci_readl(host, SDHCI_CAPABILITIES),
  72. sdhci_readl(host, SDHCI_CAPABILITIES_1));
  73. pr_err(DRIVER_NAME ": Cmd: 0x%08x | Max curr: 0x%08x\n",
  74. sdhci_readw(host, SDHCI_COMMAND),
  75. sdhci_readl(host, SDHCI_MAX_CURRENT));
  76. pr_err(DRIVER_NAME ": Host ctl2: 0x%08x\n",
  77. sdhci_readw(host, SDHCI_HOST_CONTROL2));
  78. if (host->flags & SDHCI_USE_ADMA) {
  79. if (host->flags & SDHCI_USE_64_BIT_DMA)
  80. pr_err(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x%08x\n",
  81. readl(host->ioaddr + SDHCI_ADMA_ERROR),
  82. readl(host->ioaddr + SDHCI_ADMA_ADDRESS_HI),
  83. readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
  84. else
  85. pr_err(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
  86. readl(host->ioaddr + SDHCI_ADMA_ERROR),
  87. readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
  88. }
  89. pr_err(DRIVER_NAME ": ===========================================\n");
  90. }
  91. /*****************************************************************************\
  92. * *
  93. * Low level functions *
  94. * *
  95. \*****************************************************************************/
  96. static inline bool sdhci_data_line_cmd(struct mmc_command *cmd)
  97. {
  98. return cmd->data || cmd->flags & MMC_RSP_BUSY;
  99. }
  100. static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
  101. {
  102. u32 present;
  103. if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
  104. !mmc_card_is_removable(host->mmc))
  105. return;
  106. if (enable) {
  107. present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
  108. SDHCI_CARD_PRESENT;
  109. host->ier |= present ? SDHCI_INT_CARD_REMOVE :
  110. SDHCI_INT_CARD_INSERT;
  111. } else {
  112. host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
  113. }
  114. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  115. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  116. }
  117. static void sdhci_enable_card_detection(struct sdhci_host *host)
  118. {
  119. sdhci_set_card_detection(host, true);
  120. }
  121. static void sdhci_disable_card_detection(struct sdhci_host *host)
  122. {
  123. sdhci_set_card_detection(host, false);
  124. }
  125. static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
  126. {
  127. if (host->bus_on)
  128. return;
  129. host->bus_on = true;
  130. pm_runtime_get_noresume(host->mmc->parent);
  131. }
  132. static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
  133. {
  134. if (!host->bus_on)
  135. return;
  136. host->bus_on = false;
  137. pm_runtime_put_noidle(host->mmc->parent);
  138. }
  139. void sdhci_reset(struct sdhci_host *host, u8 mask)
  140. {
  141. unsigned long timeout;
  142. sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
  143. if (mask & SDHCI_RESET_ALL) {
  144. host->clock = 0;
  145. /* Reset-all turns off SD Bus Power */
  146. if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
  147. sdhci_runtime_pm_bus_off(host);
  148. }
  149. /* Wait max 100 ms */
  150. timeout = 100;
  151. /* hw clears the bit when it's done */
  152. while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
  153. if (timeout == 0) {
  154. pr_err("%s: Reset 0x%x never completed.\n",
  155. mmc_hostname(host->mmc), (int)mask);
  156. sdhci_dumpregs(host);
  157. return;
  158. }
  159. timeout--;
  160. mdelay(1);
  161. }
  162. }
  163. EXPORT_SYMBOL_GPL(sdhci_reset);
  164. static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
  165. {
  166. if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
  167. struct mmc_host *mmc = host->mmc;
  168. if (!mmc->ops->get_cd(mmc))
  169. return;
  170. }
  171. host->ops->reset(host, mask);
  172. if (mask & SDHCI_RESET_ALL) {
  173. if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
  174. if (host->ops->enable_dma)
  175. host->ops->enable_dma(host);
  176. }
  177. /* Resetting the controller clears many */
  178. host->preset_enabled = false;
  179. }
  180. }
  181. static void sdhci_init(struct sdhci_host *host, int soft)
  182. {
  183. struct mmc_host *mmc = host->mmc;
  184. if (soft)
  185. sdhci_do_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
  186. else
  187. sdhci_do_reset(host, SDHCI_RESET_ALL);
  188. host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
  189. SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
  190. SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
  191. SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
  192. SDHCI_INT_RESPONSE;
  193. if (host->tuning_mode == SDHCI_TUNING_MODE_2 ||
  194. host->tuning_mode == SDHCI_TUNING_MODE_3)
  195. host->ier |= SDHCI_INT_RETUNE;
  196. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  197. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  198. if (soft) {
  199. /* force clock reconfiguration */
  200. host->clock = 0;
  201. mmc->ops->set_ios(mmc, &mmc->ios);
  202. }
  203. }
  204. static void sdhci_reinit(struct sdhci_host *host)
  205. {
  206. sdhci_init(host, 0);
  207. sdhci_enable_card_detection(host);
  208. }
  209. static void __sdhci_led_activate(struct sdhci_host *host)
  210. {
  211. u8 ctrl;
  212. ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
  213. ctrl |= SDHCI_CTRL_LED;
  214. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  215. }
  216. static void __sdhci_led_deactivate(struct sdhci_host *host)
  217. {
  218. u8 ctrl;
  219. ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
  220. ctrl &= ~SDHCI_CTRL_LED;
  221. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  222. }
  223. #if IS_REACHABLE(CONFIG_LEDS_CLASS)
  224. static void sdhci_led_control(struct led_classdev *led,
  225. enum led_brightness brightness)
  226. {
  227. struct sdhci_host *host = container_of(led, struct sdhci_host, led);
  228. unsigned long flags;
  229. spin_lock_irqsave(&host->lock, flags);
  230. if (host->runtime_suspended)
  231. goto out;
  232. if (brightness == LED_OFF)
  233. __sdhci_led_deactivate(host);
  234. else
  235. __sdhci_led_activate(host);
  236. out:
  237. spin_unlock_irqrestore(&host->lock, flags);
  238. }
  239. static int sdhci_led_register(struct sdhci_host *host)
  240. {
  241. struct mmc_host *mmc = host->mmc;
  242. snprintf(host->led_name, sizeof(host->led_name),
  243. "%s::", mmc_hostname(mmc));
  244. host->led.name = host->led_name;
  245. host->led.brightness = LED_OFF;
  246. host->led.default_trigger = mmc_hostname(mmc);
  247. host->led.brightness_set = sdhci_led_control;
  248. return led_classdev_register(mmc_dev(mmc), &host->led);
  249. }
  250. static void sdhci_led_unregister(struct sdhci_host *host)
  251. {
  252. led_classdev_unregister(&host->led);
  253. }
  254. static inline void sdhci_led_activate(struct sdhci_host *host)
  255. {
  256. }
  257. static inline void sdhci_led_deactivate(struct sdhci_host *host)
  258. {
  259. }
  260. #else
  261. static inline int sdhci_led_register(struct sdhci_host *host)
  262. {
  263. return 0;
  264. }
  265. static inline void sdhci_led_unregister(struct sdhci_host *host)
  266. {
  267. }
  268. static inline void sdhci_led_activate(struct sdhci_host *host)
  269. {
  270. __sdhci_led_activate(host);
  271. }
  272. static inline void sdhci_led_deactivate(struct sdhci_host *host)
  273. {
  274. __sdhci_led_deactivate(host);
  275. }
  276. #endif
  277. /*****************************************************************************\
  278. * *
  279. * Core functions *
  280. * *
  281. \*****************************************************************************/
  282. static void sdhci_read_block_pio(struct sdhci_host *host)
  283. {
  284. unsigned long flags;
  285. size_t blksize, len, chunk;
  286. u32 uninitialized_var(scratch);
  287. u8 *buf;
  288. DBG("PIO reading\n");
  289. blksize = host->data->blksz;
  290. chunk = 0;
  291. local_irq_save(flags);
  292. while (blksize) {
  293. BUG_ON(!sg_miter_next(&host->sg_miter));
  294. len = min(host->sg_miter.length, blksize);
  295. blksize -= len;
  296. host->sg_miter.consumed = len;
  297. buf = host->sg_miter.addr;
  298. while (len) {
  299. if (chunk == 0) {
  300. scratch = sdhci_readl(host, SDHCI_BUFFER);
  301. chunk = 4;
  302. }
  303. *buf = scratch & 0xFF;
  304. buf++;
  305. scratch >>= 8;
  306. chunk--;
  307. len--;
  308. }
  309. }
  310. sg_miter_stop(&host->sg_miter);
  311. local_irq_restore(flags);
  312. }
  313. static void sdhci_write_block_pio(struct sdhci_host *host)
  314. {
  315. unsigned long flags;
  316. size_t blksize, len, chunk;
  317. u32 scratch;
  318. u8 *buf;
  319. DBG("PIO writing\n");
  320. blksize = host->data->blksz;
  321. chunk = 0;
  322. scratch = 0;
  323. local_irq_save(flags);
  324. while (blksize) {
  325. BUG_ON(!sg_miter_next(&host->sg_miter));
  326. len = min(host->sg_miter.length, blksize);
  327. blksize -= len;
  328. host->sg_miter.consumed = len;
  329. buf = host->sg_miter.addr;
  330. while (len) {
  331. scratch |= (u32)*buf << (chunk * 8);
  332. buf++;
  333. chunk++;
  334. len--;
  335. if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
  336. sdhci_writel(host, scratch, SDHCI_BUFFER);
  337. chunk = 0;
  338. scratch = 0;
  339. }
  340. }
  341. }
  342. sg_miter_stop(&host->sg_miter);
  343. local_irq_restore(flags);
  344. }
  345. static void sdhci_transfer_pio(struct sdhci_host *host)
  346. {
  347. u32 mask;
  348. if (host->blocks == 0)
  349. return;
  350. if (host->data->flags & MMC_DATA_READ)
  351. mask = SDHCI_DATA_AVAILABLE;
  352. else
  353. mask = SDHCI_SPACE_AVAILABLE;
  354. /*
  355. * Some controllers (JMicron JMB38x) mess up the buffer bits
  356. * for transfers < 4 bytes. As long as it is just one block,
  357. * we can ignore the bits.
  358. */
  359. if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
  360. (host->data->blocks == 1))
  361. mask = ~0;
  362. while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
  363. if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
  364. udelay(100);
  365. if (host->data->flags & MMC_DATA_READ)
  366. sdhci_read_block_pio(host);
  367. else
  368. sdhci_write_block_pio(host);
  369. host->blocks--;
  370. if (host->blocks == 0)
  371. break;
  372. }
  373. DBG("PIO transfer complete.\n");
  374. }
  375. static int sdhci_pre_dma_transfer(struct sdhci_host *host,
  376. struct mmc_data *data, int cookie)
  377. {
  378. int sg_count;
  379. /*
  380. * If the data buffers are already mapped, return the previous
  381. * dma_map_sg() result.
  382. */
  383. if (data->host_cookie == COOKIE_PRE_MAPPED)
  384. return data->sg_count;
  385. sg_count = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
  386. data->flags & MMC_DATA_WRITE ?
  387. DMA_TO_DEVICE : DMA_FROM_DEVICE);
  388. if (sg_count == 0)
  389. return -ENOSPC;
  390. data->sg_count = sg_count;
  391. data->host_cookie = cookie;
  392. return sg_count;
  393. }
  394. static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
  395. {
  396. local_irq_save(*flags);
  397. return kmap_atomic(sg_page(sg)) + sg->offset;
  398. }
  399. static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
  400. {
  401. kunmap_atomic(buffer);
  402. local_irq_restore(*flags);
  403. }
  404. static void sdhci_adma_write_desc(struct sdhci_host *host, void *desc,
  405. dma_addr_t addr, int len, unsigned cmd)
  406. {
  407. struct sdhci_adma2_64_desc *dma_desc = desc;
  408. /* 32-bit and 64-bit descriptors have these members in same position */
  409. dma_desc->cmd = cpu_to_le16(cmd);
  410. dma_desc->len = cpu_to_le16(len);
  411. dma_desc->addr_lo = cpu_to_le32((u32)addr);
  412. if (host->flags & SDHCI_USE_64_BIT_DMA)
  413. dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32);
  414. }
  415. static void sdhci_adma_mark_end(void *desc)
  416. {
  417. struct sdhci_adma2_64_desc *dma_desc = desc;
  418. /* 32-bit and 64-bit descriptors have 'cmd' in same position */
  419. dma_desc->cmd |= cpu_to_le16(ADMA2_END);
  420. }
  421. static void sdhci_adma_table_pre(struct sdhci_host *host,
  422. struct mmc_data *data, int sg_count)
  423. {
  424. struct scatterlist *sg;
  425. unsigned long flags;
  426. dma_addr_t addr, align_addr;
  427. void *desc, *align;
  428. char *buffer;
  429. int len, offset, i;
  430. /*
  431. * The spec does not specify endianness of descriptor table.
  432. * We currently guess that it is LE.
  433. */
  434. host->sg_count = sg_count;
  435. desc = host->adma_table;
  436. align = host->align_buffer;
  437. align_addr = host->align_addr;
  438. for_each_sg(data->sg, sg, host->sg_count, i) {
  439. addr = sg_dma_address(sg);
  440. len = sg_dma_len(sg);
  441. /*
  442. * The SDHCI specification states that ADMA addresses must
  443. * be 32-bit aligned. If they aren't, then we use a bounce
  444. * buffer for the (up to three) bytes that screw up the
  445. * alignment.
  446. */
  447. offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) &
  448. SDHCI_ADMA2_MASK;
  449. if (offset) {
  450. if (data->flags & MMC_DATA_WRITE) {
  451. buffer = sdhci_kmap_atomic(sg, &flags);
  452. memcpy(align, buffer, offset);
  453. sdhci_kunmap_atomic(buffer, &flags);
  454. }
  455. /* tran, valid */
  456. sdhci_adma_write_desc(host, desc, align_addr, offset,
  457. ADMA2_TRAN_VALID);
  458. BUG_ON(offset > 65536);
  459. align += SDHCI_ADMA2_ALIGN;
  460. align_addr += SDHCI_ADMA2_ALIGN;
  461. desc += host->desc_sz;
  462. addr += offset;
  463. len -= offset;
  464. }
  465. BUG_ON(len > 65536);
  466. if (len) {
  467. /* tran, valid */
  468. sdhci_adma_write_desc(host, desc, addr, len,
  469. ADMA2_TRAN_VALID);
  470. desc += host->desc_sz;
  471. }
  472. /*
  473. * If this triggers then we have a calculation bug
  474. * somewhere. :/
  475. */
  476. WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
  477. }
  478. if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
  479. /* Mark the last descriptor as the terminating descriptor */
  480. if (desc != host->adma_table) {
  481. desc -= host->desc_sz;
  482. sdhci_adma_mark_end(desc);
  483. }
  484. } else {
  485. /* Add a terminating entry - nop, end, valid */
  486. sdhci_adma_write_desc(host, desc, 0, 0, ADMA2_NOP_END_VALID);
  487. }
  488. }
  489. static void sdhci_adma_table_post(struct sdhci_host *host,
  490. struct mmc_data *data)
  491. {
  492. struct scatterlist *sg;
  493. int i, size;
  494. void *align;
  495. char *buffer;
  496. unsigned long flags;
  497. if (data->flags & MMC_DATA_READ) {
  498. bool has_unaligned = false;
  499. /* Do a quick scan of the SG list for any unaligned mappings */
  500. for_each_sg(data->sg, sg, host->sg_count, i)
  501. if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
  502. has_unaligned = true;
  503. break;
  504. }
  505. if (has_unaligned) {
  506. dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
  507. data->sg_len, DMA_FROM_DEVICE);
  508. align = host->align_buffer;
  509. for_each_sg(data->sg, sg, host->sg_count, i) {
  510. if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
  511. size = SDHCI_ADMA2_ALIGN -
  512. (sg_dma_address(sg) & SDHCI_ADMA2_MASK);
  513. buffer = sdhci_kmap_atomic(sg, &flags);
  514. memcpy(buffer, align, size);
  515. sdhci_kunmap_atomic(buffer, &flags);
  516. align += SDHCI_ADMA2_ALIGN;
  517. }
  518. }
  519. }
  520. }
  521. }
  522. static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
  523. {
  524. u8 count;
  525. struct mmc_data *data = cmd->data;
  526. unsigned target_timeout, current_timeout;
  527. /*
  528. * If the host controller provides us with an incorrect timeout
  529. * value, just skip the check and use 0xE. The hardware may take
  530. * longer to time out, but that's much better than having a too-short
  531. * timeout value.
  532. */
  533. if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
  534. return 0xE;
  535. /* Unspecified timeout, assume max */
  536. if (!data && !cmd->busy_timeout)
  537. return 0xE;
  538. /* timeout in us */
  539. if (!data)
  540. target_timeout = cmd->busy_timeout * 1000;
  541. else {
  542. target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
  543. if (host->clock && data->timeout_clks) {
  544. unsigned long long val;
  545. /*
  546. * data->timeout_clks is in units of clock cycles.
  547. * host->clock is in Hz. target_timeout is in us.
  548. * Hence, us = 1000000 * cycles / Hz. Round up.
  549. */
  550. val = 1000000ULL * data->timeout_clks;
  551. if (do_div(val, host->clock))
  552. target_timeout++;
  553. target_timeout += val;
  554. }
  555. }
  556. /*
  557. * Figure out needed cycles.
  558. * We do this in steps in order to fit inside a 32 bit int.
  559. * The first step is the minimum timeout, which will have a
  560. * minimum resolution of 6 bits:
  561. * (1) 2^13*1000 > 2^22,
  562. * (2) host->timeout_clk < 2^16
  563. * =>
  564. * (1) / (2) > 2^6
  565. */
  566. count = 0;
  567. current_timeout = (1 << 13) * 1000 / host->timeout_clk;
  568. while (current_timeout < target_timeout) {
  569. count++;
  570. current_timeout <<= 1;
  571. if (count >= 0xF)
  572. break;
  573. }
  574. if (count >= 0xF) {
  575. DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
  576. mmc_hostname(host->mmc), count, cmd->opcode);
  577. count = 0xE;
  578. }
  579. return count;
  580. }
  581. static void sdhci_set_transfer_irqs(struct sdhci_host *host)
  582. {
  583. u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
  584. u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;
  585. if (host->flags & SDHCI_REQ_USE_DMA)
  586. host->ier = (host->ier & ~pio_irqs) | dma_irqs;
  587. else
  588. host->ier = (host->ier & ~dma_irqs) | pio_irqs;
  589. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  590. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  591. }
  592. static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
  593. {
  594. u8 count;
  595. if (host->ops->set_timeout) {
  596. host->ops->set_timeout(host, cmd);
  597. } else {
  598. count = sdhci_calc_timeout(host, cmd);
  599. sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
  600. }
  601. }
  602. static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
  603. {
  604. u8 ctrl;
  605. struct mmc_data *data = cmd->data;
  606. if (sdhci_data_line_cmd(cmd))
  607. sdhci_set_timeout(host, cmd);
  608. if (!data)
  609. return;
  610. WARN_ON(host->data);
  611. /* Sanity checks */
  612. BUG_ON(data->blksz * data->blocks > 524288);
  613. BUG_ON(data->blksz > host->mmc->max_blk_size);
  614. BUG_ON(data->blocks > 65535);
  615. host->data = data;
  616. host->data_early = 0;
  617. host->data->bytes_xfered = 0;
  618. if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
  619. struct scatterlist *sg;
  620. unsigned int length_mask, offset_mask;
  621. int i;
  622. host->flags |= SDHCI_REQ_USE_DMA;
  623. /*
  624. * FIXME: This doesn't account for merging when mapping the
  625. * scatterlist.
  626. *
  627. * The assumption here being that alignment and lengths are
  628. * the same after DMA mapping to device address space.
  629. */
  630. length_mask = 0;
  631. offset_mask = 0;
  632. if (host->flags & SDHCI_USE_ADMA) {
  633. if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE) {
  634. length_mask = 3;
  635. /*
  636. * As we use up to 3 byte chunks to work
  637. * around alignment problems, we need to
  638. * check the offset as well.
  639. */
  640. offset_mask = 3;
  641. }
  642. } else {
  643. if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
  644. length_mask = 3;
  645. if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
  646. offset_mask = 3;
  647. }
  648. if (unlikely(length_mask | offset_mask)) {
  649. for_each_sg(data->sg, sg, data->sg_len, i) {
  650. if (sg->length & length_mask) {
  651. DBG("Reverting to PIO because of transfer size (%d)\n",
  652. sg->length);
  653. host->flags &= ~SDHCI_REQ_USE_DMA;
  654. break;
  655. }
  656. if (sg->offset & offset_mask) {
  657. DBG("Reverting to PIO because of bad alignment\n");
  658. host->flags &= ~SDHCI_REQ_USE_DMA;
  659. break;
  660. }
  661. }
  662. }
  663. }
  664. if (host->flags & SDHCI_REQ_USE_DMA) {
  665. int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
  666. if (sg_cnt <= 0) {
  667. /*
  668. * This only happens when someone fed
  669. * us an invalid request.
  670. */
  671. WARN_ON(1);
  672. host->flags &= ~SDHCI_REQ_USE_DMA;
  673. } else if (host->flags & SDHCI_USE_ADMA) {
  674. sdhci_adma_table_pre(host, data, sg_cnt);
  675. sdhci_writel(host, host->adma_addr, SDHCI_ADMA_ADDRESS);
  676. if (host->flags & SDHCI_USE_64_BIT_DMA)
  677. sdhci_writel(host,
  678. (u64)host->adma_addr >> 32,
  679. SDHCI_ADMA_ADDRESS_HI);
  680. } else {
  681. WARN_ON(sg_cnt != 1);
  682. sdhci_writel(host, sg_dma_address(data->sg),
  683. SDHCI_DMA_ADDRESS);
  684. }
  685. }
  686. /*
  687. * Always adjust the DMA selection as some controllers
  688. * (e.g. JMicron) can't do PIO properly when the selection
  689. * is ADMA.
  690. */
  691. if (host->version >= SDHCI_SPEC_200) {
  692. ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
  693. ctrl &= ~SDHCI_CTRL_DMA_MASK;
  694. if ((host->flags & SDHCI_REQ_USE_DMA) &&
  695. (host->flags & SDHCI_USE_ADMA)) {
  696. if (host->flags & SDHCI_USE_64_BIT_DMA)
  697. ctrl |= SDHCI_CTRL_ADMA64;
  698. else
  699. ctrl |= SDHCI_CTRL_ADMA32;
  700. } else {
  701. ctrl |= SDHCI_CTRL_SDMA;
  702. }
  703. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  704. }
  705. if (!(host->flags & SDHCI_REQ_USE_DMA)) {
  706. int flags;
  707. flags = SG_MITER_ATOMIC;
  708. if (host->data->flags & MMC_DATA_READ)
  709. flags |= SG_MITER_TO_SG;
  710. else
  711. flags |= SG_MITER_FROM_SG;
  712. sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
  713. host->blocks = data->blocks;
  714. }
  715. sdhci_set_transfer_irqs(host);
  716. /* Set the DMA boundary value and block size */
  717. sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
  718. data->blksz), SDHCI_BLOCK_SIZE);
  719. sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
  720. }
  721. static inline bool sdhci_auto_cmd12(struct sdhci_host *host,
  722. struct mmc_request *mrq)
  723. {
  724. return !mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
  725. !mrq->cap_cmd_during_tfr;
  726. }
  727. static void sdhci_set_transfer_mode(struct sdhci_host *host,
  728. struct mmc_command *cmd)
  729. {
  730. u16 mode = 0;
  731. struct mmc_data *data = cmd->data;
  732. if (data == NULL) {
  733. if (host->quirks2 &
  734. SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
  735. sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
  736. } else {
  737. /* clear Auto CMD settings for no data CMDs */
  738. mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
  739. sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
  740. SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
  741. }
  742. return;
  743. }
  744. WARN_ON(!host->data);
  745. if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
  746. mode = SDHCI_TRNS_BLK_CNT_EN;
  747. if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
  748. mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
  749. /*
  750. * If we are sending CMD23, CMD12 never gets sent
  751. * on successful completion (so no Auto-CMD12).
  752. */
  753. if (sdhci_auto_cmd12(host, cmd->mrq) &&
  754. (cmd->opcode != SD_IO_RW_EXTENDED))
  755. mode |= SDHCI_TRNS_AUTO_CMD12;
  756. else if (cmd->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
  757. mode |= SDHCI_TRNS_AUTO_CMD23;
  758. sdhci_writel(host, cmd->mrq->sbc->arg, SDHCI_ARGUMENT2);
  759. }
  760. }
  761. if (data->flags & MMC_DATA_READ)
  762. mode |= SDHCI_TRNS_READ;
  763. if (host->flags & SDHCI_REQ_USE_DMA)
  764. mode |= SDHCI_TRNS_DMA;
  765. sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
  766. }
  767. static bool sdhci_needs_reset(struct sdhci_host *host, struct mmc_request *mrq)
  768. {
  769. return (!(host->flags & SDHCI_DEVICE_DEAD) &&
  770. ((mrq->cmd && mrq->cmd->error) ||
  771. (mrq->sbc && mrq->sbc->error) ||
  772. (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
  773. (mrq->data->stop && mrq->data->stop->error))) ||
  774. (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)));
  775. }
  776. static void __sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
  777. {
  778. int i;
  779. for (i = 0; i < SDHCI_MAX_MRQS; i++) {
  780. if (host->mrqs_done[i] == mrq) {
  781. WARN_ON(1);
  782. return;
  783. }
  784. }
  785. for (i = 0; i < SDHCI_MAX_MRQS; i++) {
  786. if (!host->mrqs_done[i]) {
  787. host->mrqs_done[i] = mrq;
  788. break;
  789. }
  790. }
  791. WARN_ON(i >= SDHCI_MAX_MRQS);
  792. tasklet_schedule(&host->finish_tasklet);
  793. }
  794. static void sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
  795. {
  796. if (host->cmd && host->cmd->mrq == mrq)
  797. host->cmd = NULL;
  798. if (host->data_cmd && host->data_cmd->mrq == mrq)
  799. host->data_cmd = NULL;
  800. if (host->data && host->data->mrq == mrq)
  801. host->data = NULL;
  802. if (sdhci_needs_reset(host, mrq))
  803. host->pending_reset = true;
  804. __sdhci_finish_mrq(host, mrq);
  805. }
  806. static void sdhci_finish_data(struct sdhci_host *host)
  807. {
  808. struct mmc_command *data_cmd = host->data_cmd;
  809. struct mmc_data *data = host->data;
  810. host->data = NULL;
  811. host->data_cmd = NULL;
  812. if ((host->flags & (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA)) ==
  813. (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA))
  814. sdhci_adma_table_post(host, data);
  815. /*
  816. * The specification states that the block count register must
  817. * be updated, but it does not specify at what point in the
  818. * data flow. That makes the register entirely useless to read
  819. * back so we have to assume that nothing made it to the card
  820. * in the event of an error.
  821. */
  822. if (data->error)
  823. data->bytes_xfered = 0;
  824. else
  825. data->bytes_xfered = data->blksz * data->blocks;
  826. /*
  827. * Need to send CMD12 if -
  828. * a) open-ended multiblock transfer (no CMD23)
  829. * b) error in multiblock transfer
  830. */
  831. if (data->stop &&
  832. (data->error ||
  833. !data->mrq->sbc)) {
  834. /*
  835. * The controller needs a reset of internal state machines
  836. * upon error conditions.
  837. */
  838. if (data->error) {
  839. if (!host->cmd || host->cmd == data_cmd)
  840. sdhci_do_reset(host, SDHCI_RESET_CMD);
  841. sdhci_do_reset(host, SDHCI_RESET_DATA);
  842. }
  843. /*
  844. * 'cap_cmd_during_tfr' request must not use the command line
  845. * after mmc_command_done() has been called. It is upper layer's
  846. * responsibility to send the stop command if required.
  847. */
  848. if (data->mrq->cap_cmd_during_tfr) {
  849. sdhci_finish_mrq(host, data->mrq);
  850. } else {
  851. /* Avoid triggering warning in sdhci_send_command() */
  852. host->cmd = NULL;
  853. sdhci_send_command(host, data->stop);
  854. }
  855. } else {
  856. sdhci_finish_mrq(host, data->mrq);
  857. }
  858. }
  859. static void sdhci_mod_timer(struct sdhci_host *host, struct mmc_request *mrq,
  860. unsigned long timeout)
  861. {
  862. if (sdhci_data_line_cmd(mrq->cmd))
  863. mod_timer(&host->data_timer, timeout);
  864. else
  865. mod_timer(&host->timer, timeout);
  866. }
  867. static void sdhci_del_timer(struct sdhci_host *host, struct mmc_request *mrq)
  868. {
  869. if (sdhci_data_line_cmd(mrq->cmd))
  870. del_timer(&host->data_timer);
  871. else
  872. del_timer(&host->timer);
  873. }
  874. void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
  875. {
  876. int flags;
  877. u32 mask;
  878. unsigned long timeout;
  879. WARN_ON(host->cmd);
  880. /* Initially, a command has no error */
  881. cmd->error = 0;
  882. if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
  883. cmd->opcode == MMC_STOP_TRANSMISSION)
  884. cmd->flags |= MMC_RSP_BUSY;
  885. /* Wait max 10 ms */
  886. timeout = 10;
  887. mask = SDHCI_CMD_INHIBIT;
  888. if (sdhci_data_line_cmd(cmd))
  889. mask |= SDHCI_DATA_INHIBIT;
  890. /* We shouldn't wait for data inihibit for stop commands, even
  891. though they might use busy signaling */
  892. if (cmd->mrq->data && (cmd == cmd->mrq->data->stop))
  893. mask &= ~SDHCI_DATA_INHIBIT;
  894. while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
  895. if (timeout == 0) {
  896. pr_err("%s: Controller never released inhibit bit(s).\n",
  897. mmc_hostname(host->mmc));
  898. sdhci_dumpregs(host);
  899. cmd->error = -EIO;
  900. sdhci_finish_mrq(host, cmd->mrq);
  901. return;
  902. }
  903. timeout--;
  904. mdelay(1);
  905. }
  906. timeout = jiffies;
  907. if (!cmd->data && cmd->busy_timeout > 9000)
  908. timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
  909. else
  910. timeout += 10 * HZ;
  911. sdhci_mod_timer(host, cmd->mrq, timeout);
  912. host->cmd = cmd;
  913. if (sdhci_data_line_cmd(cmd)) {
  914. WARN_ON(host->data_cmd);
  915. host->data_cmd = cmd;
  916. }
  917. sdhci_prepare_data(host, cmd);
  918. sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
  919. sdhci_set_transfer_mode(host, cmd);
  920. if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
  921. pr_err("%s: Unsupported response type!\n",
  922. mmc_hostname(host->mmc));
  923. cmd->error = -EINVAL;
  924. sdhci_finish_mrq(host, cmd->mrq);
  925. return;
  926. }
  927. if (!(cmd->flags & MMC_RSP_PRESENT))
  928. flags = SDHCI_CMD_RESP_NONE;
  929. else if (cmd->flags & MMC_RSP_136)
  930. flags = SDHCI_CMD_RESP_LONG;
  931. else if (cmd->flags & MMC_RSP_BUSY)
  932. flags = SDHCI_CMD_RESP_SHORT_BUSY;
  933. else
  934. flags = SDHCI_CMD_RESP_SHORT;
  935. if (cmd->flags & MMC_RSP_CRC)
  936. flags |= SDHCI_CMD_CRC;
  937. if (cmd->flags & MMC_RSP_OPCODE)
  938. flags |= SDHCI_CMD_INDEX;
  939. /* CMD19 is special in that the Data Present Select should be set */
  940. if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
  941. cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
  942. flags |= SDHCI_CMD_DATA;
  943. sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
  944. }
  945. EXPORT_SYMBOL_GPL(sdhci_send_command);
  946. static void sdhci_finish_command(struct sdhci_host *host)
  947. {
  948. struct mmc_command *cmd = host->cmd;
  949. int i;
  950. host->cmd = NULL;
  951. if (cmd->flags & MMC_RSP_PRESENT) {
  952. if (cmd->flags & MMC_RSP_136) {
  953. /* CRC is stripped so we need to do some shifting. */
  954. for (i = 0;i < 4;i++) {
  955. cmd->resp[i] = sdhci_readl(host,
  956. SDHCI_RESPONSE + (3-i)*4) << 8;
  957. if (i != 3)
  958. cmd->resp[i] |=
  959. sdhci_readb(host,
  960. SDHCI_RESPONSE + (3-i)*4-1);
  961. }
  962. } else {
  963. cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
  964. }
  965. }
  966. if (cmd->mrq->cap_cmd_during_tfr && cmd == cmd->mrq->cmd)
  967. mmc_command_done(host->mmc, cmd->mrq);
  968. /*
  969. * The host can send and interrupt when the busy state has
  970. * ended, allowing us to wait without wasting CPU cycles.
  971. * The busy signal uses DAT0 so this is similar to waiting
  972. * for data to complete.
  973. *
  974. * Note: The 1.0 specification is a bit ambiguous about this
  975. * feature so there might be some problems with older
  976. * controllers.
  977. */
  978. if (cmd->flags & MMC_RSP_BUSY) {
  979. if (cmd->data) {
  980. DBG("Cannot wait for busy signal when also doing a data transfer");
  981. } else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
  982. cmd == host->data_cmd) {
  983. /* Command complete before busy is ended */
  984. return;
  985. }
  986. }
  987. /* Finished CMD23, now send actual command. */
  988. if (cmd == cmd->mrq->sbc) {
  989. sdhci_send_command(host, cmd->mrq->cmd);
  990. } else {
  991. /* Processed actual command. */
  992. if (host->data && host->data_early)
  993. sdhci_finish_data(host);
  994. if (!cmd->data)
  995. sdhci_finish_mrq(host, cmd->mrq);
  996. }
  997. }
  998. static u16 sdhci_get_preset_value(struct sdhci_host *host)
  999. {
  1000. u16 preset = 0;
  1001. switch (host->timing) {
  1002. case MMC_TIMING_UHS_SDR12:
  1003. preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
  1004. break;
  1005. case MMC_TIMING_UHS_SDR25:
  1006. preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
  1007. break;
  1008. case MMC_TIMING_UHS_SDR50:
  1009. preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
  1010. break;
  1011. case MMC_TIMING_UHS_SDR104:
  1012. case MMC_TIMING_MMC_HS200:
  1013. preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
  1014. break;
  1015. case MMC_TIMING_UHS_DDR50:
  1016. case MMC_TIMING_MMC_DDR52:
  1017. preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
  1018. break;
  1019. case MMC_TIMING_MMC_HS400:
  1020. preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
  1021. break;
  1022. default:
  1023. pr_warn("%s: Invalid UHS-I mode selected\n",
  1024. mmc_hostname(host->mmc));
  1025. preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
  1026. break;
  1027. }
  1028. return preset;
  1029. }
  1030. u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
  1031. unsigned int *actual_clock)
  1032. {
  1033. int div = 0; /* Initialized for compiler warning */
  1034. int real_div = div, clk_mul = 1;
  1035. u16 clk = 0;
  1036. bool switch_base_clk = false;
  1037. if (host->version >= SDHCI_SPEC_300) {
  1038. if (host->preset_enabled) {
  1039. u16 pre_val;
  1040. clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
  1041. pre_val = sdhci_get_preset_value(host);
  1042. div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
  1043. >> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
  1044. if (host->clk_mul &&
  1045. (pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
  1046. clk = SDHCI_PROG_CLOCK_MODE;
  1047. real_div = div + 1;
  1048. clk_mul = host->clk_mul;
  1049. } else {
  1050. real_div = max_t(int, 1, div << 1);
  1051. }
  1052. goto clock_set;
  1053. }
  1054. /*
  1055. * Check if the Host Controller supports Programmable Clock
  1056. * Mode.
  1057. */
  1058. if (host->clk_mul) {
  1059. for (div = 1; div <= 1024; div++) {
  1060. if ((host->max_clk * host->clk_mul / div)
  1061. <= clock)
  1062. break;
  1063. }
  1064. if ((host->max_clk * host->clk_mul / div) <= clock) {
  1065. /*
  1066. * Set Programmable Clock Mode in the Clock
  1067. * Control register.
  1068. */
  1069. clk = SDHCI_PROG_CLOCK_MODE;
  1070. real_div = div;
  1071. clk_mul = host->clk_mul;
  1072. div--;
  1073. } else {
  1074. /*
  1075. * Divisor can be too small to reach clock
  1076. * speed requirement. Then use the base clock.
  1077. */
  1078. switch_base_clk = true;
  1079. }
  1080. }
  1081. if (!host->clk_mul || switch_base_clk) {
  1082. /* Version 3.00 divisors must be a multiple of 2. */
  1083. if (host->max_clk <= clock)
  1084. div = 1;
  1085. else {
  1086. for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
  1087. div += 2) {
  1088. if ((host->max_clk / div) <= clock)
  1089. break;
  1090. }
  1091. }
  1092. real_div = div;
  1093. div >>= 1;
  1094. if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
  1095. && !div && host->max_clk <= 25000000)
  1096. div = 1;
  1097. }
  1098. } else {
  1099. /* Version 2.00 divisors must be a power of 2. */
  1100. for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
  1101. if ((host->max_clk / div) <= clock)
  1102. break;
  1103. }
  1104. real_div = div;
  1105. div >>= 1;
  1106. }
  1107. clock_set:
  1108. if (real_div)
  1109. *actual_clock = (host->max_clk * clk_mul) / real_div;
  1110. clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
  1111. clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
  1112. << SDHCI_DIVIDER_HI_SHIFT;
  1113. return clk;
  1114. }
  1115. EXPORT_SYMBOL_GPL(sdhci_calc_clk);
  1116. void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
  1117. {
  1118. u16 clk;
  1119. unsigned long timeout;
  1120. host->mmc->actual_clock = 0;
  1121. sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
  1122. if (clock == 0)
  1123. return;
  1124. clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock);
  1125. clk |= SDHCI_CLOCK_INT_EN;
  1126. sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
  1127. /* Wait max 20 ms */
  1128. timeout = 20;
  1129. while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
  1130. & SDHCI_CLOCK_INT_STABLE)) {
  1131. if (timeout == 0) {
  1132. pr_err("%s: Internal clock never stabilised.\n",
  1133. mmc_hostname(host->mmc));
  1134. sdhci_dumpregs(host);
  1135. return;
  1136. }
  1137. timeout--;
  1138. spin_unlock_irq(&host->lock);
  1139. usleep_range(900, 1100);
  1140. spin_lock_irq(&host->lock);
  1141. }
  1142. clk |= SDHCI_CLOCK_CARD_EN;
  1143. sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
  1144. }
  1145. EXPORT_SYMBOL_GPL(sdhci_set_clock);
  1146. static void sdhci_set_power_reg(struct sdhci_host *host, unsigned char mode,
  1147. unsigned short vdd)
  1148. {
  1149. struct mmc_host *mmc = host->mmc;
  1150. spin_unlock_irq(&host->lock);
  1151. mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
  1152. spin_lock_irq(&host->lock);
  1153. if (mode != MMC_POWER_OFF)
  1154. sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
  1155. else
  1156. sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
  1157. }
  1158. void sdhci_set_power_noreg(struct sdhci_host *host, unsigned char mode,
  1159. unsigned short vdd)
  1160. {
  1161. u8 pwr = 0;
  1162. if (mode != MMC_POWER_OFF) {
  1163. switch (1 << vdd) {
  1164. case MMC_VDD_165_195:
  1165. pwr = SDHCI_POWER_180;
  1166. break;
  1167. case MMC_VDD_29_30:
  1168. case MMC_VDD_30_31:
  1169. pwr = SDHCI_POWER_300;
  1170. break;
  1171. case MMC_VDD_32_33:
  1172. case MMC_VDD_33_34:
  1173. pwr = SDHCI_POWER_330;
  1174. break;
  1175. default:
  1176. WARN(1, "%s: Invalid vdd %#x\n",
  1177. mmc_hostname(host->mmc), vdd);
  1178. break;
  1179. }
  1180. }
  1181. if (host->pwr == pwr)
  1182. return;
  1183. host->pwr = pwr;
  1184. if (pwr == 0) {
  1185. sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
  1186. if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
  1187. sdhci_runtime_pm_bus_off(host);
  1188. } else {
  1189. /*
  1190. * Spec says that we should clear the power reg before setting
  1191. * a new value. Some controllers don't seem to like this though.
  1192. */
  1193. if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
  1194. sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
  1195. /*
  1196. * At least the Marvell CaFe chip gets confused if we set the
  1197. * voltage and set turn on power at the same time, so set the
  1198. * voltage first.
  1199. */
  1200. if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
  1201. sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
  1202. pwr |= SDHCI_POWER_ON;
  1203. sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
  1204. if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
  1205. sdhci_runtime_pm_bus_on(host);
  1206. /*
  1207. * Some controllers need an extra 10ms delay of 10ms before
  1208. * they can apply clock after applying power
  1209. */
  1210. if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
  1211. mdelay(10);
  1212. }
  1213. }
  1214. EXPORT_SYMBOL_GPL(sdhci_set_power_noreg);
  1215. void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
  1216. unsigned short vdd)
  1217. {
  1218. if (IS_ERR(host->mmc->supply.vmmc))
  1219. sdhci_set_power_noreg(host, mode, vdd);
  1220. else
  1221. sdhci_set_power_reg(host, mode, vdd);
  1222. }
  1223. EXPORT_SYMBOL_GPL(sdhci_set_power);
  1224. /*****************************************************************************\
  1225. * *
  1226. * MMC callbacks *
  1227. * *
  1228. \*****************************************************************************/
  1229. static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
  1230. {
  1231. struct sdhci_host *host;
  1232. int present;
  1233. unsigned long flags;
  1234. host = mmc_priv(mmc);
  1235. /* Firstly check card presence */
  1236. present = mmc->ops->get_cd(mmc);
  1237. spin_lock_irqsave(&host->lock, flags);
  1238. sdhci_led_activate(host);
  1239. /*
  1240. * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
  1241. * requests if Auto-CMD12 is enabled.
  1242. */
  1243. if (sdhci_auto_cmd12(host, mrq)) {
  1244. if (mrq->stop) {
  1245. mrq->data->stop = NULL;
  1246. mrq->stop = NULL;
  1247. }
  1248. }
  1249. if (!present || host->flags & SDHCI_DEVICE_DEAD) {
  1250. mrq->cmd->error = -ENOMEDIUM;
  1251. sdhci_finish_mrq(host, mrq);
  1252. } else {
  1253. if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
  1254. sdhci_send_command(host, mrq->sbc);
  1255. else
  1256. sdhci_send_command(host, mrq->cmd);
  1257. }
  1258. mmiowb();
  1259. spin_unlock_irqrestore(&host->lock, flags);
  1260. }
  1261. void sdhci_set_bus_width(struct sdhci_host *host, int width)
  1262. {
  1263. u8 ctrl;
  1264. ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
  1265. if (width == MMC_BUS_WIDTH_8) {
  1266. ctrl &= ~SDHCI_CTRL_4BITBUS;
  1267. if (host->version >= SDHCI_SPEC_300)
  1268. ctrl |= SDHCI_CTRL_8BITBUS;
  1269. } else {
  1270. if (host->version >= SDHCI_SPEC_300)
  1271. ctrl &= ~SDHCI_CTRL_8BITBUS;
  1272. if (width == MMC_BUS_WIDTH_4)
  1273. ctrl |= SDHCI_CTRL_4BITBUS;
  1274. else
  1275. ctrl &= ~SDHCI_CTRL_4BITBUS;
  1276. }
  1277. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  1278. }
  1279. EXPORT_SYMBOL_GPL(sdhci_set_bus_width);
  1280. void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
  1281. {
  1282. u16 ctrl_2;
  1283. ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1284. /* Select Bus Speed Mode for host */
  1285. ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
  1286. if ((timing == MMC_TIMING_MMC_HS200) ||
  1287. (timing == MMC_TIMING_UHS_SDR104))
  1288. ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
  1289. else if (timing == MMC_TIMING_UHS_SDR12)
  1290. ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
  1291. else if (timing == MMC_TIMING_UHS_SDR25)
  1292. ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
  1293. else if (timing == MMC_TIMING_UHS_SDR50)
  1294. ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
  1295. else if ((timing == MMC_TIMING_UHS_DDR50) ||
  1296. (timing == MMC_TIMING_MMC_DDR52))
  1297. ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
  1298. else if (timing == MMC_TIMING_MMC_HS400)
  1299. ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
  1300. sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
  1301. }
  1302. EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);
  1303. static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  1304. {
  1305. struct sdhci_host *host = mmc_priv(mmc);
  1306. unsigned long flags;
  1307. u8 ctrl;
  1308. spin_lock_irqsave(&host->lock, flags);
  1309. if (host->flags & SDHCI_DEVICE_DEAD) {
  1310. spin_unlock_irqrestore(&host->lock, flags);
  1311. if (!IS_ERR(mmc->supply.vmmc) &&
  1312. ios->power_mode == MMC_POWER_OFF)
  1313. mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
  1314. return;
  1315. }
  1316. /*
  1317. * Reset the chip on each power off.
  1318. * Should clear out any weird states.
  1319. */
  1320. if (ios->power_mode == MMC_POWER_OFF) {
  1321. sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
  1322. sdhci_reinit(host);
  1323. }
  1324. if (host->version >= SDHCI_SPEC_300 &&
  1325. (ios->power_mode == MMC_POWER_UP) &&
  1326. !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
  1327. sdhci_enable_preset_value(host, false);
  1328. if (!ios->clock || ios->clock != host->clock) {
  1329. host->ops->set_clock(host, ios->clock);
  1330. host->clock = ios->clock;
  1331. if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
  1332. host->clock) {
  1333. host->timeout_clk = host->mmc->actual_clock ?
  1334. host->mmc->actual_clock / 1000 :
  1335. host->clock / 1000;
  1336. host->mmc->max_busy_timeout =
  1337. host->ops->get_max_timeout_count ?
  1338. host->ops->get_max_timeout_count(host) :
  1339. 1 << 27;
  1340. host->mmc->max_busy_timeout /= host->timeout_clk;
  1341. }
  1342. }
  1343. if (host->ops->set_power)
  1344. host->ops->set_power(host, ios->power_mode, ios->vdd);
  1345. else
  1346. sdhci_set_power(host, ios->power_mode, ios->vdd);
  1347. if (host->ops->platform_send_init_74_clocks)
  1348. host->ops->platform_send_init_74_clocks(host, ios->power_mode);
  1349. host->ops->set_bus_width(host, ios->bus_width);
  1350. ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
  1351. if ((ios->timing == MMC_TIMING_SD_HS ||
  1352. ios->timing == MMC_TIMING_MMC_HS)
  1353. && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
  1354. ctrl |= SDHCI_CTRL_HISPD;
  1355. else
  1356. ctrl &= ~SDHCI_CTRL_HISPD;
  1357. if (host->version >= SDHCI_SPEC_300) {
  1358. u16 clk, ctrl_2;
  1359. /* In case of UHS-I modes, set High Speed Enable */
  1360. if ((ios->timing == MMC_TIMING_MMC_HS400) ||
  1361. (ios->timing == MMC_TIMING_MMC_HS200) ||
  1362. (ios->timing == MMC_TIMING_MMC_DDR52) ||
  1363. (ios->timing == MMC_TIMING_UHS_SDR50) ||
  1364. (ios->timing == MMC_TIMING_UHS_SDR104) ||
  1365. (ios->timing == MMC_TIMING_UHS_DDR50) ||
  1366. (ios->timing == MMC_TIMING_UHS_SDR25))
  1367. ctrl |= SDHCI_CTRL_HISPD;
  1368. if (!host->preset_enabled) {
  1369. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  1370. /*
  1371. * We only need to set Driver Strength if the
  1372. * preset value enable is not set.
  1373. */
  1374. ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1375. ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
  1376. if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
  1377. ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
  1378. else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
  1379. ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
  1380. else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
  1381. ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
  1382. else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
  1383. ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
  1384. else {
  1385. pr_warn("%s: invalid driver type, default to driver type B\n",
  1386. mmc_hostname(mmc));
  1387. ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
  1388. }
  1389. sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
  1390. } else {
  1391. /*
  1392. * According to SDHC Spec v3.00, if the Preset Value
  1393. * Enable in the Host Control 2 register is set, we
  1394. * need to reset SD Clock Enable before changing High
  1395. * Speed Enable to avoid generating clock gliches.
  1396. */
  1397. /* Reset SD Clock Enable */
  1398. clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
  1399. clk &= ~SDHCI_CLOCK_CARD_EN;
  1400. sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
  1401. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  1402. /* Re-enable SD Clock */
  1403. host->ops->set_clock(host, host->clock);
  1404. }
  1405. /* Reset SD Clock Enable */
  1406. clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
  1407. clk &= ~SDHCI_CLOCK_CARD_EN;
  1408. sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
  1409. host->ops->set_uhs_signaling(host, ios->timing);
  1410. host->timing = ios->timing;
  1411. if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
  1412. ((ios->timing == MMC_TIMING_UHS_SDR12) ||
  1413. (ios->timing == MMC_TIMING_UHS_SDR25) ||
  1414. (ios->timing == MMC_TIMING_UHS_SDR50) ||
  1415. (ios->timing == MMC_TIMING_UHS_SDR104) ||
  1416. (ios->timing == MMC_TIMING_UHS_DDR50) ||
  1417. (ios->timing == MMC_TIMING_MMC_DDR52))) {
  1418. u16 preset;
  1419. sdhci_enable_preset_value(host, true);
  1420. preset = sdhci_get_preset_value(host);
  1421. ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
  1422. >> SDHCI_PRESET_DRV_SHIFT;
  1423. }
  1424. /* Re-enable SD Clock */
  1425. host->ops->set_clock(host, host->clock);
  1426. } else
  1427. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  1428. /*
  1429. * Some (ENE) controllers go apeshit on some ios operation,
  1430. * signalling timeout and CRC errors even on CMD0. Resetting
  1431. * it on each ios seems to solve the problem.
  1432. */
  1433. if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
  1434. sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
  1435. mmiowb();
  1436. spin_unlock_irqrestore(&host->lock, flags);
  1437. }
  1438. static int sdhci_get_cd(struct mmc_host *mmc)
  1439. {
  1440. struct sdhci_host *host = mmc_priv(mmc);
  1441. int gpio_cd = mmc_gpio_get_cd(mmc);
  1442. if (host->flags & SDHCI_DEVICE_DEAD)
  1443. return 0;
  1444. /* If nonremovable, assume that the card is always present. */
  1445. if (!mmc_card_is_removable(host->mmc))
  1446. return 1;
  1447. /*
  1448. * Try slot gpio detect, if defined it take precedence
  1449. * over build in controller functionality
  1450. */
  1451. if (gpio_cd >= 0)
  1452. return !!gpio_cd;
  1453. /* If polling, assume that the card is always present. */
  1454. if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
  1455. return 1;
  1456. /* Host native card detect */
  1457. return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
  1458. }
  1459. static int sdhci_check_ro(struct sdhci_host *host)
  1460. {
  1461. unsigned long flags;
  1462. int is_readonly;
  1463. spin_lock_irqsave(&host->lock, flags);
  1464. if (host->flags & SDHCI_DEVICE_DEAD)
  1465. is_readonly = 0;
  1466. else if (host->ops->get_ro)
  1467. is_readonly = host->ops->get_ro(host);
  1468. else
  1469. is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
  1470. & SDHCI_WRITE_PROTECT);
  1471. spin_unlock_irqrestore(&host->lock, flags);
  1472. /* This quirk needs to be replaced by a callback-function later */
  1473. return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
  1474. !is_readonly : is_readonly;
  1475. }
  1476. #define SAMPLE_COUNT 5
  1477. static int sdhci_get_ro(struct mmc_host *mmc)
  1478. {
  1479. struct sdhci_host *host = mmc_priv(mmc);
  1480. int i, ro_count;
  1481. if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
  1482. return sdhci_check_ro(host);
  1483. ro_count = 0;
  1484. for (i = 0; i < SAMPLE_COUNT; i++) {
  1485. if (sdhci_check_ro(host)) {
  1486. if (++ro_count > SAMPLE_COUNT / 2)
  1487. return 1;
  1488. }
  1489. msleep(30);
  1490. }
  1491. return 0;
  1492. }
  1493. static void sdhci_hw_reset(struct mmc_host *mmc)
  1494. {
  1495. struct sdhci_host *host = mmc_priv(mmc);
  1496. if (host->ops && host->ops->hw_reset)
  1497. host->ops->hw_reset(host);
  1498. }
  1499. static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
  1500. {
  1501. if (!(host->flags & SDHCI_DEVICE_DEAD)) {
  1502. if (enable)
  1503. host->ier |= SDHCI_INT_CARD_INT;
  1504. else
  1505. host->ier &= ~SDHCI_INT_CARD_INT;
  1506. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  1507. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  1508. mmiowb();
  1509. }
  1510. }
  1511. static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
  1512. {
  1513. struct sdhci_host *host = mmc_priv(mmc);
  1514. unsigned long flags;
  1515. if (enable)
  1516. pm_runtime_get_noresume(host->mmc->parent);
  1517. spin_lock_irqsave(&host->lock, flags);
  1518. if (enable)
  1519. host->flags |= SDHCI_SDIO_IRQ_ENABLED;
  1520. else
  1521. host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;
  1522. sdhci_enable_sdio_irq_nolock(host, enable);
  1523. spin_unlock_irqrestore(&host->lock, flags);
  1524. if (!enable)
  1525. pm_runtime_put_noidle(host->mmc->parent);
  1526. }
  1527. static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
  1528. struct mmc_ios *ios)
  1529. {
  1530. struct sdhci_host *host = mmc_priv(mmc);
  1531. u16 ctrl;
  1532. int ret;
  1533. /*
  1534. * Signal Voltage Switching is only applicable for Host Controllers
  1535. * v3.00 and above.
  1536. */
  1537. if (host->version < SDHCI_SPEC_300)
  1538. return 0;
  1539. ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1540. switch (ios->signal_voltage) {
  1541. case MMC_SIGNAL_VOLTAGE_330:
  1542. if (!(host->flags & SDHCI_SIGNALING_330))
  1543. return -EINVAL;
  1544. /* Set 1.8V Signal Enable in the Host Control2 register to 0 */
  1545. ctrl &= ~SDHCI_CTRL_VDD_180;
  1546. sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
  1547. if (!IS_ERR(mmc->supply.vqmmc)) {
  1548. ret = mmc_regulator_set_vqmmc(mmc, ios);
  1549. if (ret) {
  1550. pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
  1551. mmc_hostname(mmc));
  1552. return -EIO;
  1553. }
  1554. }
  1555. /* Wait for 5ms */
  1556. usleep_range(5000, 5500);
  1557. /* 3.3V regulator output should be stable within 5 ms */
  1558. ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1559. if (!(ctrl & SDHCI_CTRL_VDD_180))
  1560. return 0;
  1561. pr_warn("%s: 3.3V regulator output did not became stable\n",
  1562. mmc_hostname(mmc));
  1563. return -EAGAIN;
  1564. case MMC_SIGNAL_VOLTAGE_180:
  1565. if (!(host->flags & SDHCI_SIGNALING_180))
  1566. return -EINVAL;
  1567. if (!IS_ERR(mmc->supply.vqmmc)) {
  1568. ret = mmc_regulator_set_vqmmc(mmc, ios);
  1569. if (ret) {
  1570. pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
  1571. mmc_hostname(mmc));
  1572. return -EIO;
  1573. }
  1574. }
  1575. /*
  1576. * Enable 1.8V Signal Enable in the Host Control2
  1577. * register
  1578. */
  1579. ctrl |= SDHCI_CTRL_VDD_180;
  1580. sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
  1581. /* Some controller need to do more when switching */
  1582. if (host->ops->voltage_switch)
  1583. host->ops->voltage_switch(host);
  1584. /* 1.8V regulator output should be stable within 5 ms */
  1585. ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1586. if (ctrl & SDHCI_CTRL_VDD_180)
  1587. return 0;
  1588. pr_warn("%s: 1.8V regulator output did not became stable\n",
  1589. mmc_hostname(mmc));
  1590. return -EAGAIN;
  1591. case MMC_SIGNAL_VOLTAGE_120:
  1592. if (!(host->flags & SDHCI_SIGNALING_120))
  1593. return -EINVAL;
  1594. if (!IS_ERR(mmc->supply.vqmmc)) {
  1595. ret = mmc_regulator_set_vqmmc(mmc, ios);
  1596. if (ret) {
  1597. pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
  1598. mmc_hostname(mmc));
  1599. return -EIO;
  1600. }
  1601. }
  1602. return 0;
  1603. default:
  1604. /* No signal voltage switch required */
  1605. return 0;
  1606. }
  1607. }
  1608. static int sdhci_card_busy(struct mmc_host *mmc)
  1609. {
  1610. struct sdhci_host *host = mmc_priv(mmc);
  1611. u32 present_state;
  1612. /* Check whether DAT[0] is 0 */
  1613. present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
  1614. return !(present_state & SDHCI_DATA_0_LVL_MASK);
  1615. }
  1616. static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
  1617. {
  1618. struct sdhci_host *host = mmc_priv(mmc);
  1619. unsigned long flags;
  1620. spin_lock_irqsave(&host->lock, flags);
  1621. host->flags |= SDHCI_HS400_TUNING;
  1622. spin_unlock_irqrestore(&host->lock, flags);
  1623. return 0;
  1624. }
  1625. static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
  1626. {
  1627. struct sdhci_host *host = mmc_priv(mmc);
  1628. u16 ctrl;
  1629. int tuning_loop_counter = MAX_TUNING_LOOP;
  1630. int err = 0;
  1631. unsigned long flags;
  1632. unsigned int tuning_count = 0;
  1633. bool hs400_tuning;
  1634. spin_lock_irqsave(&host->lock, flags);
  1635. hs400_tuning = host->flags & SDHCI_HS400_TUNING;
  1636. host->flags &= ~SDHCI_HS400_TUNING;
  1637. if (host->tuning_mode == SDHCI_TUNING_MODE_1)
  1638. tuning_count = host->tuning_count;
  1639. /*
  1640. * The Host Controller needs tuning in case of SDR104 and DDR50
  1641. * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
  1642. * the Capabilities register.
  1643. * If the Host Controller supports the HS200 mode then the
  1644. * tuning function has to be executed.
  1645. */
  1646. switch (host->timing) {
  1647. /* HS400 tuning is done in HS200 mode */
  1648. case MMC_TIMING_MMC_HS400:
  1649. err = -EINVAL;
  1650. goto out_unlock;
  1651. case MMC_TIMING_MMC_HS200:
  1652. /*
  1653. * Periodic re-tuning for HS400 is not expected to be needed, so
  1654. * disable it here.
  1655. */
  1656. if (hs400_tuning)
  1657. tuning_count = 0;
  1658. break;
  1659. case MMC_TIMING_UHS_SDR104:
  1660. case MMC_TIMING_UHS_DDR50:
  1661. break;
  1662. case MMC_TIMING_UHS_SDR50:
  1663. if (host->flags & SDHCI_SDR50_NEEDS_TUNING)
  1664. break;
  1665. /* FALLTHROUGH */
  1666. default:
  1667. goto out_unlock;
  1668. }
  1669. if (host->ops->platform_execute_tuning) {
  1670. spin_unlock_irqrestore(&host->lock, flags);
  1671. err = host->ops->platform_execute_tuning(host, opcode);
  1672. return err;
  1673. }
  1674. ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1675. ctrl |= SDHCI_CTRL_EXEC_TUNING;
  1676. if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
  1677. ctrl |= SDHCI_CTRL_TUNED_CLK;
  1678. sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
  1679. /*
  1680. * As per the Host Controller spec v3.00, tuning command
  1681. * generates Buffer Read Ready interrupt, so enable that.
  1682. *
  1683. * Note: The spec clearly says that when tuning sequence
  1684. * is being performed, the controller does not generate
  1685. * interrupts other than Buffer Read Ready interrupt. But
  1686. * to make sure we don't hit a controller bug, we _only_
  1687. * enable Buffer Read Ready interrupt here.
  1688. */
  1689. sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
  1690. sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
  1691. /*
  1692. * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
  1693. * of loops reaches 40 times.
  1694. */
  1695. do {
  1696. struct mmc_command cmd = {0};
  1697. struct mmc_request mrq = {NULL};
  1698. cmd.opcode = opcode;
  1699. cmd.arg = 0;
  1700. cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
  1701. cmd.retries = 0;
  1702. cmd.data = NULL;
  1703. cmd.mrq = &mrq;
  1704. cmd.error = 0;
  1705. if (tuning_loop_counter-- == 0)
  1706. break;
  1707. mrq.cmd = &cmd;
  1708. /*
  1709. * In response to CMD19, the card sends 64 bytes of tuning
  1710. * block to the Host Controller. So we set the block size
  1711. * to 64 here.
  1712. */
  1713. if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200) {
  1714. if (mmc->ios.bus_width == MMC_BUS_WIDTH_8)
  1715. sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128),
  1716. SDHCI_BLOCK_SIZE);
  1717. else if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
  1718. sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
  1719. SDHCI_BLOCK_SIZE);
  1720. } else {
  1721. sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
  1722. SDHCI_BLOCK_SIZE);
  1723. }
  1724. /*
  1725. * The tuning block is sent by the card to the host controller.
  1726. * So we set the TRNS_READ bit in the Transfer Mode register.
  1727. * This also takes care of setting DMA Enable and Multi Block
  1728. * Select in the same register to 0.
  1729. */
  1730. sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);
  1731. sdhci_send_command(host, &cmd);
  1732. host->cmd = NULL;
  1733. sdhci_del_timer(host, &mrq);
  1734. spin_unlock_irqrestore(&host->lock, flags);
  1735. /* Wait for Buffer Read Ready interrupt */
  1736. wait_event_timeout(host->buf_ready_int,
  1737. (host->tuning_done == 1),
  1738. msecs_to_jiffies(50));
  1739. spin_lock_irqsave(&host->lock, flags);
  1740. if (!host->tuning_done) {
  1741. pr_info(DRIVER_NAME ": Timeout waiting for Buffer Read Ready interrupt during tuning procedure, falling back to fixed sampling clock\n");
  1742. ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1743. ctrl &= ~SDHCI_CTRL_TUNED_CLK;
  1744. ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
  1745. sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
  1746. sdhci_do_reset(host, SDHCI_RESET_CMD);
  1747. sdhci_do_reset(host, SDHCI_RESET_DATA);
  1748. err = -EIO;
  1749. if (cmd.opcode != MMC_SEND_TUNING_BLOCK_HS200)
  1750. goto out;
  1751. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  1752. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  1753. spin_unlock_irqrestore(&host->lock, flags);
  1754. memset(&cmd, 0, sizeof(cmd));
  1755. cmd.opcode = MMC_STOP_TRANSMISSION;
  1756. cmd.flags = MMC_RSP_SPI_R1B | MMC_RSP_R1B | MMC_CMD_AC;
  1757. cmd.busy_timeout = 50;
  1758. mmc_wait_for_cmd(mmc, &cmd, 0);
  1759. spin_lock_irqsave(&host->lock, flags);
  1760. goto out;
  1761. }
  1762. host->tuning_done = 0;
  1763. ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1764. /* eMMC spec does not require a delay between tuning cycles */
  1765. if (opcode == MMC_SEND_TUNING_BLOCK)
  1766. mdelay(1);
  1767. } while (ctrl & SDHCI_CTRL_EXEC_TUNING);
  1768. /*
  1769. * The Host Driver has exhausted the maximum number of loops allowed,
  1770. * so use fixed sampling frequency.
  1771. */
  1772. if (tuning_loop_counter < 0) {
  1773. ctrl &= ~SDHCI_CTRL_TUNED_CLK;
  1774. sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
  1775. }
  1776. if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
  1777. pr_info(DRIVER_NAME ": Tuning procedure failed, falling back to fixed sampling clock\n");
  1778. err = -EIO;
  1779. }
  1780. out:
  1781. if (tuning_count) {
  1782. /*
  1783. * In case tuning fails, host controllers which support
  1784. * re-tuning can try tuning again at a later time, when the
  1785. * re-tuning timer expires. So for these controllers, we
  1786. * return 0. Since there might be other controllers who do not
  1787. * have this capability, we return error for them.
  1788. */
  1789. err = 0;
  1790. }
  1791. host->mmc->retune_period = err ? 0 : tuning_count;
  1792. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  1793. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  1794. out_unlock:
  1795. spin_unlock_irqrestore(&host->lock, flags);
  1796. return err;
  1797. }
  1798. static int sdhci_select_drive_strength(struct mmc_card *card,
  1799. unsigned int max_dtr, int host_drv,
  1800. int card_drv, int *drv_type)
  1801. {
  1802. struct sdhci_host *host = mmc_priv(card->host);
  1803. if (!host->ops->select_drive_strength)
  1804. return 0;
  1805. return host->ops->select_drive_strength(host, card, max_dtr, host_drv,
  1806. card_drv, drv_type);
  1807. }
  1808. static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
  1809. {
  1810. /* Host Controller v3.00 defines preset value registers */
  1811. if (host->version < SDHCI_SPEC_300)
  1812. return;
  1813. /*
  1814. * We only enable or disable Preset Value if they are not already
  1815. * enabled or disabled respectively. Otherwise, we bail out.
  1816. */
  1817. if (host->preset_enabled != enable) {
  1818. u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  1819. if (enable)
  1820. ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
  1821. else
  1822. ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
  1823. sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
  1824. if (enable)
  1825. host->flags |= SDHCI_PV_ENABLED;
  1826. else
  1827. host->flags &= ~SDHCI_PV_ENABLED;
  1828. host->preset_enabled = enable;
  1829. }
  1830. }
  1831. static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
  1832. int err)
  1833. {
  1834. struct sdhci_host *host = mmc_priv(mmc);
  1835. struct mmc_data *data = mrq->data;
  1836. if (data->host_cookie != COOKIE_UNMAPPED)
  1837. dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
  1838. data->flags & MMC_DATA_WRITE ?
  1839. DMA_TO_DEVICE : DMA_FROM_DEVICE);
  1840. data->host_cookie = COOKIE_UNMAPPED;
  1841. }
  1842. static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
  1843. bool is_first_req)
  1844. {
  1845. struct sdhci_host *host = mmc_priv(mmc);
  1846. mrq->data->host_cookie = COOKIE_UNMAPPED;
  1847. if (host->flags & SDHCI_REQ_USE_DMA)
  1848. sdhci_pre_dma_transfer(host, mrq->data, COOKIE_PRE_MAPPED);
  1849. }
  1850. static inline bool sdhci_has_requests(struct sdhci_host *host)
  1851. {
  1852. return host->cmd || host->data_cmd;
  1853. }
  1854. static void sdhci_error_out_mrqs(struct sdhci_host *host, int err)
  1855. {
  1856. if (host->data_cmd) {
  1857. host->data_cmd->error = err;
  1858. sdhci_finish_mrq(host, host->data_cmd->mrq);
  1859. }
  1860. if (host->cmd) {
  1861. host->cmd->error = err;
  1862. sdhci_finish_mrq(host, host->cmd->mrq);
  1863. }
  1864. }
  1865. static void sdhci_card_event(struct mmc_host *mmc)
  1866. {
  1867. struct sdhci_host *host = mmc_priv(mmc);
  1868. unsigned long flags;
  1869. int present;
  1870. /* First check if client has provided their own card event */
  1871. if (host->ops->card_event)
  1872. host->ops->card_event(host);
  1873. present = mmc->ops->get_cd(mmc);
  1874. spin_lock_irqsave(&host->lock, flags);
  1875. /* Check sdhci_has_requests() first in case we are runtime suspended */
  1876. if (sdhci_has_requests(host) && !present) {
  1877. pr_err("%s: Card removed during transfer!\n",
  1878. mmc_hostname(host->mmc));
  1879. pr_err("%s: Resetting controller.\n",
  1880. mmc_hostname(host->mmc));
  1881. sdhci_do_reset(host, SDHCI_RESET_CMD);
  1882. sdhci_do_reset(host, SDHCI_RESET_DATA);
  1883. sdhci_error_out_mrqs(host, -ENOMEDIUM);
  1884. }
  1885. spin_unlock_irqrestore(&host->lock, flags);
  1886. }
  1887. static const struct mmc_host_ops sdhci_ops = {
  1888. .request = sdhci_request,
  1889. .post_req = sdhci_post_req,
  1890. .pre_req = sdhci_pre_req,
  1891. .set_ios = sdhci_set_ios,
  1892. .get_cd = sdhci_get_cd,
  1893. .get_ro = sdhci_get_ro,
  1894. .hw_reset = sdhci_hw_reset,
  1895. .enable_sdio_irq = sdhci_enable_sdio_irq,
  1896. .start_signal_voltage_switch = sdhci_start_signal_voltage_switch,
  1897. .prepare_hs400_tuning = sdhci_prepare_hs400_tuning,
  1898. .execute_tuning = sdhci_execute_tuning,
  1899. .select_drive_strength = sdhci_select_drive_strength,
  1900. .card_event = sdhci_card_event,
  1901. .card_busy = sdhci_card_busy,
  1902. };
  1903. /*****************************************************************************\
  1904. * *
  1905. * Tasklets *
  1906. * *
  1907. \*****************************************************************************/
  1908. static bool sdhci_request_done(struct sdhci_host *host)
  1909. {
  1910. unsigned long flags;
  1911. struct mmc_request *mrq;
  1912. int i;
  1913. spin_lock_irqsave(&host->lock, flags);
  1914. for (i = 0; i < SDHCI_MAX_MRQS; i++) {
  1915. mrq = host->mrqs_done[i];
  1916. if (mrq)
  1917. break;
  1918. }
  1919. if (!mrq) {
  1920. spin_unlock_irqrestore(&host->lock, flags);
  1921. return true;
  1922. }
  1923. sdhci_del_timer(host, mrq);
  1924. /*
  1925. * Always unmap the data buffers if they were mapped by
  1926. * sdhci_prepare_data() whenever we finish with a request.
  1927. * This avoids leaking DMA mappings on error.
  1928. */
  1929. if (host->flags & SDHCI_REQ_USE_DMA) {
  1930. struct mmc_data *data = mrq->data;
  1931. if (data && data->host_cookie == COOKIE_MAPPED) {
  1932. dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
  1933. (data->flags & MMC_DATA_READ) ?
  1934. DMA_FROM_DEVICE : DMA_TO_DEVICE);
  1935. data->host_cookie = COOKIE_UNMAPPED;
  1936. }
  1937. }
  1938. /*
  1939. * The controller needs a reset of internal state machines
  1940. * upon error conditions.
  1941. */
  1942. if (sdhci_needs_reset(host, mrq)) {
  1943. /*
  1944. * Do not finish until command and data lines are available for
  1945. * reset. Note there can only be one other mrq, so it cannot
  1946. * also be in mrqs_done, otherwise host->cmd and host->data_cmd
  1947. * would both be null.
  1948. */
  1949. if (host->cmd || host->data_cmd) {
  1950. spin_unlock_irqrestore(&host->lock, flags);
  1951. return true;
  1952. }
  1953. /* Some controllers need this kick or reset won't work here */
  1954. if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
  1955. /* This is to force an update */
  1956. host->ops->set_clock(host, host->clock);
  1957. /* Spec says we should do both at the same time, but Ricoh
  1958. controllers do not like that. */
  1959. sdhci_do_reset(host, SDHCI_RESET_CMD);
  1960. sdhci_do_reset(host, SDHCI_RESET_DATA);
  1961. host->pending_reset = false;
  1962. }
  1963. if (!sdhci_has_requests(host))
  1964. sdhci_led_deactivate(host);
  1965. host->mrqs_done[i] = NULL;
  1966. mmiowb();
  1967. spin_unlock_irqrestore(&host->lock, flags);
  1968. mmc_request_done(host->mmc, mrq);
  1969. return false;
  1970. }
  1971. static void sdhci_tasklet_finish(unsigned long param)
  1972. {
  1973. struct sdhci_host *host = (struct sdhci_host *)param;
  1974. while (!sdhci_request_done(host))
  1975. ;
  1976. }
  1977. static void sdhci_timeout_timer(unsigned long data)
  1978. {
  1979. struct sdhci_host *host;
  1980. unsigned long flags;
  1981. host = (struct sdhci_host*)data;
  1982. spin_lock_irqsave(&host->lock, flags);
  1983. if (host->cmd && !sdhci_data_line_cmd(host->cmd)) {
  1984. pr_err("%s: Timeout waiting for hardware cmd interrupt.\n",
  1985. mmc_hostname(host->mmc));
  1986. sdhci_dumpregs(host);
  1987. host->cmd->error = -ETIMEDOUT;
  1988. sdhci_finish_mrq(host, host->cmd->mrq);
  1989. }
  1990. mmiowb();
  1991. spin_unlock_irqrestore(&host->lock, flags);
  1992. }
  1993. static void sdhci_timeout_data_timer(unsigned long data)
  1994. {
  1995. struct sdhci_host *host;
  1996. unsigned long flags;
  1997. host = (struct sdhci_host *)data;
  1998. spin_lock_irqsave(&host->lock, flags);
  1999. if (host->data || host->data_cmd ||
  2000. (host->cmd && sdhci_data_line_cmd(host->cmd))) {
  2001. pr_err("%s: Timeout waiting for hardware interrupt.\n",
  2002. mmc_hostname(host->mmc));
  2003. sdhci_dumpregs(host);
  2004. if (host->data) {
  2005. host->data->error = -ETIMEDOUT;
  2006. sdhci_finish_data(host);
  2007. } else if (host->data_cmd) {
  2008. host->data_cmd->error = -ETIMEDOUT;
  2009. sdhci_finish_mrq(host, host->data_cmd->mrq);
  2010. } else {
  2011. host->cmd->error = -ETIMEDOUT;
  2012. sdhci_finish_mrq(host, host->cmd->mrq);
  2013. }
  2014. }
  2015. mmiowb();
  2016. spin_unlock_irqrestore(&host->lock, flags);
  2017. }
  2018. /*****************************************************************************\
  2019. * *
  2020. * Interrupt handling *
  2021. * *
  2022. \*****************************************************************************/
  2023. static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
  2024. {
  2025. if (!host->cmd) {
  2026. /*
  2027. * SDHCI recovers from errors by resetting the cmd and data
  2028. * circuits. Until that is done, there very well might be more
  2029. * interrupts, so ignore them in that case.
  2030. */
  2031. if (host->pending_reset)
  2032. return;
  2033. pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
  2034. mmc_hostname(host->mmc), (unsigned)intmask);
  2035. sdhci_dumpregs(host);
  2036. return;
  2037. }
  2038. if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC |
  2039. SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) {
  2040. if (intmask & SDHCI_INT_TIMEOUT)
  2041. host->cmd->error = -ETIMEDOUT;
  2042. else
  2043. host->cmd->error = -EILSEQ;
  2044. /*
  2045. * If this command initiates a data phase and a response
  2046. * CRC error is signalled, the card can start transferring
  2047. * data - the card may have received the command without
  2048. * error. We must not terminate the mmc_request early.
  2049. *
  2050. * If the card did not receive the command or returned an
  2051. * error which prevented it sending data, the data phase
  2052. * will time out.
  2053. */
  2054. if (host->cmd->data &&
  2055. (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) ==
  2056. SDHCI_INT_CRC) {
  2057. host->cmd = NULL;
  2058. return;
  2059. }
  2060. sdhci_finish_mrq(host, host->cmd->mrq);
  2061. return;
  2062. }
  2063. if (intmask & SDHCI_INT_RESPONSE)
  2064. sdhci_finish_command(host);
  2065. }
  2066. #ifdef CONFIG_MMC_DEBUG
  2067. static void sdhci_adma_show_error(struct sdhci_host *host)
  2068. {
  2069. const char *name = mmc_hostname(host->mmc);
  2070. void *desc = host->adma_table;
  2071. sdhci_dumpregs(host);
  2072. while (true) {
  2073. struct sdhci_adma2_64_desc *dma_desc = desc;
  2074. if (host->flags & SDHCI_USE_64_BIT_DMA)
  2075. DBG("%s: %p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
  2076. name, desc, le32_to_cpu(dma_desc->addr_hi),
  2077. le32_to_cpu(dma_desc->addr_lo),
  2078. le16_to_cpu(dma_desc->len),
  2079. le16_to_cpu(dma_desc->cmd));
  2080. else
  2081. DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
  2082. name, desc, le32_to_cpu(dma_desc->addr_lo),
  2083. le16_to_cpu(dma_desc->len),
  2084. le16_to_cpu(dma_desc->cmd));
  2085. desc += host->desc_sz;
  2086. if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
  2087. break;
  2088. }
  2089. }
  2090. #else
  2091. static void sdhci_adma_show_error(struct sdhci_host *host) { }
  2092. #endif
  2093. static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
  2094. {
  2095. u32 command;
  2096. /* CMD19 generates _only_ Buffer Read Ready interrupt */
  2097. if (intmask & SDHCI_INT_DATA_AVAIL) {
  2098. command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
  2099. if (command == MMC_SEND_TUNING_BLOCK ||
  2100. command == MMC_SEND_TUNING_BLOCK_HS200) {
  2101. host->tuning_done = 1;
  2102. wake_up(&host->buf_ready_int);
  2103. return;
  2104. }
  2105. }
  2106. if (!host->data) {
  2107. struct mmc_command *data_cmd = host->data_cmd;
  2108. /*
  2109. * The "data complete" interrupt is also used to
  2110. * indicate that a busy state has ended. See comment
  2111. * above in sdhci_cmd_irq().
  2112. */
  2113. if (data_cmd && (data_cmd->flags & MMC_RSP_BUSY)) {
  2114. if (intmask & SDHCI_INT_DATA_TIMEOUT) {
  2115. host->data_cmd = NULL;
  2116. data_cmd->error = -ETIMEDOUT;
  2117. sdhci_finish_mrq(host, data_cmd->mrq);
  2118. return;
  2119. }
  2120. if (intmask & SDHCI_INT_DATA_END) {
  2121. host->data_cmd = NULL;
  2122. /*
  2123. * Some cards handle busy-end interrupt
  2124. * before the command completed, so make
  2125. * sure we do things in the proper order.
  2126. */
  2127. if (host->cmd == data_cmd)
  2128. return;
  2129. sdhci_finish_mrq(host, data_cmd->mrq);
  2130. return;
  2131. }
  2132. }
  2133. /*
  2134. * SDHCI recovers from errors by resetting the cmd and data
  2135. * circuits. Until that is done, there very well might be more
  2136. * interrupts, so ignore them in that case.
  2137. */
  2138. if (host->pending_reset)
  2139. return;
  2140. pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
  2141. mmc_hostname(host->mmc), (unsigned)intmask);
  2142. sdhci_dumpregs(host);
  2143. return;
  2144. }
  2145. if (intmask & SDHCI_INT_DATA_TIMEOUT)
  2146. host->data->error = -ETIMEDOUT;
  2147. else if (intmask & SDHCI_INT_DATA_END_BIT)
  2148. host->data->error = -EILSEQ;
  2149. else if ((intmask & SDHCI_INT_DATA_CRC) &&
  2150. SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
  2151. != MMC_BUS_TEST_R)
  2152. host->data->error = -EILSEQ;
  2153. else if (intmask & SDHCI_INT_ADMA_ERROR) {
  2154. pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
  2155. sdhci_adma_show_error(host);
  2156. host->data->error = -EIO;
  2157. if (host->ops->adma_workaround)
  2158. host->ops->adma_workaround(host, intmask);
  2159. }
  2160. if (host->data->error)
  2161. sdhci_finish_data(host);
  2162. else {
  2163. if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
  2164. sdhci_transfer_pio(host);
  2165. /*
  2166. * We currently don't do anything fancy with DMA
  2167. * boundaries, but as we can't disable the feature
  2168. * we need to at least restart the transfer.
  2169. *
  2170. * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
  2171. * should return a valid address to continue from, but as
  2172. * some controllers are faulty, don't trust them.
  2173. */
  2174. if (intmask & SDHCI_INT_DMA_END) {
  2175. u32 dmastart, dmanow;
  2176. dmastart = sg_dma_address(host->data->sg);
  2177. dmanow = dmastart + host->data->bytes_xfered;
  2178. /*
  2179. * Force update to the next DMA block boundary.
  2180. */
  2181. dmanow = (dmanow &
  2182. ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
  2183. SDHCI_DEFAULT_BOUNDARY_SIZE;
  2184. host->data->bytes_xfered = dmanow - dmastart;
  2185. DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
  2186. " next 0x%08x\n",
  2187. mmc_hostname(host->mmc), dmastart,
  2188. host->data->bytes_xfered, dmanow);
  2189. sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
  2190. }
  2191. if (intmask & SDHCI_INT_DATA_END) {
  2192. if (host->cmd == host->data_cmd) {
  2193. /*
  2194. * Data managed to finish before the
  2195. * command completed. Make sure we do
  2196. * things in the proper order.
  2197. */
  2198. host->data_early = 1;
  2199. } else {
  2200. sdhci_finish_data(host);
  2201. }
  2202. }
  2203. }
  2204. }
  2205. static irqreturn_t sdhci_irq(int irq, void *dev_id)
  2206. {
  2207. irqreturn_t result = IRQ_NONE;
  2208. struct sdhci_host *host = dev_id;
  2209. u32 intmask, mask, unexpected = 0;
  2210. int max_loops = 16;
  2211. spin_lock(&host->lock);
  2212. if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
  2213. spin_unlock(&host->lock);
  2214. return IRQ_NONE;
  2215. }
  2216. intmask = sdhci_readl(host, SDHCI_INT_STATUS);
  2217. if (!intmask || intmask == 0xffffffff) {
  2218. result = IRQ_NONE;
  2219. goto out;
  2220. }
  2221. do {
  2222. /* Clear selected interrupts. */
  2223. mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
  2224. SDHCI_INT_BUS_POWER);
  2225. sdhci_writel(host, mask, SDHCI_INT_STATUS);
  2226. DBG("*** %s got interrupt: 0x%08x\n",
  2227. mmc_hostname(host->mmc), intmask);
  2228. if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
  2229. u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
  2230. SDHCI_CARD_PRESENT;
  2231. /*
  2232. * There is a observation on i.mx esdhc. INSERT
  2233. * bit will be immediately set again when it gets
  2234. * cleared, if a card is inserted. We have to mask
  2235. * the irq to prevent interrupt storm which will
  2236. * freeze the system. And the REMOVE gets the
  2237. * same situation.
  2238. *
  2239. * More testing are needed here to ensure it works
  2240. * for other platforms though.
  2241. */
  2242. host->ier &= ~(SDHCI_INT_CARD_INSERT |
  2243. SDHCI_INT_CARD_REMOVE);
  2244. host->ier |= present ? SDHCI_INT_CARD_REMOVE :
  2245. SDHCI_INT_CARD_INSERT;
  2246. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  2247. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  2248. sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
  2249. SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
  2250. host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
  2251. SDHCI_INT_CARD_REMOVE);
  2252. result = IRQ_WAKE_THREAD;
  2253. }
  2254. if (intmask & SDHCI_INT_CMD_MASK)
  2255. sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
  2256. if (intmask & SDHCI_INT_DATA_MASK)
  2257. sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
  2258. if (intmask & SDHCI_INT_BUS_POWER)
  2259. pr_err("%s: Card is consuming too much power!\n",
  2260. mmc_hostname(host->mmc));
  2261. if (intmask & SDHCI_INT_RETUNE)
  2262. mmc_retune_needed(host->mmc);
  2263. if ((intmask & SDHCI_INT_CARD_INT) &&
  2264. (host->ier & SDHCI_INT_CARD_INT)) {
  2265. sdhci_enable_sdio_irq_nolock(host, false);
  2266. host->thread_isr |= SDHCI_INT_CARD_INT;
  2267. result = IRQ_WAKE_THREAD;
  2268. }
  2269. intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
  2270. SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
  2271. SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
  2272. SDHCI_INT_RETUNE | SDHCI_INT_CARD_INT);
  2273. if (intmask) {
  2274. unexpected |= intmask;
  2275. sdhci_writel(host, intmask, SDHCI_INT_STATUS);
  2276. }
  2277. if (result == IRQ_NONE)
  2278. result = IRQ_HANDLED;
  2279. intmask = sdhci_readl(host, SDHCI_INT_STATUS);
  2280. } while (intmask && --max_loops);
  2281. out:
  2282. spin_unlock(&host->lock);
  2283. if (unexpected) {
  2284. pr_err("%s: Unexpected interrupt 0x%08x.\n",
  2285. mmc_hostname(host->mmc), unexpected);
  2286. sdhci_dumpregs(host);
  2287. }
  2288. return result;
  2289. }
  2290. static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
  2291. {
  2292. struct sdhci_host *host = dev_id;
  2293. unsigned long flags;
  2294. u32 isr;
  2295. spin_lock_irqsave(&host->lock, flags);
  2296. isr = host->thread_isr;
  2297. host->thread_isr = 0;
  2298. spin_unlock_irqrestore(&host->lock, flags);
  2299. if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
  2300. struct mmc_host *mmc = host->mmc;
  2301. mmc->ops->card_event(mmc);
  2302. mmc_detect_change(mmc, msecs_to_jiffies(200));
  2303. }
  2304. if (isr & SDHCI_INT_CARD_INT) {
  2305. sdio_run_irqs(host->mmc);
  2306. spin_lock_irqsave(&host->lock, flags);
  2307. if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
  2308. sdhci_enable_sdio_irq_nolock(host, true);
  2309. spin_unlock_irqrestore(&host->lock, flags);
  2310. }
  2311. return isr ? IRQ_HANDLED : IRQ_NONE;
  2312. }
  2313. /*****************************************************************************\
  2314. * *
  2315. * Suspend/resume *
  2316. * *
  2317. \*****************************************************************************/
  2318. #ifdef CONFIG_PM
  2319. /*
  2320. * To enable wakeup events, the corresponding events have to be enabled in
  2321. * the Interrupt Status Enable register too. See 'Table 1-6: Wakeup Signal
  2322. * Table' in the SD Host Controller Standard Specification.
  2323. * It is useless to restore SDHCI_INT_ENABLE state in
  2324. * sdhci_disable_irq_wakeups() since it will be set by
  2325. * sdhci_enable_card_detection() or sdhci_init().
  2326. */
  2327. void sdhci_enable_irq_wakeups(struct sdhci_host *host)
  2328. {
  2329. u8 val;
  2330. u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
  2331. | SDHCI_WAKE_ON_INT;
  2332. u32 irq_val = SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
  2333. SDHCI_INT_CARD_INT;
  2334. val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
  2335. val |= mask ;
  2336. /* Avoid fake wake up */
  2337. if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) {
  2338. val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
  2339. irq_val &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
  2340. }
  2341. sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
  2342. sdhci_writel(host, irq_val, SDHCI_INT_ENABLE);
  2343. }
  2344. EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);
  2345. static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
  2346. {
  2347. u8 val;
  2348. u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
  2349. | SDHCI_WAKE_ON_INT;
  2350. val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
  2351. val &= ~mask;
  2352. sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
  2353. }
  2354. int sdhci_suspend_host(struct sdhci_host *host)
  2355. {
  2356. sdhci_disable_card_detection(host);
  2357. mmc_retune_timer_stop(host->mmc);
  2358. if (host->tuning_mode != SDHCI_TUNING_MODE_3)
  2359. mmc_retune_needed(host->mmc);
  2360. if (!device_may_wakeup(mmc_dev(host->mmc))) {
  2361. host->ier = 0;
  2362. sdhci_writel(host, 0, SDHCI_INT_ENABLE);
  2363. sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
  2364. free_irq(host->irq, host);
  2365. } else {
  2366. sdhci_enable_irq_wakeups(host);
  2367. enable_irq_wake(host->irq);
  2368. }
  2369. return 0;
  2370. }
  2371. EXPORT_SYMBOL_GPL(sdhci_suspend_host);
  2372. int sdhci_resume_host(struct sdhci_host *host)
  2373. {
  2374. struct mmc_host *mmc = host->mmc;
  2375. int ret = 0;
  2376. if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
  2377. if (host->ops->enable_dma)
  2378. host->ops->enable_dma(host);
  2379. }
  2380. if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
  2381. (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
  2382. /* Card keeps power but host controller does not */
  2383. sdhci_init(host, 0);
  2384. host->pwr = 0;
  2385. host->clock = 0;
  2386. mmc->ops->set_ios(mmc, &mmc->ios);
  2387. } else {
  2388. sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
  2389. mmiowb();
  2390. }
  2391. if (!device_may_wakeup(mmc_dev(host->mmc))) {
  2392. ret = request_threaded_irq(host->irq, sdhci_irq,
  2393. sdhci_thread_irq, IRQF_SHARED,
  2394. mmc_hostname(host->mmc), host);
  2395. if (ret)
  2396. return ret;
  2397. } else {
  2398. sdhci_disable_irq_wakeups(host);
  2399. disable_irq_wake(host->irq);
  2400. }
  2401. sdhci_enable_card_detection(host);
  2402. return ret;
  2403. }
  2404. EXPORT_SYMBOL_GPL(sdhci_resume_host);
  2405. int sdhci_runtime_suspend_host(struct sdhci_host *host)
  2406. {
  2407. unsigned long flags;
  2408. mmc_retune_timer_stop(host->mmc);
  2409. if (host->tuning_mode != SDHCI_TUNING_MODE_3)
  2410. mmc_retune_needed(host->mmc);
  2411. spin_lock_irqsave(&host->lock, flags);
  2412. host->ier &= SDHCI_INT_CARD_INT;
  2413. sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
  2414. sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
  2415. spin_unlock_irqrestore(&host->lock, flags);
  2416. synchronize_hardirq(host->irq);
  2417. spin_lock_irqsave(&host->lock, flags);
  2418. host->runtime_suspended = true;
  2419. spin_unlock_irqrestore(&host->lock, flags);
  2420. return 0;
  2421. }
  2422. EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);
  2423. int sdhci_runtime_resume_host(struct sdhci_host *host)
  2424. {
  2425. struct mmc_host *mmc = host->mmc;
  2426. unsigned long flags;
  2427. int host_flags = host->flags;
  2428. if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
  2429. if (host->ops->enable_dma)
  2430. host->ops->enable_dma(host);
  2431. }
  2432. sdhci_init(host, 0);
  2433. /* Force clock and power re-program */
  2434. host->pwr = 0;
  2435. host->clock = 0;
  2436. mmc->ops->start_signal_voltage_switch(mmc, &mmc->ios);
  2437. mmc->ops->set_ios(mmc, &mmc->ios);
  2438. if ((host_flags & SDHCI_PV_ENABLED) &&
  2439. !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
  2440. spin_lock_irqsave(&host->lock, flags);
  2441. sdhci_enable_preset_value(host, true);
  2442. spin_unlock_irqrestore(&host->lock, flags);
  2443. }
  2444. if ((mmc->caps2 & MMC_CAP2_HS400_ES) &&
  2445. mmc->ops->hs400_enhanced_strobe)
  2446. mmc->ops->hs400_enhanced_strobe(mmc, &mmc->ios);
  2447. spin_lock_irqsave(&host->lock, flags);
  2448. host->runtime_suspended = false;
  2449. /* Enable SDIO IRQ */
  2450. if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
  2451. sdhci_enable_sdio_irq_nolock(host, true);
  2452. /* Enable Card Detection */
  2453. sdhci_enable_card_detection(host);
  2454. spin_unlock_irqrestore(&host->lock, flags);
  2455. return 0;
  2456. }
  2457. EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);
  2458. #endif /* CONFIG_PM */
  2459. /*****************************************************************************\
  2460. * *
  2461. * Device allocation/registration *
  2462. * *
  2463. \*****************************************************************************/
  2464. struct sdhci_host *sdhci_alloc_host(struct device *dev,
  2465. size_t priv_size)
  2466. {
  2467. struct mmc_host *mmc;
  2468. struct sdhci_host *host;
  2469. WARN_ON(dev == NULL);
  2470. mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
  2471. if (!mmc)
  2472. return ERR_PTR(-ENOMEM);
  2473. host = mmc_priv(mmc);
  2474. host->mmc = mmc;
  2475. host->mmc_host_ops = sdhci_ops;
  2476. mmc->ops = &host->mmc_host_ops;
  2477. host->flags = SDHCI_SIGNALING_330;
  2478. return host;
  2479. }
  2480. EXPORT_SYMBOL_GPL(sdhci_alloc_host);
  2481. static int sdhci_set_dma_mask(struct sdhci_host *host)
  2482. {
  2483. struct mmc_host *mmc = host->mmc;
  2484. struct device *dev = mmc_dev(mmc);
  2485. int ret = -EINVAL;
  2486. if (host->quirks2 & SDHCI_QUIRK2_BROKEN_64_BIT_DMA)
  2487. host->flags &= ~SDHCI_USE_64_BIT_DMA;
  2488. /* Try 64-bit mask if hardware is capable of it */
  2489. if (host->flags & SDHCI_USE_64_BIT_DMA) {
  2490. ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64));
  2491. if (ret) {
  2492. pr_warn("%s: Failed to set 64-bit DMA mask.\n",
  2493. mmc_hostname(mmc));
  2494. host->flags &= ~SDHCI_USE_64_BIT_DMA;
  2495. }
  2496. }
  2497. /* 32-bit mask as default & fallback */
  2498. if (ret) {
  2499. ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
  2500. if (ret)
  2501. pr_warn("%s: Failed to set 32-bit DMA mask.\n",
  2502. mmc_hostname(mmc));
  2503. }
  2504. return ret;
  2505. }
  2506. void __sdhci_read_caps(struct sdhci_host *host, u16 *ver, u32 *caps, u32 *caps1)
  2507. {
  2508. u16 v;
  2509. if (host->read_caps)
  2510. return;
  2511. host->read_caps = true;
  2512. if (debug_quirks)
  2513. host->quirks = debug_quirks;
  2514. if (debug_quirks2)
  2515. host->quirks2 = debug_quirks2;
  2516. sdhci_do_reset(host, SDHCI_RESET_ALL);
  2517. v = ver ? *ver : sdhci_readw(host, SDHCI_HOST_VERSION);
  2518. host->version = (v & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;
  2519. if (host->quirks & SDHCI_QUIRK_MISSING_CAPS)
  2520. return;
  2521. host->caps = caps ? *caps : sdhci_readl(host, SDHCI_CAPABILITIES);
  2522. if (host->version < SDHCI_SPEC_300)
  2523. return;
  2524. host->caps1 = caps1 ? *caps1 : sdhci_readl(host, SDHCI_CAPABILITIES_1);
  2525. }
  2526. EXPORT_SYMBOL_GPL(__sdhci_read_caps);
  2527. int sdhci_setup_host(struct sdhci_host *host)
  2528. {
  2529. struct mmc_host *mmc;
  2530. u32 max_current_caps;
  2531. unsigned int ocr_avail;
  2532. unsigned int override_timeout_clk;
  2533. u32 max_clk;
  2534. int ret;
  2535. WARN_ON(host == NULL);
  2536. if (host == NULL)
  2537. return -EINVAL;
  2538. mmc = host->mmc;
  2539. /*
  2540. * If there are external regulators, get them. Note this must be done
  2541. * early before resetting the host and reading the capabilities so that
  2542. * the host can take the appropriate action if regulators are not
  2543. * available.
  2544. */
  2545. ret = mmc_regulator_get_supply(mmc);
  2546. if (ret == -EPROBE_DEFER)
  2547. return ret;
  2548. sdhci_read_caps(host);
  2549. override_timeout_clk = host->timeout_clk;
  2550. if (host->version > SDHCI_SPEC_300) {
  2551. pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
  2552. mmc_hostname(mmc), host->version);
  2553. }
  2554. if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
  2555. host->flags |= SDHCI_USE_SDMA;
  2556. else if (!(host->caps & SDHCI_CAN_DO_SDMA))
  2557. DBG("Controller doesn't have SDMA capability\n");
  2558. else
  2559. host->flags |= SDHCI_USE_SDMA;
  2560. if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
  2561. (host->flags & SDHCI_USE_SDMA)) {
  2562. DBG("Disabling DMA as it is marked broken\n");
  2563. host->flags &= ~SDHCI_USE_SDMA;
  2564. }
  2565. if ((host->version >= SDHCI_SPEC_200) &&
  2566. (host->caps & SDHCI_CAN_DO_ADMA2))
  2567. host->flags |= SDHCI_USE_ADMA;
  2568. if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
  2569. (host->flags & SDHCI_USE_ADMA)) {
  2570. DBG("Disabling ADMA as it is marked broken\n");
  2571. host->flags &= ~SDHCI_USE_ADMA;
  2572. }
  2573. /*
  2574. * It is assumed that a 64-bit capable device has set a 64-bit DMA mask
  2575. * and *must* do 64-bit DMA. A driver has the opportunity to change
  2576. * that during the first call to ->enable_dma(). Similarly
  2577. * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to
  2578. * implement.
  2579. */
  2580. if (host->caps & SDHCI_CAN_64BIT)
  2581. host->flags |= SDHCI_USE_64_BIT_DMA;
  2582. if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
  2583. ret = sdhci_set_dma_mask(host);
  2584. if (!ret && host->ops->enable_dma)
  2585. ret = host->ops->enable_dma(host);
  2586. if (ret) {
  2587. pr_warn("%s: No suitable DMA available - falling back to PIO\n",
  2588. mmc_hostname(mmc));
  2589. host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
  2590. ret = 0;
  2591. }
  2592. }
  2593. /* SDMA does not support 64-bit DMA */
  2594. if (host->flags & SDHCI_USE_64_BIT_DMA)
  2595. host->flags &= ~SDHCI_USE_SDMA;
  2596. if (host->flags & SDHCI_USE_ADMA) {
  2597. dma_addr_t dma;
  2598. void *buf;
  2599. /*
  2600. * The DMA descriptor table size is calculated as the maximum
  2601. * number of segments times 2, to allow for an alignment
  2602. * descriptor for each segment, plus 1 for a nop end descriptor,
  2603. * all multipled by the descriptor size.
  2604. */
  2605. if (host->flags & SDHCI_USE_64_BIT_DMA) {
  2606. host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
  2607. SDHCI_ADMA2_64_DESC_SZ;
  2608. host->desc_sz = SDHCI_ADMA2_64_DESC_SZ;
  2609. } else {
  2610. host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
  2611. SDHCI_ADMA2_32_DESC_SZ;
  2612. host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
  2613. }
  2614. host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
  2615. buf = dma_alloc_coherent(mmc_dev(mmc), host->align_buffer_sz +
  2616. host->adma_table_sz, &dma, GFP_KERNEL);
  2617. if (!buf) {
  2618. pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
  2619. mmc_hostname(mmc));
  2620. host->flags &= ~SDHCI_USE_ADMA;
  2621. } else if ((dma + host->align_buffer_sz) &
  2622. (SDHCI_ADMA2_DESC_ALIGN - 1)) {
  2623. pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
  2624. mmc_hostname(mmc));
  2625. host->flags &= ~SDHCI_USE_ADMA;
  2626. dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
  2627. host->adma_table_sz, buf, dma);
  2628. } else {
  2629. host->align_buffer = buf;
  2630. host->align_addr = dma;
  2631. host->adma_table = buf + host->align_buffer_sz;
  2632. host->adma_addr = dma + host->align_buffer_sz;
  2633. }
  2634. }
  2635. /*
  2636. * If we use DMA, then it's up to the caller to set the DMA
  2637. * mask, but PIO does not need the hw shim so we set a new
  2638. * mask here in that case.
  2639. */
  2640. if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
  2641. host->dma_mask = DMA_BIT_MASK(64);
  2642. mmc_dev(mmc)->dma_mask = &host->dma_mask;
  2643. }
  2644. if (host->version >= SDHCI_SPEC_300)
  2645. host->max_clk = (host->caps & SDHCI_CLOCK_V3_BASE_MASK)
  2646. >> SDHCI_CLOCK_BASE_SHIFT;
  2647. else
  2648. host->max_clk = (host->caps & SDHCI_CLOCK_BASE_MASK)
  2649. >> SDHCI_CLOCK_BASE_SHIFT;
  2650. host->max_clk *= 1000000;
  2651. if (host->max_clk == 0 || host->quirks &
  2652. SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
  2653. if (!host->ops->get_max_clock) {
  2654. pr_err("%s: Hardware doesn't specify base clock frequency.\n",
  2655. mmc_hostname(mmc));
  2656. ret = -ENODEV;
  2657. goto undma;
  2658. }
  2659. host->max_clk = host->ops->get_max_clock(host);
  2660. }
  2661. /*
  2662. * In case of Host Controller v3.00, find out whether clock
  2663. * multiplier is supported.
  2664. */
  2665. host->clk_mul = (host->caps1 & SDHCI_CLOCK_MUL_MASK) >>
  2666. SDHCI_CLOCK_MUL_SHIFT;
  2667. /*
  2668. * In case the value in Clock Multiplier is 0, then programmable
  2669. * clock mode is not supported, otherwise the actual clock
  2670. * multiplier is one more than the value of Clock Multiplier
  2671. * in the Capabilities Register.
  2672. */
  2673. if (host->clk_mul)
  2674. host->clk_mul += 1;
  2675. /*
  2676. * Set host parameters.
  2677. */
  2678. max_clk = host->max_clk;
  2679. if (host->ops->get_min_clock)
  2680. mmc->f_min = host->ops->get_min_clock(host);
  2681. else if (host->version >= SDHCI_SPEC_300) {
  2682. if (host->clk_mul) {
  2683. mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
  2684. max_clk = host->max_clk * host->clk_mul;
  2685. } else
  2686. mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
  2687. } else
  2688. mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
  2689. if (!mmc->f_max || mmc->f_max > max_clk)
  2690. mmc->f_max = max_clk;
  2691. if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
  2692. host->timeout_clk = (host->caps & SDHCI_TIMEOUT_CLK_MASK) >>
  2693. SDHCI_TIMEOUT_CLK_SHIFT;
  2694. if (host->timeout_clk == 0) {
  2695. if (host->ops->get_timeout_clock) {
  2696. host->timeout_clk =
  2697. host->ops->get_timeout_clock(host);
  2698. } else {
  2699. pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
  2700. mmc_hostname(mmc));
  2701. ret = -ENODEV;
  2702. goto undma;
  2703. }
  2704. }
  2705. if (host->caps & SDHCI_TIMEOUT_CLK_UNIT)
  2706. host->timeout_clk *= 1000;
  2707. if (override_timeout_clk)
  2708. host->timeout_clk = override_timeout_clk;
  2709. mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
  2710. host->ops->get_max_timeout_count(host) : 1 << 27;
  2711. mmc->max_busy_timeout /= host->timeout_clk;
  2712. }
  2713. mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
  2714. mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
  2715. if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
  2716. host->flags |= SDHCI_AUTO_CMD12;
  2717. /* Auto-CMD23 stuff only works in ADMA or PIO. */
  2718. if ((host->version >= SDHCI_SPEC_300) &&
  2719. ((host->flags & SDHCI_USE_ADMA) ||
  2720. !(host->flags & SDHCI_USE_SDMA)) &&
  2721. !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
  2722. host->flags |= SDHCI_AUTO_CMD23;
  2723. DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
  2724. } else {
  2725. DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
  2726. }
  2727. /*
  2728. * A controller may support 8-bit width, but the board itself
  2729. * might not have the pins brought out. Boards that support
  2730. * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
  2731. * their platform code before calling sdhci_add_host(), and we
  2732. * won't assume 8-bit width for hosts without that CAP.
  2733. */
  2734. if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
  2735. mmc->caps |= MMC_CAP_4_BIT_DATA;
  2736. if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
  2737. mmc->caps &= ~MMC_CAP_CMD23;
  2738. if (host->caps & SDHCI_CAN_DO_HISPD)
  2739. mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
  2740. if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
  2741. mmc_card_is_removable(mmc) &&
  2742. mmc_gpio_get_cd(host->mmc) < 0)
  2743. mmc->caps |= MMC_CAP_NEEDS_POLL;
  2744. /* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
  2745. if (!IS_ERR(mmc->supply.vqmmc)) {
  2746. ret = regulator_enable(mmc->supply.vqmmc);
  2747. if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
  2748. 1950000))
  2749. host->caps1 &= ~(SDHCI_SUPPORT_SDR104 |
  2750. SDHCI_SUPPORT_SDR50 |
  2751. SDHCI_SUPPORT_DDR50);
  2752. if (ret) {
  2753. pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
  2754. mmc_hostname(mmc), ret);
  2755. mmc->supply.vqmmc = ERR_PTR(-EINVAL);
  2756. }
  2757. }
  2758. if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V) {
  2759. host->caps1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
  2760. SDHCI_SUPPORT_DDR50);
  2761. }
  2762. /* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
  2763. if (host->caps1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
  2764. SDHCI_SUPPORT_DDR50))
  2765. mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
  2766. /* SDR104 supports also implies SDR50 support */
  2767. if (host->caps1 & SDHCI_SUPPORT_SDR104) {
  2768. mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
  2769. /* SD3.0: SDR104 is supported so (for eMMC) the caps2
  2770. * field can be promoted to support HS200.
  2771. */
  2772. if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
  2773. mmc->caps2 |= MMC_CAP2_HS200;
  2774. } else if (host->caps1 & SDHCI_SUPPORT_SDR50) {
  2775. mmc->caps |= MMC_CAP_UHS_SDR50;
  2776. }
  2777. if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
  2778. (host->caps1 & SDHCI_SUPPORT_HS400))
  2779. mmc->caps2 |= MMC_CAP2_HS400;
  2780. if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
  2781. (IS_ERR(mmc->supply.vqmmc) ||
  2782. !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
  2783. 1300000)))
  2784. mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;
  2785. if ((host->caps1 & SDHCI_SUPPORT_DDR50) &&
  2786. !(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
  2787. mmc->caps |= MMC_CAP_UHS_DDR50;
  2788. /* Does the host need tuning for SDR50? */
  2789. if (host->caps1 & SDHCI_USE_SDR50_TUNING)
  2790. host->flags |= SDHCI_SDR50_NEEDS_TUNING;
  2791. /* Driver Type(s) (A, C, D) supported by the host */
  2792. if (host->caps1 & SDHCI_DRIVER_TYPE_A)
  2793. mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
  2794. if (host->caps1 & SDHCI_DRIVER_TYPE_C)
  2795. mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
  2796. if (host->caps1 & SDHCI_DRIVER_TYPE_D)
  2797. mmc->caps |= MMC_CAP_DRIVER_TYPE_D;
  2798. /* Initial value for re-tuning timer count */
  2799. host->tuning_count = (host->caps1 & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
  2800. SDHCI_RETUNING_TIMER_COUNT_SHIFT;
  2801. /*
  2802. * In case Re-tuning Timer is not disabled, the actual value of
  2803. * re-tuning timer will be 2 ^ (n - 1).
  2804. */
  2805. if (host->tuning_count)
  2806. host->tuning_count = 1 << (host->tuning_count - 1);
  2807. /* Re-tuning mode supported by the Host Controller */
  2808. host->tuning_mode = (host->caps1 & SDHCI_RETUNING_MODE_MASK) >>
  2809. SDHCI_RETUNING_MODE_SHIFT;
  2810. ocr_avail = 0;
  2811. /*
  2812. * According to SD Host Controller spec v3.00, if the Host System
  2813. * can afford more than 150mA, Host Driver should set XPC to 1. Also
  2814. * the value is meaningful only if Voltage Support in the Capabilities
  2815. * register is set. The actual current value is 4 times the register
  2816. * value.
  2817. */
  2818. max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
  2819. if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
  2820. int curr = regulator_get_current_limit(mmc->supply.vmmc);
  2821. if (curr > 0) {
  2822. /* convert to SDHCI_MAX_CURRENT format */
  2823. curr = curr/1000; /* convert to mA */
  2824. curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;
  2825. curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
  2826. max_current_caps =
  2827. (curr << SDHCI_MAX_CURRENT_330_SHIFT) |
  2828. (curr << SDHCI_MAX_CURRENT_300_SHIFT) |
  2829. (curr << SDHCI_MAX_CURRENT_180_SHIFT);
  2830. }
  2831. }
  2832. if (host->caps & SDHCI_CAN_VDD_330) {
  2833. ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
  2834. mmc->max_current_330 = ((max_current_caps &
  2835. SDHCI_MAX_CURRENT_330_MASK) >>
  2836. SDHCI_MAX_CURRENT_330_SHIFT) *
  2837. SDHCI_MAX_CURRENT_MULTIPLIER;
  2838. }
  2839. if (host->caps & SDHCI_CAN_VDD_300) {
  2840. ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
  2841. mmc->max_current_300 = ((max_current_caps &
  2842. SDHCI_MAX_CURRENT_300_MASK) >>
  2843. SDHCI_MAX_CURRENT_300_SHIFT) *
  2844. SDHCI_MAX_CURRENT_MULTIPLIER;
  2845. }
  2846. if (host->caps & SDHCI_CAN_VDD_180) {
  2847. ocr_avail |= MMC_VDD_165_195;
  2848. mmc->max_current_180 = ((max_current_caps &
  2849. SDHCI_MAX_CURRENT_180_MASK) >>
  2850. SDHCI_MAX_CURRENT_180_SHIFT) *
  2851. SDHCI_MAX_CURRENT_MULTIPLIER;
  2852. }
  2853. /* If OCR set by host, use it instead. */
  2854. if (host->ocr_mask)
  2855. ocr_avail = host->ocr_mask;
  2856. /* If OCR set by external regulators, give it highest prio. */
  2857. if (mmc->ocr_avail)
  2858. ocr_avail = mmc->ocr_avail;
  2859. mmc->ocr_avail = ocr_avail;
  2860. mmc->ocr_avail_sdio = ocr_avail;
  2861. if (host->ocr_avail_sdio)
  2862. mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
  2863. mmc->ocr_avail_sd = ocr_avail;
  2864. if (host->ocr_avail_sd)
  2865. mmc->ocr_avail_sd &= host->ocr_avail_sd;
  2866. else /* normal SD controllers don't support 1.8V */
  2867. mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
  2868. mmc->ocr_avail_mmc = ocr_avail;
  2869. if (host->ocr_avail_mmc)
  2870. mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
  2871. if (mmc->ocr_avail == 0) {
  2872. pr_err("%s: Hardware doesn't report any support voltages.\n",
  2873. mmc_hostname(mmc));
  2874. ret = -ENODEV;
  2875. goto unreg;
  2876. }
  2877. if ((mmc->caps & (MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 |
  2878. MMC_CAP_UHS_SDR50 | MMC_CAP_UHS_SDR104 |
  2879. MMC_CAP_UHS_DDR50 | MMC_CAP_1_8V_DDR)) ||
  2880. (mmc->caps2 & (MMC_CAP2_HS200_1_8V_SDR | MMC_CAP2_HS400_1_8V)))
  2881. host->flags |= SDHCI_SIGNALING_180;
  2882. if (mmc->caps2 & MMC_CAP2_HSX00_1_2V)
  2883. host->flags |= SDHCI_SIGNALING_120;
  2884. spin_lock_init(&host->lock);
  2885. /*
  2886. * Maximum number of segments. Depends on if the hardware
  2887. * can do scatter/gather or not.
  2888. */
  2889. if (host->flags & SDHCI_USE_ADMA)
  2890. mmc->max_segs = SDHCI_MAX_SEGS;
  2891. else if (host->flags & SDHCI_USE_SDMA)
  2892. mmc->max_segs = 1;
  2893. else /* PIO */
  2894. mmc->max_segs = SDHCI_MAX_SEGS;
  2895. /*
  2896. * Maximum number of sectors in one transfer. Limited by SDMA boundary
  2897. * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
  2898. * is less anyway.
  2899. */
  2900. mmc->max_req_size = 524288;
  2901. /*
  2902. * Maximum segment size. Could be one segment with the maximum number
  2903. * of bytes. When doing hardware scatter/gather, each entry cannot
  2904. * be larger than 64 KiB though.
  2905. */
  2906. if (host->flags & SDHCI_USE_ADMA) {
  2907. if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
  2908. mmc->max_seg_size = 65535;
  2909. else
  2910. mmc->max_seg_size = 65536;
  2911. } else {
  2912. mmc->max_seg_size = mmc->max_req_size;
  2913. }
  2914. /*
  2915. * Maximum block size. This varies from controller to controller and
  2916. * is specified in the capabilities register.
  2917. */
  2918. if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
  2919. mmc->max_blk_size = 2;
  2920. } else {
  2921. mmc->max_blk_size = (host->caps & SDHCI_MAX_BLOCK_MASK) >>
  2922. SDHCI_MAX_BLOCK_SHIFT;
  2923. if (mmc->max_blk_size >= 3) {
  2924. pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
  2925. mmc_hostname(mmc));
  2926. mmc->max_blk_size = 0;
  2927. }
  2928. }
  2929. mmc->max_blk_size = 512 << mmc->max_blk_size;
  2930. /*
  2931. * Maximum block count.
  2932. */
  2933. mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
  2934. return 0;
  2935. unreg:
  2936. if (!IS_ERR(mmc->supply.vqmmc))
  2937. regulator_disable(mmc->supply.vqmmc);
  2938. undma:
  2939. if (host->align_buffer)
  2940. dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
  2941. host->adma_table_sz, host->align_buffer,
  2942. host->align_addr);
  2943. host->adma_table = NULL;
  2944. host->align_buffer = NULL;
  2945. return ret;
  2946. }
  2947. EXPORT_SYMBOL_GPL(sdhci_setup_host);
  2948. int __sdhci_add_host(struct sdhci_host *host)
  2949. {
  2950. struct mmc_host *mmc = host->mmc;
  2951. int ret;
  2952. /*
  2953. * Init tasklets.
  2954. */
  2955. tasklet_init(&host->finish_tasklet,
  2956. sdhci_tasklet_finish, (unsigned long)host);
  2957. setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
  2958. setup_timer(&host->data_timer, sdhci_timeout_data_timer,
  2959. (unsigned long)host);
  2960. init_waitqueue_head(&host->buf_ready_int);
  2961. sdhci_init(host, 0);
  2962. ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
  2963. IRQF_SHARED, mmc_hostname(mmc), host);
  2964. if (ret) {
  2965. pr_err("%s: Failed to request IRQ %d: %d\n",
  2966. mmc_hostname(mmc), host->irq, ret);
  2967. goto untasklet;
  2968. }
  2969. #ifdef CONFIG_MMC_DEBUG
  2970. sdhci_dumpregs(host);
  2971. #endif
  2972. ret = sdhci_led_register(host);
  2973. if (ret) {
  2974. pr_err("%s: Failed to register LED device: %d\n",
  2975. mmc_hostname(mmc), ret);
  2976. goto unirq;
  2977. }
  2978. mmiowb();
  2979. ret = mmc_add_host(mmc);
  2980. if (ret)
  2981. goto unled;
  2982. pr_info("%s: SDHCI controller on %s [%s] using %s\n",
  2983. mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
  2984. (host->flags & SDHCI_USE_ADMA) ?
  2985. (host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
  2986. (host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
  2987. sdhci_enable_card_detection(host);
  2988. return 0;
  2989. unled:
  2990. sdhci_led_unregister(host);
  2991. unirq:
  2992. sdhci_do_reset(host, SDHCI_RESET_ALL);
  2993. sdhci_writel(host, 0, SDHCI_INT_ENABLE);
  2994. sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
  2995. free_irq(host->irq, host);
  2996. untasklet:
  2997. tasklet_kill(&host->finish_tasklet);
  2998. if (!IS_ERR(mmc->supply.vqmmc))
  2999. regulator_disable(mmc->supply.vqmmc);
  3000. if (host->align_buffer)
  3001. dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
  3002. host->adma_table_sz, host->align_buffer,
  3003. host->align_addr);
  3004. host->adma_table = NULL;
  3005. host->align_buffer = NULL;
  3006. return ret;
  3007. }
  3008. EXPORT_SYMBOL_GPL(__sdhci_add_host);
  3009. int sdhci_add_host(struct sdhci_host *host)
  3010. {
  3011. int ret;
  3012. ret = sdhci_setup_host(host);
  3013. if (ret)
  3014. return ret;
  3015. return __sdhci_add_host(host);
  3016. }
  3017. EXPORT_SYMBOL_GPL(sdhci_add_host);
  3018. void sdhci_remove_host(struct sdhci_host *host, int dead)
  3019. {
  3020. struct mmc_host *mmc = host->mmc;
  3021. unsigned long flags;
  3022. if (dead) {
  3023. spin_lock_irqsave(&host->lock, flags);
  3024. host->flags |= SDHCI_DEVICE_DEAD;
  3025. if (sdhci_has_requests(host)) {
  3026. pr_err("%s: Controller removed during "
  3027. " transfer!\n", mmc_hostname(mmc));
  3028. sdhci_error_out_mrqs(host, -ENOMEDIUM);
  3029. }
  3030. spin_unlock_irqrestore(&host->lock, flags);
  3031. }
  3032. sdhci_disable_card_detection(host);
  3033. mmc_remove_host(mmc);
  3034. sdhci_led_unregister(host);
  3035. if (!dead)
  3036. sdhci_do_reset(host, SDHCI_RESET_ALL);
  3037. sdhci_writel(host, 0, SDHCI_INT_ENABLE);
  3038. sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
  3039. free_irq(host->irq, host);
  3040. del_timer_sync(&host->timer);
  3041. del_timer_sync(&host->data_timer);
  3042. tasklet_kill(&host->finish_tasklet);
  3043. if (!IS_ERR(mmc->supply.vqmmc))
  3044. regulator_disable(mmc->supply.vqmmc);
  3045. if (host->align_buffer)
  3046. dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
  3047. host->adma_table_sz, host->align_buffer,
  3048. host->align_addr);
  3049. host->adma_table = NULL;
  3050. host->align_buffer = NULL;
  3051. }
  3052. EXPORT_SYMBOL_GPL(sdhci_remove_host);
  3053. void sdhci_free_host(struct sdhci_host *host)
  3054. {
  3055. mmc_free_host(host->mmc);
  3056. }
  3057. EXPORT_SYMBOL_GPL(sdhci_free_host);
  3058. /*****************************************************************************\
  3059. * *
  3060. * Driver init/exit *
  3061. * *
  3062. \*****************************************************************************/
  3063. static int __init sdhci_drv_init(void)
  3064. {
  3065. pr_info(DRIVER_NAME
  3066. ": Secure Digital Host Controller Interface driver\n");
  3067. pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
  3068. return 0;
  3069. }
  3070. static void __exit sdhci_drv_exit(void)
  3071. {
  3072. }
  3073. module_init(sdhci_drv_init);
  3074. module_exit(sdhci_drv_exit);
  3075. module_param(debug_quirks, uint, 0444);
  3076. module_param(debug_quirks2, uint, 0444);
  3077. MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
  3078. MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
  3079. MODULE_LICENSE("GPL");
  3080. MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
  3081. MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");