si2165.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182
  1. /*
  2. * Driver for Silicon Labs Si2161 DVB-T and Si2165 DVB-C/-T Demodulator
  3. *
  4. * Copyright (C) 2013-2014 Matthias Schwarzott <zzam@gentoo.org>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * References:
  17. * http://www.silabs.com/Support%20Documents/TechnicalDocs/Si2165-short.pdf
  18. */
  19. #include <linux/delay.h>
  20. #include <linux/errno.h>
  21. #include <linux/init.h>
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/string.h>
  25. #include <linux/slab.h>
  26. #include <linux/firmware.h>
  27. #include <linux/regmap.h>
  28. #include "dvb_frontend.h"
  29. #include "dvb_math.h"
  30. #include "si2165_priv.h"
  31. #include "si2165.h"
  32. /*
  33. * Hauppauge WinTV-HVR-930C-HD B130 / PCTV QuatroStick 521e 1113xx
  34. * uses 16 MHz xtal
  35. *
  36. * Hauppauge WinTV-HVR-930C-HD B131 / PCTV QuatroStick 522e 1114xx
  37. * uses 24 MHz clock provided by tuner
  38. */
  39. struct si2165_state {
  40. struct i2c_client *client;
  41. struct regmap *regmap;
  42. struct dvb_frontend fe;
  43. struct si2165_config config;
  44. u8 chip_revcode;
  45. u8 chip_type;
  46. /* calculated by xtal and div settings */
  47. u32 fvco_hz;
  48. u32 sys_clk;
  49. u32 adc_clk;
  50. bool has_dvbc;
  51. bool has_dvbt;
  52. bool firmware_loaded;
  53. };
  54. #define DEBUG_OTHER 0x01
  55. #define DEBUG_I2C_WRITE 0x02
  56. #define DEBUG_I2C_READ 0x04
  57. #define DEBUG_REG_READ 0x08
  58. #define DEBUG_REG_WRITE 0x10
  59. #define DEBUG_FW_LOAD 0x20
  60. static int debug = 0x00;
  61. #define dprintk(args...) \
  62. do { \
  63. if (debug & DEBUG_OTHER) \
  64. printk(KERN_DEBUG "si2165: " args); \
  65. } while (0)
  66. #define deb_i2c_write(args...) \
  67. do { \
  68. if (debug & DEBUG_I2C_WRITE) \
  69. printk(KERN_DEBUG "si2165: i2c write: " args); \
  70. } while (0)
  71. #define deb_i2c_read(args...) \
  72. do { \
  73. if (debug & DEBUG_I2C_READ) \
  74. printk(KERN_DEBUG "si2165: i2c read: " args); \
  75. } while (0)
  76. #define deb_readreg(args...) \
  77. do { \
  78. if (debug & DEBUG_REG_READ) \
  79. printk(KERN_DEBUG "si2165: reg read: " args); \
  80. } while (0)
  81. #define deb_writereg(args...) \
  82. do { \
  83. if (debug & DEBUG_REG_WRITE) \
  84. printk(KERN_DEBUG "si2165: reg write: " args); \
  85. } while (0)
  86. #define deb_fw_load(args...) \
  87. do { \
  88. if (debug & DEBUG_FW_LOAD) \
  89. printk(KERN_DEBUG "si2165: fw load: " args); \
  90. } while (0)
  91. static int si2165_write(struct si2165_state *state, const u16 reg,
  92. const u8 *src, const int count)
  93. {
  94. int ret;
  95. if (debug & DEBUG_I2C_WRITE)
  96. deb_i2c_write("reg: 0x%04x, data: %*ph\n", reg, count, src);
  97. ret = regmap_bulk_write(state->regmap, reg, src, count);
  98. if (ret)
  99. dev_err(&state->client->dev, "%s: ret == %d\n", __func__, ret);
  100. return ret;
  101. }
  102. static int si2165_read(struct si2165_state *state,
  103. const u16 reg, u8 *val, const int count)
  104. {
  105. int ret = regmap_bulk_read(state->regmap, reg, val, count);
  106. if (ret) {
  107. dev_err(&state->client->dev, "%s: error (addr %02x reg %04x error (ret == %i)\n",
  108. __func__, state->config.i2c_addr, reg, ret);
  109. return ret;
  110. }
  111. if (debug & DEBUG_I2C_READ)
  112. deb_i2c_read("reg: 0x%04x, data: %*ph\n", reg, count, val);
  113. return 0;
  114. }
  115. static int si2165_readreg8(struct si2165_state *state,
  116. const u16 reg, u8 *val)
  117. {
  118. unsigned int val_tmp;
  119. int ret = regmap_read(state->regmap, reg, &val_tmp);
  120. *val = (u8)val_tmp;
  121. deb_readreg("R(0x%04x)=0x%02x\n", reg, *val);
  122. return ret;
  123. }
  124. static int si2165_readreg16(struct si2165_state *state,
  125. const u16 reg, u16 *val)
  126. {
  127. u8 buf[2];
  128. int ret = si2165_read(state, reg, buf, 2);
  129. *val = buf[0] | buf[1] << 8;
  130. deb_readreg("R(0x%04x)=0x%04x\n", reg, *val);
  131. return ret;
  132. }
  133. static int si2165_writereg8(struct si2165_state *state, const u16 reg, u8 val)
  134. {
  135. return regmap_write(state->regmap, reg, val);
  136. }
  137. static int si2165_writereg16(struct si2165_state *state, const u16 reg, u16 val)
  138. {
  139. u8 buf[2] = { val & 0xff, (val >> 8) & 0xff };
  140. return si2165_write(state, reg, buf, 2);
  141. }
  142. static int si2165_writereg24(struct si2165_state *state, const u16 reg, u32 val)
  143. {
  144. u8 buf[3] = { val & 0xff, (val >> 8) & 0xff, (val >> 16) & 0xff };
  145. return si2165_write(state, reg, buf, 3);
  146. }
  147. static int si2165_writereg32(struct si2165_state *state, const u16 reg, u32 val)
  148. {
  149. u8 buf[4] = {
  150. val & 0xff,
  151. (val >> 8) & 0xff,
  152. (val >> 16) & 0xff,
  153. (val >> 24) & 0xff
  154. };
  155. return si2165_write(state, reg, buf, 4);
  156. }
  157. static int si2165_writereg_mask8(struct si2165_state *state, const u16 reg,
  158. u8 val, u8 mask)
  159. {
  160. if (mask != 0xff) {
  161. u8 tmp;
  162. int ret = si2165_readreg8(state, reg, &tmp);
  163. if (ret < 0)
  164. return ret;
  165. val &= mask;
  166. tmp &= ~mask;
  167. val |= tmp;
  168. }
  169. return si2165_writereg8(state, reg, val);
  170. }
  171. #define REG16(reg, val) { (reg), (val) & 0xff }, { (reg)+1, (val)>>8 & 0xff }
  172. struct si2165_reg_value_pair {
  173. u16 reg;
  174. u8 val;
  175. };
  176. static int si2165_write_reg_list(struct si2165_state *state,
  177. const struct si2165_reg_value_pair *regs,
  178. int count)
  179. {
  180. int i;
  181. int ret;
  182. for (i = 0; i < count; i++) {
  183. ret = si2165_writereg8(state, regs[i].reg, regs[i].val);
  184. if (ret < 0)
  185. return ret;
  186. }
  187. return 0;
  188. }
  189. static int si2165_get_tune_settings(struct dvb_frontend *fe,
  190. struct dvb_frontend_tune_settings *s)
  191. {
  192. s->min_delay_ms = 1000;
  193. return 0;
  194. }
  195. static int si2165_init_pll(struct si2165_state *state)
  196. {
  197. u32 ref_freq_Hz = state->config.ref_freq_Hz;
  198. u8 divr = 1; /* 1..7 */
  199. u8 divp = 1; /* only 1 or 4 */
  200. u8 divn = 56; /* 1..63 */
  201. u8 divm = 8;
  202. u8 divl = 12;
  203. u8 buf[4];
  204. /*
  205. * hardcoded values can be deleted if calculation is verified
  206. * or it yields the same values as the windows driver
  207. */
  208. switch (ref_freq_Hz) {
  209. case 16000000u:
  210. divn = 56;
  211. break;
  212. case 24000000u:
  213. divr = 2;
  214. divp = 4;
  215. divn = 19;
  216. break;
  217. default:
  218. /* ref_freq / divr must be between 4 and 16 MHz */
  219. if (ref_freq_Hz > 16000000u)
  220. divr = 2;
  221. /*
  222. * now select divn and divp such that
  223. * fvco is in 1624..1824 MHz
  224. */
  225. if (1624000000u * divr > ref_freq_Hz * 2u * 63u)
  226. divp = 4;
  227. /* is this already correct regarding rounding? */
  228. divn = 1624000000u * divr / (ref_freq_Hz * 2u * divp);
  229. break;
  230. }
  231. /* adc_clk and sys_clk depend on xtal and pll settings */
  232. state->fvco_hz = ref_freq_Hz / divr
  233. * 2u * divn * divp;
  234. state->adc_clk = state->fvco_hz / (divm * 4u);
  235. state->sys_clk = state->fvco_hz / (divl * 2u);
  236. /* write pll registers 0x00a0..0x00a3 at once */
  237. buf[0] = divl;
  238. buf[1] = divm;
  239. buf[2] = (divn & 0x3f) | ((divp == 1) ? 0x40 : 0x00) | 0x80;
  240. buf[3] = divr;
  241. return si2165_write(state, 0x00a0, buf, 4);
  242. }
  243. static int si2165_adjust_pll_divl(struct si2165_state *state, u8 divl)
  244. {
  245. state->sys_clk = state->fvco_hz / (divl * 2u);
  246. return si2165_writereg8(state, 0x00a0, divl); /* pll_divl */
  247. }
  248. static u32 si2165_get_fe_clk(struct si2165_state *state)
  249. {
  250. /* assume Oversampling mode Ovr4 is used */
  251. return state->adc_clk;
  252. }
  253. static int si2165_wait_init_done(struct si2165_state *state)
  254. {
  255. int ret = -EINVAL;
  256. u8 val = 0;
  257. int i;
  258. for (i = 0; i < 3; ++i) {
  259. si2165_readreg8(state, 0x0054, &val);
  260. if (val == 0x01)
  261. return 0;
  262. usleep_range(1000, 50000);
  263. }
  264. dev_err(&state->client->dev, "%s: init_done was not set\n",
  265. KBUILD_MODNAME);
  266. return ret;
  267. }
  268. static int si2165_upload_firmware_block(struct si2165_state *state,
  269. const u8 *data, u32 len, u32 *poffset, u32 block_count)
  270. {
  271. int ret;
  272. u8 buf_ctrl[4] = { 0x00, 0x00, 0x00, 0xc0 };
  273. u8 wordcount;
  274. u32 cur_block = 0;
  275. u32 offset = poffset ? *poffset : 0;
  276. if (len < 4)
  277. return -EINVAL;
  278. if (len % 4 != 0)
  279. return -EINVAL;
  280. deb_fw_load(
  281. "si2165_upload_firmware_block called with len=0x%x offset=0x%x blockcount=0x%x\n",
  282. len, offset, block_count);
  283. while (offset+12 <= len && cur_block < block_count) {
  284. deb_fw_load(
  285. "si2165_upload_firmware_block in while len=0x%x offset=0x%x cur_block=0x%x blockcount=0x%x\n",
  286. len, offset, cur_block, block_count);
  287. wordcount = data[offset];
  288. if (wordcount < 1 || data[offset+1] ||
  289. data[offset+2] || data[offset+3]) {
  290. dev_warn(&state->client->dev,
  291. "%s: bad fw data[0..3] = %*ph\n",
  292. KBUILD_MODNAME, 4, data);
  293. return -EINVAL;
  294. }
  295. if (offset + 8 + wordcount * 4 > len) {
  296. dev_warn(&state->client->dev,
  297. "%s: len is too small for block len=%d, wordcount=%d\n",
  298. KBUILD_MODNAME, len, wordcount);
  299. return -EINVAL;
  300. }
  301. buf_ctrl[0] = wordcount - 1;
  302. ret = si2165_write(state, 0x0364, buf_ctrl, 4);
  303. if (ret < 0)
  304. goto error;
  305. ret = si2165_write(state, 0x0368, data+offset+4, 4);
  306. if (ret < 0)
  307. goto error;
  308. offset += 8;
  309. while (wordcount > 0) {
  310. ret = si2165_write(state, 0x36c, data+offset, 4);
  311. if (ret < 0)
  312. goto error;
  313. wordcount--;
  314. offset += 4;
  315. }
  316. cur_block++;
  317. }
  318. deb_fw_load(
  319. "si2165_upload_firmware_block after while len=0x%x offset=0x%x cur_block=0x%x blockcount=0x%x\n",
  320. len, offset, cur_block, block_count);
  321. if (poffset)
  322. *poffset = offset;
  323. deb_fw_load("si2165_upload_firmware_block returned offset=0x%x\n",
  324. offset);
  325. return 0;
  326. error:
  327. return ret;
  328. }
  329. static int si2165_upload_firmware(struct si2165_state *state)
  330. {
  331. /* int ret; */
  332. u8 val[3];
  333. u16 val16;
  334. int ret;
  335. const struct firmware *fw = NULL;
  336. u8 *fw_file;
  337. const u8 *data;
  338. u32 len;
  339. u32 offset;
  340. u8 patch_version;
  341. u8 block_count;
  342. u16 crc_expected;
  343. switch (state->chip_revcode) {
  344. case 0x03: /* revision D */
  345. fw_file = SI2165_FIRMWARE_REV_D;
  346. break;
  347. default:
  348. dev_info(&state->client->dev, "%s: no firmware file for revision=%d\n",
  349. KBUILD_MODNAME, state->chip_revcode);
  350. return 0;
  351. }
  352. /* request the firmware, this will block and timeout */
  353. ret = request_firmware(&fw, fw_file, &state->client->dev);
  354. if (ret) {
  355. dev_warn(&state->client->dev, "%s: firmware file '%s' not found\n",
  356. KBUILD_MODNAME, fw_file);
  357. goto error;
  358. }
  359. data = fw->data;
  360. len = fw->size;
  361. dev_info(&state->client->dev, "%s: downloading firmware from file '%s' size=%d\n",
  362. KBUILD_MODNAME, fw_file, len);
  363. if (len % 4 != 0) {
  364. dev_warn(&state->client->dev, "%s: firmware size is not multiple of 4\n",
  365. KBUILD_MODNAME);
  366. ret = -EINVAL;
  367. goto error;
  368. }
  369. /* check header (8 bytes) */
  370. if (len < 8) {
  371. dev_warn(&state->client->dev, "%s: firmware header is missing\n",
  372. KBUILD_MODNAME);
  373. ret = -EINVAL;
  374. goto error;
  375. }
  376. if (data[0] != 1 || data[1] != 0) {
  377. dev_warn(&state->client->dev, "%s: firmware file version is wrong\n",
  378. KBUILD_MODNAME);
  379. ret = -EINVAL;
  380. goto error;
  381. }
  382. patch_version = data[2];
  383. block_count = data[4];
  384. crc_expected = data[7] << 8 | data[6];
  385. /* start uploading fw */
  386. /* boot/wdog status */
  387. ret = si2165_writereg8(state, 0x0341, 0x00);
  388. if (ret < 0)
  389. goto error;
  390. /* reset */
  391. ret = si2165_writereg8(state, 0x00c0, 0x00);
  392. if (ret < 0)
  393. goto error;
  394. /* boot/wdog status */
  395. ret = si2165_readreg8(state, 0x0341, val);
  396. if (ret < 0)
  397. goto error;
  398. /* enable reset on error */
  399. ret = si2165_readreg8(state, 0x035c, val);
  400. if (ret < 0)
  401. goto error;
  402. ret = si2165_readreg8(state, 0x035c, val);
  403. if (ret < 0)
  404. goto error;
  405. ret = si2165_writereg8(state, 0x035c, 0x02);
  406. if (ret < 0)
  407. goto error;
  408. /* start right after the header */
  409. offset = 8;
  410. dev_info(&state->client->dev, "%s: si2165_upload_firmware extracted patch_version=0x%02x, block_count=0x%02x, crc_expected=0x%04x\n",
  411. KBUILD_MODNAME, patch_version, block_count, crc_expected);
  412. ret = si2165_upload_firmware_block(state, data, len, &offset, 1);
  413. if (ret < 0)
  414. goto error;
  415. ret = si2165_writereg8(state, 0x0344, patch_version);
  416. if (ret < 0)
  417. goto error;
  418. /* reset crc */
  419. ret = si2165_writereg8(state, 0x0379, 0x01);
  420. if (ret)
  421. goto error;
  422. ret = si2165_upload_firmware_block(state, data, len,
  423. &offset, block_count);
  424. if (ret < 0) {
  425. dev_err(&state->client->dev,
  426. "%s: firmware could not be uploaded\n",
  427. KBUILD_MODNAME);
  428. goto error;
  429. }
  430. /* read crc */
  431. ret = si2165_readreg16(state, 0x037a, &val16);
  432. if (ret)
  433. goto error;
  434. if (val16 != crc_expected) {
  435. dev_err(&state->client->dev,
  436. "%s: firmware crc mismatch %04x != %04x\n",
  437. KBUILD_MODNAME, val16, crc_expected);
  438. ret = -EINVAL;
  439. goto error;
  440. }
  441. ret = si2165_upload_firmware_block(state, data, len, &offset, 5);
  442. if (ret)
  443. goto error;
  444. if (len != offset) {
  445. dev_err(&state->client->dev,
  446. "%s: firmware len mismatch %04x != %04x\n",
  447. KBUILD_MODNAME, len, offset);
  448. ret = -EINVAL;
  449. goto error;
  450. }
  451. /* reset watchdog error register */
  452. ret = si2165_writereg_mask8(state, 0x0341, 0x02, 0x02);
  453. if (ret < 0)
  454. goto error;
  455. /* enable reset on error */
  456. ret = si2165_writereg_mask8(state, 0x035c, 0x01, 0x01);
  457. if (ret < 0)
  458. goto error;
  459. dev_info(&state->client->dev, "%s: fw load finished\n", KBUILD_MODNAME);
  460. ret = 0;
  461. state->firmware_loaded = true;
  462. error:
  463. if (fw) {
  464. release_firmware(fw);
  465. fw = NULL;
  466. }
  467. return ret;
  468. }
  469. static int si2165_init(struct dvb_frontend *fe)
  470. {
  471. int ret = 0;
  472. struct si2165_state *state = fe->demodulator_priv;
  473. u8 val;
  474. u8 patch_version = 0x00;
  475. dprintk("%s: called\n", __func__);
  476. /* powerup */
  477. ret = si2165_writereg8(state, 0x0000, state->config.chip_mode);
  478. if (ret < 0)
  479. goto error;
  480. /* dsp_clock_enable */
  481. ret = si2165_writereg8(state, 0x0104, 0x01);
  482. if (ret < 0)
  483. goto error;
  484. ret = si2165_readreg8(state, 0x0000, &val); /* verify chip_mode */
  485. if (ret < 0)
  486. goto error;
  487. if (val != state->config.chip_mode) {
  488. dev_err(&state->client->dev, "%s: could not set chip_mode\n",
  489. KBUILD_MODNAME);
  490. return -EINVAL;
  491. }
  492. /* agc */
  493. ret = si2165_writereg8(state, 0x018b, 0x00);
  494. if (ret < 0)
  495. goto error;
  496. ret = si2165_writereg8(state, 0x0190, 0x01);
  497. if (ret < 0)
  498. goto error;
  499. ret = si2165_writereg8(state, 0x0170, 0x00);
  500. if (ret < 0)
  501. goto error;
  502. ret = si2165_writereg8(state, 0x0171, 0x07);
  503. if (ret < 0)
  504. goto error;
  505. /* rssi pad */
  506. ret = si2165_writereg8(state, 0x0646, 0x00);
  507. if (ret < 0)
  508. goto error;
  509. ret = si2165_writereg8(state, 0x0641, 0x00);
  510. if (ret < 0)
  511. goto error;
  512. ret = si2165_init_pll(state);
  513. if (ret < 0)
  514. goto error;
  515. /* enable chip_init */
  516. ret = si2165_writereg8(state, 0x0050, 0x01);
  517. if (ret < 0)
  518. goto error;
  519. /* set start_init */
  520. ret = si2165_writereg8(state, 0x0096, 0x01);
  521. if (ret < 0)
  522. goto error;
  523. ret = si2165_wait_init_done(state);
  524. if (ret < 0)
  525. goto error;
  526. /* disable chip_init */
  527. ret = si2165_writereg8(state, 0x0050, 0x00);
  528. if (ret < 0)
  529. goto error;
  530. /* ber_pkt */
  531. ret = si2165_writereg16(state, 0x0470, 0x7530);
  532. if (ret < 0)
  533. goto error;
  534. ret = si2165_readreg8(state, 0x0344, &patch_version);
  535. if (ret < 0)
  536. goto error;
  537. ret = si2165_writereg8(state, 0x00cb, 0x00);
  538. if (ret < 0)
  539. goto error;
  540. /* dsp_addr_jump */
  541. ret = si2165_writereg32(state, 0x0348, 0xf4000000);
  542. if (ret < 0)
  543. goto error;
  544. /* boot/wdog status */
  545. ret = si2165_readreg8(state, 0x0341, &val);
  546. if (ret < 0)
  547. goto error;
  548. if (patch_version == 0x00) {
  549. ret = si2165_upload_firmware(state);
  550. if (ret < 0)
  551. goto error;
  552. }
  553. /* ts output config */
  554. ret = si2165_writereg8(state, 0x04e4, 0x20);
  555. if (ret < 0)
  556. return ret;
  557. ret = si2165_writereg16(state, 0x04ef, 0x00fe);
  558. if (ret < 0)
  559. return ret;
  560. ret = si2165_writereg24(state, 0x04f4, 0x555555);
  561. if (ret < 0)
  562. return ret;
  563. ret = si2165_writereg8(state, 0x04e5, 0x01);
  564. if (ret < 0)
  565. return ret;
  566. return 0;
  567. error:
  568. return ret;
  569. }
  570. static int si2165_sleep(struct dvb_frontend *fe)
  571. {
  572. int ret;
  573. struct si2165_state *state = fe->demodulator_priv;
  574. /* dsp clock disable */
  575. ret = si2165_writereg8(state, 0x0104, 0x00);
  576. if (ret < 0)
  577. return ret;
  578. /* chip mode */
  579. ret = si2165_writereg8(state, 0x0000, SI2165_MODE_OFF);
  580. if (ret < 0)
  581. return ret;
  582. return 0;
  583. }
  584. static int si2165_read_status(struct dvb_frontend *fe, enum fe_status *status)
  585. {
  586. int ret;
  587. u8 fec_lock = 0;
  588. struct si2165_state *state = fe->demodulator_priv;
  589. if (!state->has_dvbt)
  590. return -EINVAL;
  591. /* check fec_lock */
  592. ret = si2165_readreg8(state, 0x4e0, &fec_lock);
  593. if (ret < 0)
  594. return ret;
  595. *status = 0;
  596. if (fec_lock & 0x01) {
  597. *status |= FE_HAS_SIGNAL;
  598. *status |= FE_HAS_CARRIER;
  599. *status |= FE_HAS_VITERBI;
  600. *status |= FE_HAS_SYNC;
  601. *status |= FE_HAS_LOCK;
  602. }
  603. return 0;
  604. }
  605. static int si2165_set_oversamp(struct si2165_state *state, u32 dvb_rate)
  606. {
  607. u64 oversamp;
  608. u32 reg_value;
  609. if (!dvb_rate)
  610. return -EINVAL;
  611. oversamp = si2165_get_fe_clk(state);
  612. oversamp <<= 23;
  613. do_div(oversamp, dvb_rate);
  614. reg_value = oversamp & 0x3fffffff;
  615. dprintk("%s: Write oversamp=%#x\n", __func__, reg_value);
  616. return si2165_writereg32(state, 0x00e4, reg_value);
  617. }
  618. static int si2165_set_if_freq_shift(struct si2165_state *state)
  619. {
  620. struct dvb_frontend *fe = &state->fe;
  621. u64 if_freq_shift;
  622. s32 reg_value = 0;
  623. u32 fe_clk = si2165_get_fe_clk(state);
  624. u32 IF = 0;
  625. if (!fe->ops.tuner_ops.get_if_frequency) {
  626. dev_err(&state->client->dev,
  627. "%s: Error: get_if_frequency() not defined at tuner. Can't work without it!\n",
  628. KBUILD_MODNAME);
  629. return -EINVAL;
  630. }
  631. if (!fe_clk)
  632. return -EINVAL;
  633. fe->ops.tuner_ops.get_if_frequency(fe, &IF);
  634. if_freq_shift = IF;
  635. if_freq_shift <<= 29;
  636. do_div(if_freq_shift, fe_clk);
  637. reg_value = (s32)if_freq_shift;
  638. if (state->config.inversion)
  639. reg_value = -reg_value;
  640. reg_value = reg_value & 0x1fffffff;
  641. /* if_freq_shift, usbdump contained 0x023ee08f; */
  642. return si2165_writereg32(state, 0x00e8, reg_value);
  643. }
  644. static const struct si2165_reg_value_pair dvbt_regs[] = {
  645. /* standard = DVB-T */
  646. { 0x00ec, 0x01 },
  647. { 0x08f8, 0x00 },
  648. /* impulsive_noise_remover */
  649. { 0x031c, 0x01 },
  650. { 0x00cb, 0x00 },
  651. /* agc2 */
  652. { 0x016e, 0x41 },
  653. { 0x016c, 0x0e },
  654. { 0x016d, 0x10 },
  655. /* agc */
  656. { 0x015b, 0x03 },
  657. { 0x0150, 0x78 },
  658. /* agc */
  659. { 0x01a0, 0x78 },
  660. { 0x01c8, 0x68 },
  661. /* freq_sync_range */
  662. REG16(0x030c, 0x0064),
  663. /* gp_reg0 */
  664. { 0x0387, 0x00 }
  665. };
  666. static int si2165_set_frontend_dvbt(struct dvb_frontend *fe)
  667. {
  668. int ret;
  669. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  670. struct si2165_state *state = fe->demodulator_priv;
  671. u32 dvb_rate = 0;
  672. u16 bw10k;
  673. u32 bw_hz = p->bandwidth_hz;
  674. dprintk("%s: called\n", __func__);
  675. if (!state->has_dvbt)
  676. return -EINVAL;
  677. /* no bandwidth auto-detection */
  678. if (bw_hz == 0)
  679. return -EINVAL;
  680. dvb_rate = bw_hz * 8 / 7;
  681. bw10k = bw_hz / 10000;
  682. ret = si2165_adjust_pll_divl(state, 12);
  683. if (ret < 0)
  684. return ret;
  685. /* bandwidth in 10KHz steps */
  686. ret = si2165_writereg16(state, 0x0308, bw10k);
  687. if (ret < 0)
  688. return ret;
  689. ret = si2165_set_oversamp(state, dvb_rate);
  690. if (ret < 0)
  691. return ret;
  692. ret = si2165_write_reg_list(state, dvbt_regs, ARRAY_SIZE(dvbt_regs));
  693. if (ret < 0)
  694. return ret;
  695. return 0;
  696. }
  697. static const struct si2165_reg_value_pair dvbc_regs[] = {
  698. /* standard = DVB-C */
  699. { 0x00ec, 0x05 },
  700. { 0x08f8, 0x00 },
  701. /* agc2 */
  702. { 0x016e, 0x50 },
  703. { 0x016c, 0x0e },
  704. { 0x016d, 0x10 },
  705. /* agc */
  706. { 0x015b, 0x03 },
  707. { 0x0150, 0x68 },
  708. /* agc */
  709. { 0x01a0, 0x68 },
  710. { 0x01c8, 0x50 },
  711. { 0x0278, 0x0d },
  712. { 0x023a, 0x05 },
  713. { 0x0261, 0x09 },
  714. REG16(0x0350, 0x3e80),
  715. { 0x02f4, 0x00 },
  716. { 0x00cb, 0x01 },
  717. REG16(0x024c, 0x0000),
  718. REG16(0x027c, 0x0000),
  719. { 0x0232, 0x03 },
  720. { 0x02f4, 0x0b },
  721. { 0x018b, 0x00 },
  722. };
  723. static int si2165_set_frontend_dvbc(struct dvb_frontend *fe)
  724. {
  725. struct si2165_state *state = fe->demodulator_priv;
  726. int ret;
  727. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  728. const u32 dvb_rate = p->symbol_rate;
  729. const u32 bw_hz = p->bandwidth_hz;
  730. if (!state->has_dvbc)
  731. return -EINVAL;
  732. if (dvb_rate == 0)
  733. return -EINVAL;
  734. ret = si2165_adjust_pll_divl(state, 14);
  735. if (ret < 0)
  736. return ret;
  737. /* Oversampling */
  738. ret = si2165_set_oversamp(state, dvb_rate);
  739. if (ret < 0)
  740. return ret;
  741. ret = si2165_writereg32(state, 0x00c4, bw_hz);
  742. if (ret < 0)
  743. return ret;
  744. ret = si2165_write_reg_list(state, dvbc_regs, ARRAY_SIZE(dvbc_regs));
  745. if (ret < 0)
  746. return ret;
  747. return 0;
  748. }
  749. static const struct si2165_reg_value_pair agc_rewrite[] = {
  750. { 0x012a, 0x46 },
  751. { 0x012c, 0x00 },
  752. { 0x012e, 0x0a },
  753. { 0x012f, 0xff },
  754. { 0x0123, 0x70 }
  755. };
  756. static int si2165_set_frontend(struct dvb_frontend *fe)
  757. {
  758. struct si2165_state *state = fe->demodulator_priv;
  759. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  760. u32 delsys = p->delivery_system;
  761. int ret;
  762. u8 val[3];
  763. /* initial setting of if freq shift */
  764. ret = si2165_set_if_freq_shift(state);
  765. if (ret < 0)
  766. return ret;
  767. switch (delsys) {
  768. case SYS_DVBT:
  769. ret = si2165_set_frontend_dvbt(fe);
  770. if (ret < 0)
  771. return ret;
  772. break;
  773. case SYS_DVBC_ANNEX_A:
  774. ret = si2165_set_frontend_dvbc(fe);
  775. if (ret < 0)
  776. return ret;
  777. break;
  778. default:
  779. return -EINVAL;
  780. }
  781. /* dsp_addr_jump */
  782. ret = si2165_writereg32(state, 0x0348, 0xf4000000);
  783. if (ret < 0)
  784. return ret;
  785. if (fe->ops.tuner_ops.set_params)
  786. fe->ops.tuner_ops.set_params(fe);
  787. /* recalc if_freq_shift if IF might has changed */
  788. ret = si2165_set_if_freq_shift(state);
  789. if (ret < 0)
  790. return ret;
  791. /* boot/wdog status */
  792. ret = si2165_readreg8(state, 0x0341, val);
  793. if (ret < 0)
  794. return ret;
  795. ret = si2165_writereg8(state, 0x0341, 0x00);
  796. if (ret < 0)
  797. return ret;
  798. /* reset all */
  799. ret = si2165_writereg8(state, 0x00c0, 0x00);
  800. if (ret < 0)
  801. return ret;
  802. /* gp_reg0 */
  803. ret = si2165_writereg32(state, 0x0384, 0x00000000);
  804. if (ret < 0)
  805. return ret;
  806. /* write adc values after each reset*/
  807. ret = si2165_write_reg_list(state, agc_rewrite,
  808. ARRAY_SIZE(agc_rewrite));
  809. if (ret < 0)
  810. return ret;
  811. /* start_synchro */
  812. ret = si2165_writereg8(state, 0x02e0, 0x01);
  813. if (ret < 0)
  814. return ret;
  815. /* boot/wdog status */
  816. ret = si2165_readreg8(state, 0x0341, val);
  817. if (ret < 0)
  818. return ret;
  819. return 0;
  820. }
  821. static struct dvb_frontend_ops si2165_ops = {
  822. .info = {
  823. .name = "Silicon Labs ",
  824. /* For DVB-C */
  825. .symbol_rate_min = 1000000,
  826. .symbol_rate_max = 7200000,
  827. /* For DVB-T */
  828. .frequency_stepsize = 166667,
  829. .caps = FE_CAN_FEC_1_2 |
  830. FE_CAN_FEC_2_3 |
  831. FE_CAN_FEC_3_4 |
  832. FE_CAN_FEC_5_6 |
  833. FE_CAN_FEC_7_8 |
  834. FE_CAN_FEC_AUTO |
  835. FE_CAN_QPSK |
  836. FE_CAN_QAM_16 |
  837. FE_CAN_QAM_32 |
  838. FE_CAN_QAM_64 |
  839. FE_CAN_QAM_128 |
  840. FE_CAN_QAM_256 |
  841. FE_CAN_QAM_AUTO |
  842. FE_CAN_GUARD_INTERVAL_AUTO |
  843. FE_CAN_HIERARCHY_AUTO |
  844. FE_CAN_MUTE_TS |
  845. FE_CAN_TRANSMISSION_MODE_AUTO |
  846. FE_CAN_RECOVER
  847. },
  848. .get_tune_settings = si2165_get_tune_settings,
  849. .init = si2165_init,
  850. .sleep = si2165_sleep,
  851. .set_frontend = si2165_set_frontend,
  852. .read_status = si2165_read_status,
  853. };
  854. static int si2165_probe(struct i2c_client *client,
  855. const struct i2c_device_id *id)
  856. {
  857. struct si2165_state *state = NULL;
  858. struct si2165_platform_data *pdata = client->dev.platform_data;
  859. int n;
  860. int ret = 0;
  861. u8 val;
  862. char rev_char;
  863. const char *chip_name;
  864. static const struct regmap_config regmap_config = {
  865. .reg_bits = 16,
  866. .val_bits = 8,
  867. .max_register = 0x08ff,
  868. };
  869. /* allocate memory for the internal state */
  870. state = kzalloc(sizeof(struct si2165_state), GFP_KERNEL);
  871. if (state == NULL) {
  872. ret = -ENOMEM;
  873. goto error;
  874. }
  875. /* create regmap */
  876. state->regmap = devm_regmap_init_i2c(client, &regmap_config);
  877. if (IS_ERR(state->regmap)) {
  878. ret = PTR_ERR(state->regmap);
  879. goto error;
  880. }
  881. /* setup the state */
  882. state->client = client;
  883. state->config.i2c_addr = client->addr;
  884. state->config.chip_mode = pdata->chip_mode;
  885. state->config.ref_freq_Hz = pdata->ref_freq_Hz;
  886. state->config.inversion = pdata->inversion;
  887. if (state->config.ref_freq_Hz < 4000000
  888. || state->config.ref_freq_Hz > 27000000) {
  889. dev_err(&state->client->dev, "%s: ref_freq of %d Hz not supported by this driver\n",
  890. KBUILD_MODNAME, state->config.ref_freq_Hz);
  891. ret = -EINVAL;
  892. goto error;
  893. }
  894. /* create dvb_frontend */
  895. memcpy(&state->fe.ops, &si2165_ops,
  896. sizeof(struct dvb_frontend_ops));
  897. state->fe.ops.release = NULL;
  898. state->fe.demodulator_priv = state;
  899. i2c_set_clientdata(client, state);
  900. /* powerup */
  901. ret = si2165_writereg8(state, 0x0000, state->config.chip_mode);
  902. if (ret < 0)
  903. goto nodev_error;
  904. ret = si2165_readreg8(state, 0x0000, &val);
  905. if (ret < 0)
  906. goto nodev_error;
  907. if (val != state->config.chip_mode)
  908. goto nodev_error;
  909. ret = si2165_readreg8(state, 0x0023, &state->chip_revcode);
  910. if (ret < 0)
  911. goto nodev_error;
  912. ret = si2165_readreg8(state, 0x0118, &state->chip_type);
  913. if (ret < 0)
  914. goto nodev_error;
  915. /* powerdown */
  916. ret = si2165_writereg8(state, 0x0000, SI2165_MODE_OFF);
  917. if (ret < 0)
  918. goto nodev_error;
  919. if (state->chip_revcode < 26)
  920. rev_char = 'A' + state->chip_revcode;
  921. else
  922. rev_char = '?';
  923. switch (state->chip_type) {
  924. case 0x06:
  925. chip_name = "Si2161";
  926. state->has_dvbt = true;
  927. break;
  928. case 0x07:
  929. chip_name = "Si2165";
  930. state->has_dvbt = true;
  931. state->has_dvbc = true;
  932. break;
  933. default:
  934. dev_err(&state->client->dev, "%s: Unsupported Silicon Labs chip (type %d, rev %d)\n",
  935. KBUILD_MODNAME, state->chip_type, state->chip_revcode);
  936. goto nodev_error;
  937. }
  938. dev_info(&state->client->dev,
  939. "%s: Detected Silicon Labs %s-%c (type %d, rev %d)\n",
  940. KBUILD_MODNAME, chip_name, rev_char, state->chip_type,
  941. state->chip_revcode);
  942. strlcat(state->fe.ops.info.name, chip_name,
  943. sizeof(state->fe.ops.info.name));
  944. n = 0;
  945. if (state->has_dvbt) {
  946. state->fe.ops.delsys[n++] = SYS_DVBT;
  947. strlcat(state->fe.ops.info.name, " DVB-T",
  948. sizeof(state->fe.ops.info.name));
  949. }
  950. if (state->has_dvbc) {
  951. state->fe.ops.delsys[n++] = SYS_DVBC_ANNEX_A;
  952. strlcat(state->fe.ops.info.name, " DVB-C",
  953. sizeof(state->fe.ops.info.name));
  954. }
  955. /* return fe pointer */
  956. *pdata->fe = &state->fe;
  957. return 0;
  958. nodev_error:
  959. ret = -ENODEV;
  960. error:
  961. kfree(state);
  962. dev_dbg(&client->dev, "failed=%d\n", ret);
  963. return ret;
  964. }
  965. static int si2165_remove(struct i2c_client *client)
  966. {
  967. struct si2165_state *state = i2c_get_clientdata(client);
  968. dev_dbg(&client->dev, "\n");
  969. kfree(state);
  970. return 0;
  971. }
  972. static const struct i2c_device_id si2165_id_table[] = {
  973. {"si2165", 0},
  974. {}
  975. };
  976. MODULE_DEVICE_TABLE(i2c, si2165_id_table);
  977. static struct i2c_driver si2165_driver = {
  978. .driver = {
  979. .owner = THIS_MODULE,
  980. .name = "si2165",
  981. },
  982. .probe = si2165_probe,
  983. .remove = si2165_remove,
  984. .id_table = si2165_id_table,
  985. };
  986. module_i2c_driver(si2165_driver);
  987. module_param(debug, int, 0644);
  988. MODULE_PARM_DESC(debug, "Turn on/off frontend debugging (default:off).");
  989. MODULE_DESCRIPTION("Silicon Labs Si2165 DVB-C/-T Demodulator driver");
  990. MODULE_AUTHOR("Matthias Schwarzott <zzam@gentoo.org>");
  991. MODULE_LICENSE("GPL");
  992. MODULE_FIRMWARE(SI2165_FIRMWARE_REV_D);