m88ds3103.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522
  1. /*
  2. * Montage Technology M88DS3103/M88RS6000 demodulator driver
  3. *
  4. * Copyright (C) 2013 Antti Palosaari <crope@iki.fi>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include "m88ds3103_priv.h"
  17. static struct dvb_frontend_ops m88ds3103_ops;
  18. /* write single register with mask */
  19. static int m88ds3103_update_bits(struct m88ds3103_dev *dev,
  20. u8 reg, u8 mask, u8 val)
  21. {
  22. int ret;
  23. u8 tmp;
  24. /* no need for read if whole reg is written */
  25. if (mask != 0xff) {
  26. ret = regmap_bulk_read(dev->regmap, reg, &tmp, 1);
  27. if (ret)
  28. return ret;
  29. val &= mask;
  30. tmp &= ~mask;
  31. val |= tmp;
  32. }
  33. return regmap_bulk_write(dev->regmap, reg, &val, 1);
  34. }
  35. /* write reg val table using reg addr auto increment */
  36. static int m88ds3103_wr_reg_val_tab(struct m88ds3103_dev *dev,
  37. const struct m88ds3103_reg_val *tab, int tab_len)
  38. {
  39. struct i2c_client *client = dev->client;
  40. int ret, i, j;
  41. u8 buf[83];
  42. dev_dbg(&client->dev, "tab_len=%d\n", tab_len);
  43. if (tab_len > 86) {
  44. ret = -EINVAL;
  45. goto err;
  46. }
  47. for (i = 0, j = 0; i < tab_len; i++, j++) {
  48. buf[j] = tab[i].val;
  49. if (i == tab_len - 1 || tab[i].reg != tab[i + 1].reg - 1 ||
  50. !((j + 1) % (dev->cfg->i2c_wr_max - 1))) {
  51. ret = regmap_bulk_write(dev->regmap, tab[i].reg - j, buf, j + 1);
  52. if (ret)
  53. goto err;
  54. j = -1;
  55. }
  56. }
  57. return 0;
  58. err:
  59. dev_dbg(&client->dev, "failed=%d\n", ret);
  60. return ret;
  61. }
  62. /*
  63. * Get the demodulator AGC PWM voltage setting supplied to the tuner.
  64. */
  65. int m88ds3103_get_agc_pwm(struct dvb_frontend *fe, u8 *_agc_pwm)
  66. {
  67. struct m88ds3103_dev *dev = fe->demodulator_priv;
  68. unsigned tmp;
  69. int ret;
  70. ret = regmap_read(dev->regmap, 0x3f, &tmp);
  71. if (ret == 0)
  72. *_agc_pwm = tmp;
  73. return ret;
  74. }
  75. EXPORT_SYMBOL(m88ds3103_get_agc_pwm);
  76. static int m88ds3103_read_status(struct dvb_frontend *fe,
  77. enum fe_status *status)
  78. {
  79. struct m88ds3103_dev *dev = fe->demodulator_priv;
  80. struct i2c_client *client = dev->client;
  81. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  82. int ret, i, itmp;
  83. unsigned int utmp;
  84. u8 buf[3];
  85. *status = 0;
  86. if (!dev->warm) {
  87. ret = -EAGAIN;
  88. goto err;
  89. }
  90. switch (c->delivery_system) {
  91. case SYS_DVBS:
  92. ret = regmap_read(dev->regmap, 0xd1, &utmp);
  93. if (ret)
  94. goto err;
  95. if ((utmp & 0x07) == 0x07)
  96. *status = FE_HAS_SIGNAL | FE_HAS_CARRIER |
  97. FE_HAS_VITERBI | FE_HAS_SYNC |
  98. FE_HAS_LOCK;
  99. break;
  100. case SYS_DVBS2:
  101. ret = regmap_read(dev->regmap, 0x0d, &utmp);
  102. if (ret)
  103. goto err;
  104. if ((utmp & 0x8f) == 0x8f)
  105. *status = FE_HAS_SIGNAL | FE_HAS_CARRIER |
  106. FE_HAS_VITERBI | FE_HAS_SYNC |
  107. FE_HAS_LOCK;
  108. break;
  109. default:
  110. dev_dbg(&client->dev, "invalid delivery_system\n");
  111. ret = -EINVAL;
  112. goto err;
  113. }
  114. dev->fe_status = *status;
  115. dev_dbg(&client->dev, "lock=%02x status=%02x\n", utmp, *status);
  116. /* CNR */
  117. if (dev->fe_status & FE_HAS_VITERBI) {
  118. unsigned int cnr, noise, signal, noise_tot, signal_tot;
  119. cnr = 0;
  120. /* more iterations for more accurate estimation */
  121. #define M88DS3103_SNR_ITERATIONS 3
  122. switch (c->delivery_system) {
  123. case SYS_DVBS:
  124. itmp = 0;
  125. for (i = 0; i < M88DS3103_SNR_ITERATIONS; i++) {
  126. ret = regmap_read(dev->regmap, 0xff, &utmp);
  127. if (ret)
  128. goto err;
  129. itmp += utmp;
  130. }
  131. /* use of single register limits max value to 15 dB */
  132. /* SNR(X) dB = 10 * ln(X) / ln(10) dB */
  133. itmp = DIV_ROUND_CLOSEST(itmp, 8 * M88DS3103_SNR_ITERATIONS);
  134. if (itmp)
  135. cnr = div_u64((u64) 10000 * intlog2(itmp), intlog2(10));
  136. break;
  137. case SYS_DVBS2:
  138. noise_tot = 0;
  139. signal_tot = 0;
  140. for (i = 0; i < M88DS3103_SNR_ITERATIONS; i++) {
  141. ret = regmap_bulk_read(dev->regmap, 0x8c, buf, 3);
  142. if (ret)
  143. goto err;
  144. noise = buf[1] << 6; /* [13:6] */
  145. noise |= buf[0] & 0x3f; /* [5:0] */
  146. noise >>= 2;
  147. signal = buf[2] * buf[2];
  148. signal >>= 1;
  149. noise_tot += noise;
  150. signal_tot += signal;
  151. }
  152. noise = noise_tot / M88DS3103_SNR_ITERATIONS;
  153. signal = signal_tot / M88DS3103_SNR_ITERATIONS;
  154. /* SNR(X) dB = 10 * log10(X) dB */
  155. if (signal > noise) {
  156. itmp = signal / noise;
  157. cnr = div_u64((u64) 10000 * intlog10(itmp), (1 << 24));
  158. }
  159. break;
  160. default:
  161. dev_dbg(&client->dev, "invalid delivery_system\n");
  162. ret = -EINVAL;
  163. goto err;
  164. }
  165. if (cnr) {
  166. c->cnr.stat[0].scale = FE_SCALE_DECIBEL;
  167. c->cnr.stat[0].svalue = cnr;
  168. } else {
  169. c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  170. }
  171. } else {
  172. c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  173. }
  174. /* BER */
  175. if (dev->fe_status & FE_HAS_LOCK) {
  176. unsigned int utmp, post_bit_error, post_bit_count;
  177. switch (c->delivery_system) {
  178. case SYS_DVBS:
  179. ret = regmap_write(dev->regmap, 0xf9, 0x04);
  180. if (ret)
  181. goto err;
  182. ret = regmap_read(dev->regmap, 0xf8, &utmp);
  183. if (ret)
  184. goto err;
  185. /* measurement ready? */
  186. if (!(utmp & 0x10)) {
  187. ret = regmap_bulk_read(dev->regmap, 0xf6, buf, 2);
  188. if (ret)
  189. goto err;
  190. post_bit_error = buf[1] << 8 | buf[0] << 0;
  191. post_bit_count = 0x800000;
  192. dev->post_bit_error += post_bit_error;
  193. dev->post_bit_count += post_bit_count;
  194. dev->dvbv3_ber = post_bit_error;
  195. /* restart measurement */
  196. utmp |= 0x10;
  197. ret = regmap_write(dev->regmap, 0xf8, utmp);
  198. if (ret)
  199. goto err;
  200. }
  201. break;
  202. case SYS_DVBS2:
  203. ret = regmap_bulk_read(dev->regmap, 0xd5, buf, 3);
  204. if (ret)
  205. goto err;
  206. utmp = buf[2] << 16 | buf[1] << 8 | buf[0] << 0;
  207. /* enough data? */
  208. if (utmp > 4000) {
  209. ret = regmap_bulk_read(dev->regmap, 0xf7, buf, 2);
  210. if (ret)
  211. goto err;
  212. post_bit_error = buf[1] << 8 | buf[0] << 0;
  213. post_bit_count = 32 * utmp; /* TODO: FEC */
  214. dev->post_bit_error += post_bit_error;
  215. dev->post_bit_count += post_bit_count;
  216. dev->dvbv3_ber = post_bit_error;
  217. /* restart measurement */
  218. ret = regmap_write(dev->regmap, 0xd1, 0x01);
  219. if (ret)
  220. goto err;
  221. ret = regmap_write(dev->regmap, 0xf9, 0x01);
  222. if (ret)
  223. goto err;
  224. ret = regmap_write(dev->regmap, 0xf9, 0x00);
  225. if (ret)
  226. goto err;
  227. ret = regmap_write(dev->regmap, 0xd1, 0x00);
  228. if (ret)
  229. goto err;
  230. }
  231. break;
  232. default:
  233. dev_dbg(&client->dev, "invalid delivery_system\n");
  234. ret = -EINVAL;
  235. goto err;
  236. }
  237. c->post_bit_error.stat[0].scale = FE_SCALE_COUNTER;
  238. c->post_bit_error.stat[0].uvalue = dev->post_bit_error;
  239. c->post_bit_count.stat[0].scale = FE_SCALE_COUNTER;
  240. c->post_bit_count.stat[0].uvalue = dev->post_bit_count;
  241. } else {
  242. c->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  243. c->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  244. }
  245. return 0;
  246. err:
  247. dev_dbg(&client->dev, "failed=%d\n", ret);
  248. return ret;
  249. }
  250. static int m88ds3103_set_frontend(struct dvb_frontend *fe)
  251. {
  252. struct m88ds3103_dev *dev = fe->demodulator_priv;
  253. struct i2c_client *client = dev->client;
  254. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  255. int ret, len;
  256. const struct m88ds3103_reg_val *init;
  257. u8 u8tmp, u8tmp1 = 0, u8tmp2 = 0; /* silence compiler warning */
  258. u8 buf[3];
  259. u16 u16tmp;
  260. u32 tuner_frequency_khz, target_mclk;
  261. s32 s32tmp;
  262. dev_dbg(&client->dev,
  263. "delivery_system=%d modulation=%d frequency=%u symbol_rate=%d inversion=%d pilot=%d rolloff=%d\n",
  264. c->delivery_system, c->modulation, c->frequency, c->symbol_rate,
  265. c->inversion, c->pilot, c->rolloff);
  266. if (!dev->warm) {
  267. ret = -EAGAIN;
  268. goto err;
  269. }
  270. /* reset */
  271. ret = regmap_write(dev->regmap, 0x07, 0x80);
  272. if (ret)
  273. goto err;
  274. ret = regmap_write(dev->regmap, 0x07, 0x00);
  275. if (ret)
  276. goto err;
  277. /* Disable demod clock path */
  278. if (dev->chip_id == M88RS6000_CHIP_ID) {
  279. ret = regmap_write(dev->regmap, 0x06, 0xe0);
  280. if (ret)
  281. goto err;
  282. }
  283. /* program tuner */
  284. if (fe->ops.tuner_ops.set_params) {
  285. ret = fe->ops.tuner_ops.set_params(fe);
  286. if (ret)
  287. goto err;
  288. }
  289. if (fe->ops.tuner_ops.get_frequency) {
  290. ret = fe->ops.tuner_ops.get_frequency(fe, &tuner_frequency_khz);
  291. if (ret)
  292. goto err;
  293. } else {
  294. /*
  295. * Use nominal target frequency as tuner driver does not provide
  296. * actual frequency used. Carrier offset calculation is not
  297. * valid.
  298. */
  299. tuner_frequency_khz = c->frequency;
  300. }
  301. /* select M88RS6000 demod main mclk and ts mclk from tuner die. */
  302. if (dev->chip_id == M88RS6000_CHIP_ID) {
  303. if (c->symbol_rate > 45010000)
  304. dev->mclk = 110250000;
  305. else
  306. dev->mclk = 96000000;
  307. if (c->delivery_system == SYS_DVBS)
  308. target_mclk = 96000000;
  309. else
  310. target_mclk = 144000000;
  311. /* Enable demod clock path */
  312. ret = regmap_write(dev->regmap, 0x06, 0x00);
  313. if (ret)
  314. goto err;
  315. usleep_range(10000, 20000);
  316. } else {
  317. /* set M88DS3103 mclk and ts mclk. */
  318. dev->mclk = 96000000;
  319. switch (dev->cfg->ts_mode) {
  320. case M88DS3103_TS_SERIAL:
  321. case M88DS3103_TS_SERIAL_D7:
  322. target_mclk = dev->cfg->ts_clk;
  323. break;
  324. case M88DS3103_TS_PARALLEL:
  325. case M88DS3103_TS_CI:
  326. if (c->delivery_system == SYS_DVBS)
  327. target_mclk = 96000000;
  328. else {
  329. if (c->symbol_rate < 18000000)
  330. target_mclk = 96000000;
  331. else if (c->symbol_rate < 28000000)
  332. target_mclk = 144000000;
  333. else
  334. target_mclk = 192000000;
  335. }
  336. break;
  337. default:
  338. dev_dbg(&client->dev, "invalid ts_mode\n");
  339. ret = -EINVAL;
  340. goto err;
  341. }
  342. switch (target_mclk) {
  343. case 96000000:
  344. u8tmp1 = 0x02; /* 0b10 */
  345. u8tmp2 = 0x01; /* 0b01 */
  346. break;
  347. case 144000000:
  348. u8tmp1 = 0x00; /* 0b00 */
  349. u8tmp2 = 0x01; /* 0b01 */
  350. break;
  351. case 192000000:
  352. u8tmp1 = 0x03; /* 0b11 */
  353. u8tmp2 = 0x00; /* 0b00 */
  354. break;
  355. }
  356. ret = m88ds3103_update_bits(dev, 0x22, 0xc0, u8tmp1 << 6);
  357. if (ret)
  358. goto err;
  359. ret = m88ds3103_update_bits(dev, 0x24, 0xc0, u8tmp2 << 6);
  360. if (ret)
  361. goto err;
  362. }
  363. ret = regmap_write(dev->regmap, 0xb2, 0x01);
  364. if (ret)
  365. goto err;
  366. ret = regmap_write(dev->regmap, 0x00, 0x01);
  367. if (ret)
  368. goto err;
  369. switch (c->delivery_system) {
  370. case SYS_DVBS:
  371. if (dev->chip_id == M88RS6000_CHIP_ID) {
  372. len = ARRAY_SIZE(m88rs6000_dvbs_init_reg_vals);
  373. init = m88rs6000_dvbs_init_reg_vals;
  374. } else {
  375. len = ARRAY_SIZE(m88ds3103_dvbs_init_reg_vals);
  376. init = m88ds3103_dvbs_init_reg_vals;
  377. }
  378. break;
  379. case SYS_DVBS2:
  380. if (dev->chip_id == M88RS6000_CHIP_ID) {
  381. len = ARRAY_SIZE(m88rs6000_dvbs2_init_reg_vals);
  382. init = m88rs6000_dvbs2_init_reg_vals;
  383. } else {
  384. len = ARRAY_SIZE(m88ds3103_dvbs2_init_reg_vals);
  385. init = m88ds3103_dvbs2_init_reg_vals;
  386. }
  387. break;
  388. default:
  389. dev_dbg(&client->dev, "invalid delivery_system\n");
  390. ret = -EINVAL;
  391. goto err;
  392. }
  393. /* program init table */
  394. if (c->delivery_system != dev->delivery_system) {
  395. ret = m88ds3103_wr_reg_val_tab(dev, init, len);
  396. if (ret)
  397. goto err;
  398. }
  399. if (dev->chip_id == M88RS6000_CHIP_ID) {
  400. if (c->delivery_system == SYS_DVBS2 &&
  401. c->symbol_rate <= 5000000) {
  402. ret = regmap_write(dev->regmap, 0xc0, 0x04);
  403. if (ret)
  404. goto err;
  405. buf[0] = 0x09;
  406. buf[1] = 0x22;
  407. buf[2] = 0x88;
  408. ret = regmap_bulk_write(dev->regmap, 0x8a, buf, 3);
  409. if (ret)
  410. goto err;
  411. }
  412. ret = m88ds3103_update_bits(dev, 0x9d, 0x08, 0x08);
  413. if (ret)
  414. goto err;
  415. ret = regmap_write(dev->regmap, 0xf1, 0x01);
  416. if (ret)
  417. goto err;
  418. ret = m88ds3103_update_bits(dev, 0x30, 0x80, 0x80);
  419. if (ret)
  420. goto err;
  421. }
  422. switch (dev->cfg->ts_mode) {
  423. case M88DS3103_TS_SERIAL:
  424. u8tmp1 = 0x00;
  425. u8tmp = 0x06;
  426. break;
  427. case M88DS3103_TS_SERIAL_D7:
  428. u8tmp1 = 0x20;
  429. u8tmp = 0x06;
  430. break;
  431. case M88DS3103_TS_PARALLEL:
  432. u8tmp = 0x02;
  433. break;
  434. case M88DS3103_TS_CI:
  435. u8tmp = 0x03;
  436. break;
  437. default:
  438. dev_dbg(&client->dev, "invalid ts_mode\n");
  439. ret = -EINVAL;
  440. goto err;
  441. }
  442. if (dev->cfg->ts_clk_pol)
  443. u8tmp |= 0x40;
  444. /* TS mode */
  445. ret = regmap_write(dev->regmap, 0xfd, u8tmp);
  446. if (ret)
  447. goto err;
  448. switch (dev->cfg->ts_mode) {
  449. case M88DS3103_TS_SERIAL:
  450. case M88DS3103_TS_SERIAL_D7:
  451. ret = m88ds3103_update_bits(dev, 0x29, 0x20, u8tmp1);
  452. if (ret)
  453. goto err;
  454. u16tmp = 0;
  455. u8tmp1 = 0x3f;
  456. u8tmp2 = 0x3f;
  457. break;
  458. default:
  459. u16tmp = DIV_ROUND_UP(target_mclk, dev->cfg->ts_clk);
  460. u8tmp1 = u16tmp / 2 - 1;
  461. u8tmp2 = DIV_ROUND_UP(u16tmp, 2) - 1;
  462. }
  463. dev_dbg(&client->dev, "target_mclk=%u ts_clk=%u ts_clk_divide_ratio=%u\n",
  464. target_mclk, dev->cfg->ts_clk, u16tmp);
  465. /* u8tmp1[5:2] => fe[3:0], u8tmp1[1:0] => ea[7:6] */
  466. /* u8tmp2[5:0] => ea[5:0] */
  467. u8tmp = (u8tmp1 >> 2) & 0x0f;
  468. ret = regmap_update_bits(dev->regmap, 0xfe, 0x0f, u8tmp);
  469. if (ret)
  470. goto err;
  471. u8tmp = ((u8tmp1 & 0x03) << 6) | u8tmp2 >> 0;
  472. ret = regmap_write(dev->regmap, 0xea, u8tmp);
  473. if (ret)
  474. goto err;
  475. if (c->symbol_rate <= 3000000)
  476. u8tmp = 0x20;
  477. else if (c->symbol_rate <= 10000000)
  478. u8tmp = 0x10;
  479. else
  480. u8tmp = 0x06;
  481. ret = regmap_write(dev->regmap, 0xc3, 0x08);
  482. if (ret)
  483. goto err;
  484. ret = regmap_write(dev->regmap, 0xc8, u8tmp);
  485. if (ret)
  486. goto err;
  487. ret = regmap_write(dev->regmap, 0xc4, 0x08);
  488. if (ret)
  489. goto err;
  490. ret = regmap_write(dev->regmap, 0xc7, 0x00);
  491. if (ret)
  492. goto err;
  493. u16tmp = DIV_ROUND_CLOSEST_ULL((u64)c->symbol_rate * 0x10000, dev->mclk);
  494. buf[0] = (u16tmp >> 0) & 0xff;
  495. buf[1] = (u16tmp >> 8) & 0xff;
  496. ret = regmap_bulk_write(dev->regmap, 0x61, buf, 2);
  497. if (ret)
  498. goto err;
  499. ret = m88ds3103_update_bits(dev, 0x4d, 0x02, dev->cfg->spec_inv << 1);
  500. if (ret)
  501. goto err;
  502. ret = m88ds3103_update_bits(dev, 0x30, 0x10, dev->cfg->agc_inv << 4);
  503. if (ret)
  504. goto err;
  505. ret = regmap_write(dev->regmap, 0x33, dev->cfg->agc);
  506. if (ret)
  507. goto err;
  508. dev_dbg(&client->dev, "carrier offset=%d\n",
  509. (tuner_frequency_khz - c->frequency));
  510. /* Use 32-bit calc as there is no s64 version of DIV_ROUND_CLOSEST() */
  511. s32tmp = 0x10000 * (tuner_frequency_khz - c->frequency);
  512. s32tmp = DIV_ROUND_CLOSEST(s32tmp, dev->mclk / 1000);
  513. buf[0] = (s32tmp >> 0) & 0xff;
  514. buf[1] = (s32tmp >> 8) & 0xff;
  515. ret = regmap_bulk_write(dev->regmap, 0x5e, buf, 2);
  516. if (ret)
  517. goto err;
  518. ret = regmap_write(dev->regmap, 0x00, 0x00);
  519. if (ret)
  520. goto err;
  521. ret = regmap_write(dev->regmap, 0xb2, 0x00);
  522. if (ret)
  523. goto err;
  524. dev->delivery_system = c->delivery_system;
  525. return 0;
  526. err:
  527. dev_dbg(&client->dev, "failed=%d\n", ret);
  528. return ret;
  529. }
  530. static int m88ds3103_init(struct dvb_frontend *fe)
  531. {
  532. struct m88ds3103_dev *dev = fe->demodulator_priv;
  533. struct i2c_client *client = dev->client;
  534. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  535. int ret, len, rem;
  536. unsigned int utmp;
  537. const struct firmware *firmware;
  538. const char *name;
  539. dev_dbg(&client->dev, "\n");
  540. /* set cold state by default */
  541. dev->warm = false;
  542. /* wake up device from sleep */
  543. ret = m88ds3103_update_bits(dev, 0x08, 0x01, 0x01);
  544. if (ret)
  545. goto err;
  546. ret = m88ds3103_update_bits(dev, 0x04, 0x01, 0x00);
  547. if (ret)
  548. goto err;
  549. ret = m88ds3103_update_bits(dev, 0x23, 0x10, 0x00);
  550. if (ret)
  551. goto err;
  552. /* firmware status */
  553. ret = regmap_read(dev->regmap, 0xb9, &utmp);
  554. if (ret)
  555. goto err;
  556. dev_dbg(&client->dev, "firmware=%02x\n", utmp);
  557. if (utmp)
  558. goto warm;
  559. /* global reset, global diseqc reset, golbal fec reset */
  560. ret = regmap_write(dev->regmap, 0x07, 0xe0);
  561. if (ret)
  562. goto err;
  563. ret = regmap_write(dev->regmap, 0x07, 0x00);
  564. if (ret)
  565. goto err;
  566. /* cold state - try to download firmware */
  567. dev_info(&client->dev, "found a '%s' in cold state\n",
  568. m88ds3103_ops.info.name);
  569. if (dev->chip_id == M88RS6000_CHIP_ID)
  570. name = M88RS6000_FIRMWARE;
  571. else
  572. name = M88DS3103_FIRMWARE;
  573. /* request the firmware, this will block and timeout */
  574. ret = request_firmware(&firmware, name, &client->dev);
  575. if (ret) {
  576. dev_err(&client->dev, "firmware file '%s' not found\n", name);
  577. goto err;
  578. }
  579. dev_info(&client->dev, "downloading firmware from file '%s'\n", name);
  580. ret = regmap_write(dev->regmap, 0xb2, 0x01);
  581. if (ret)
  582. goto err_release_firmware;
  583. for (rem = firmware->size; rem > 0; rem -= (dev->cfg->i2c_wr_max - 1)) {
  584. len = min(dev->cfg->i2c_wr_max - 1, rem);
  585. ret = regmap_bulk_write(dev->regmap, 0xb0,
  586. &firmware->data[firmware->size - rem],
  587. len);
  588. if (ret) {
  589. dev_err(&client->dev, "firmware download failed %d\n",
  590. ret);
  591. goto err_release_firmware;
  592. }
  593. }
  594. ret = regmap_write(dev->regmap, 0xb2, 0x00);
  595. if (ret)
  596. goto err_release_firmware;
  597. release_firmware(firmware);
  598. ret = regmap_read(dev->regmap, 0xb9, &utmp);
  599. if (ret)
  600. goto err;
  601. if (!utmp) {
  602. ret = -EINVAL;
  603. dev_info(&client->dev, "firmware did not run\n");
  604. goto err;
  605. }
  606. dev_info(&client->dev, "found a '%s' in warm state\n",
  607. m88ds3103_ops.info.name);
  608. dev_info(&client->dev, "firmware version: %X.%X\n",
  609. (utmp >> 4) & 0xf, (utmp >> 0 & 0xf));
  610. warm:
  611. /* warm state */
  612. dev->warm = true;
  613. /* init stats here in order signal app which stats are supported */
  614. c->cnr.len = 1;
  615. c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  616. c->post_bit_error.len = 1;
  617. c->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  618. c->post_bit_count.len = 1;
  619. c->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  620. return 0;
  621. err_release_firmware:
  622. release_firmware(firmware);
  623. err:
  624. dev_dbg(&client->dev, "failed=%d\n", ret);
  625. return ret;
  626. }
  627. static int m88ds3103_sleep(struct dvb_frontend *fe)
  628. {
  629. struct m88ds3103_dev *dev = fe->demodulator_priv;
  630. struct i2c_client *client = dev->client;
  631. int ret;
  632. unsigned int utmp;
  633. dev_dbg(&client->dev, "\n");
  634. dev->fe_status = 0;
  635. dev->delivery_system = SYS_UNDEFINED;
  636. /* TS Hi-Z */
  637. if (dev->chip_id == M88RS6000_CHIP_ID)
  638. utmp = 0x29;
  639. else
  640. utmp = 0x27;
  641. ret = m88ds3103_update_bits(dev, utmp, 0x01, 0x00);
  642. if (ret)
  643. goto err;
  644. /* sleep */
  645. ret = m88ds3103_update_bits(dev, 0x08, 0x01, 0x00);
  646. if (ret)
  647. goto err;
  648. ret = m88ds3103_update_bits(dev, 0x04, 0x01, 0x01);
  649. if (ret)
  650. goto err;
  651. ret = m88ds3103_update_bits(dev, 0x23, 0x10, 0x10);
  652. if (ret)
  653. goto err;
  654. return 0;
  655. err:
  656. dev_dbg(&client->dev, "failed=%d\n", ret);
  657. return ret;
  658. }
  659. static int m88ds3103_get_frontend(struct dvb_frontend *fe,
  660. struct dtv_frontend_properties *c)
  661. {
  662. struct m88ds3103_dev *dev = fe->demodulator_priv;
  663. struct i2c_client *client = dev->client;
  664. int ret;
  665. u8 buf[3];
  666. dev_dbg(&client->dev, "\n");
  667. if (!dev->warm || !(dev->fe_status & FE_HAS_LOCK)) {
  668. ret = 0;
  669. goto err;
  670. }
  671. switch (c->delivery_system) {
  672. case SYS_DVBS:
  673. ret = regmap_bulk_read(dev->regmap, 0xe0, &buf[0], 1);
  674. if (ret)
  675. goto err;
  676. ret = regmap_bulk_read(dev->regmap, 0xe6, &buf[1], 1);
  677. if (ret)
  678. goto err;
  679. switch ((buf[0] >> 2) & 0x01) {
  680. case 0:
  681. c->inversion = INVERSION_OFF;
  682. break;
  683. case 1:
  684. c->inversion = INVERSION_ON;
  685. break;
  686. }
  687. switch ((buf[1] >> 5) & 0x07) {
  688. case 0:
  689. c->fec_inner = FEC_7_8;
  690. break;
  691. case 1:
  692. c->fec_inner = FEC_5_6;
  693. break;
  694. case 2:
  695. c->fec_inner = FEC_3_4;
  696. break;
  697. case 3:
  698. c->fec_inner = FEC_2_3;
  699. break;
  700. case 4:
  701. c->fec_inner = FEC_1_2;
  702. break;
  703. default:
  704. dev_dbg(&client->dev, "invalid fec_inner\n");
  705. }
  706. c->modulation = QPSK;
  707. break;
  708. case SYS_DVBS2:
  709. ret = regmap_bulk_read(dev->regmap, 0x7e, &buf[0], 1);
  710. if (ret)
  711. goto err;
  712. ret = regmap_bulk_read(dev->regmap, 0x89, &buf[1], 1);
  713. if (ret)
  714. goto err;
  715. ret = regmap_bulk_read(dev->regmap, 0xf2, &buf[2], 1);
  716. if (ret)
  717. goto err;
  718. switch ((buf[0] >> 0) & 0x0f) {
  719. case 2:
  720. c->fec_inner = FEC_2_5;
  721. break;
  722. case 3:
  723. c->fec_inner = FEC_1_2;
  724. break;
  725. case 4:
  726. c->fec_inner = FEC_3_5;
  727. break;
  728. case 5:
  729. c->fec_inner = FEC_2_3;
  730. break;
  731. case 6:
  732. c->fec_inner = FEC_3_4;
  733. break;
  734. case 7:
  735. c->fec_inner = FEC_4_5;
  736. break;
  737. case 8:
  738. c->fec_inner = FEC_5_6;
  739. break;
  740. case 9:
  741. c->fec_inner = FEC_8_9;
  742. break;
  743. case 10:
  744. c->fec_inner = FEC_9_10;
  745. break;
  746. default:
  747. dev_dbg(&client->dev, "invalid fec_inner\n");
  748. }
  749. switch ((buf[0] >> 5) & 0x01) {
  750. case 0:
  751. c->pilot = PILOT_OFF;
  752. break;
  753. case 1:
  754. c->pilot = PILOT_ON;
  755. break;
  756. }
  757. switch ((buf[0] >> 6) & 0x07) {
  758. case 0:
  759. c->modulation = QPSK;
  760. break;
  761. case 1:
  762. c->modulation = PSK_8;
  763. break;
  764. case 2:
  765. c->modulation = APSK_16;
  766. break;
  767. case 3:
  768. c->modulation = APSK_32;
  769. break;
  770. default:
  771. dev_dbg(&client->dev, "invalid modulation\n");
  772. }
  773. switch ((buf[1] >> 7) & 0x01) {
  774. case 0:
  775. c->inversion = INVERSION_OFF;
  776. break;
  777. case 1:
  778. c->inversion = INVERSION_ON;
  779. break;
  780. }
  781. switch ((buf[2] >> 0) & 0x03) {
  782. case 0:
  783. c->rolloff = ROLLOFF_35;
  784. break;
  785. case 1:
  786. c->rolloff = ROLLOFF_25;
  787. break;
  788. case 2:
  789. c->rolloff = ROLLOFF_20;
  790. break;
  791. default:
  792. dev_dbg(&client->dev, "invalid rolloff\n");
  793. }
  794. break;
  795. default:
  796. dev_dbg(&client->dev, "invalid delivery_system\n");
  797. ret = -EINVAL;
  798. goto err;
  799. }
  800. ret = regmap_bulk_read(dev->regmap, 0x6d, buf, 2);
  801. if (ret)
  802. goto err;
  803. c->symbol_rate = DIV_ROUND_CLOSEST_ULL((u64)(buf[1] << 8 | buf[0] << 0) * dev->mclk, 0x10000);
  804. return 0;
  805. err:
  806. dev_dbg(&client->dev, "failed=%d\n", ret);
  807. return ret;
  808. }
  809. static int m88ds3103_read_snr(struct dvb_frontend *fe, u16 *snr)
  810. {
  811. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  812. if (c->cnr.stat[0].scale == FE_SCALE_DECIBEL)
  813. *snr = div_s64(c->cnr.stat[0].svalue, 100);
  814. else
  815. *snr = 0;
  816. return 0;
  817. }
  818. static int m88ds3103_read_ber(struct dvb_frontend *fe, u32 *ber)
  819. {
  820. struct m88ds3103_dev *dev = fe->demodulator_priv;
  821. *ber = dev->dvbv3_ber;
  822. return 0;
  823. }
  824. static int m88ds3103_set_tone(struct dvb_frontend *fe,
  825. enum fe_sec_tone_mode fe_sec_tone_mode)
  826. {
  827. struct m88ds3103_dev *dev = fe->demodulator_priv;
  828. struct i2c_client *client = dev->client;
  829. int ret;
  830. unsigned int utmp, tone, reg_a1_mask;
  831. dev_dbg(&client->dev, "fe_sec_tone_mode=%d\n", fe_sec_tone_mode);
  832. if (!dev->warm) {
  833. ret = -EAGAIN;
  834. goto err;
  835. }
  836. switch (fe_sec_tone_mode) {
  837. case SEC_TONE_ON:
  838. tone = 0;
  839. reg_a1_mask = 0x47;
  840. break;
  841. case SEC_TONE_OFF:
  842. tone = 1;
  843. reg_a1_mask = 0x00;
  844. break;
  845. default:
  846. dev_dbg(&client->dev, "invalid fe_sec_tone_mode\n");
  847. ret = -EINVAL;
  848. goto err;
  849. }
  850. utmp = tone << 7 | dev->cfg->envelope_mode << 5;
  851. ret = m88ds3103_update_bits(dev, 0xa2, 0xe0, utmp);
  852. if (ret)
  853. goto err;
  854. utmp = 1 << 2;
  855. ret = m88ds3103_update_bits(dev, 0xa1, reg_a1_mask, utmp);
  856. if (ret)
  857. goto err;
  858. return 0;
  859. err:
  860. dev_dbg(&client->dev, "failed=%d\n", ret);
  861. return ret;
  862. }
  863. static int m88ds3103_set_voltage(struct dvb_frontend *fe,
  864. enum fe_sec_voltage fe_sec_voltage)
  865. {
  866. struct m88ds3103_dev *dev = fe->demodulator_priv;
  867. struct i2c_client *client = dev->client;
  868. int ret;
  869. unsigned int utmp;
  870. bool voltage_sel, voltage_dis;
  871. dev_dbg(&client->dev, "fe_sec_voltage=%d\n", fe_sec_voltage);
  872. if (!dev->warm) {
  873. ret = -EAGAIN;
  874. goto err;
  875. }
  876. switch (fe_sec_voltage) {
  877. case SEC_VOLTAGE_18:
  878. voltage_sel = true;
  879. voltage_dis = false;
  880. break;
  881. case SEC_VOLTAGE_13:
  882. voltage_sel = false;
  883. voltage_dis = false;
  884. break;
  885. case SEC_VOLTAGE_OFF:
  886. voltage_sel = false;
  887. voltage_dis = true;
  888. break;
  889. default:
  890. dev_dbg(&client->dev, "invalid fe_sec_voltage\n");
  891. ret = -EINVAL;
  892. goto err;
  893. }
  894. /* output pin polarity */
  895. voltage_sel ^= dev->cfg->lnb_hv_pol;
  896. voltage_dis ^= dev->cfg->lnb_en_pol;
  897. utmp = voltage_dis << 1 | voltage_sel << 0;
  898. ret = m88ds3103_update_bits(dev, 0xa2, 0x03, utmp);
  899. if (ret)
  900. goto err;
  901. return 0;
  902. err:
  903. dev_dbg(&client->dev, "failed=%d\n", ret);
  904. return ret;
  905. }
  906. static int m88ds3103_diseqc_send_master_cmd(struct dvb_frontend *fe,
  907. struct dvb_diseqc_master_cmd *diseqc_cmd)
  908. {
  909. struct m88ds3103_dev *dev = fe->demodulator_priv;
  910. struct i2c_client *client = dev->client;
  911. int ret;
  912. unsigned int utmp;
  913. unsigned long timeout;
  914. dev_dbg(&client->dev, "msg=%*ph\n",
  915. diseqc_cmd->msg_len, diseqc_cmd->msg);
  916. if (!dev->warm) {
  917. ret = -EAGAIN;
  918. goto err;
  919. }
  920. if (diseqc_cmd->msg_len < 3 || diseqc_cmd->msg_len > 6) {
  921. ret = -EINVAL;
  922. goto err;
  923. }
  924. utmp = dev->cfg->envelope_mode << 5;
  925. ret = m88ds3103_update_bits(dev, 0xa2, 0xe0, utmp);
  926. if (ret)
  927. goto err;
  928. ret = regmap_bulk_write(dev->regmap, 0xa3, diseqc_cmd->msg,
  929. diseqc_cmd->msg_len);
  930. if (ret)
  931. goto err;
  932. ret = regmap_write(dev->regmap, 0xa1,
  933. (diseqc_cmd->msg_len - 1) << 3 | 0x07);
  934. if (ret)
  935. goto err;
  936. /* wait DiSEqC TX ready */
  937. #define SEND_MASTER_CMD_TIMEOUT 120
  938. timeout = jiffies + msecs_to_jiffies(SEND_MASTER_CMD_TIMEOUT);
  939. /* DiSEqC message period is 13.5 ms per byte */
  940. utmp = diseqc_cmd->msg_len * 13500;
  941. usleep_range(utmp - 4000, utmp);
  942. for (utmp = 1; !time_after(jiffies, timeout) && utmp;) {
  943. ret = regmap_read(dev->regmap, 0xa1, &utmp);
  944. if (ret)
  945. goto err;
  946. utmp = (utmp >> 6) & 0x1;
  947. }
  948. if (utmp == 0) {
  949. dev_dbg(&client->dev, "diseqc tx took %u ms\n",
  950. jiffies_to_msecs(jiffies) -
  951. (jiffies_to_msecs(timeout) - SEND_MASTER_CMD_TIMEOUT));
  952. } else {
  953. dev_dbg(&client->dev, "diseqc tx timeout\n");
  954. ret = m88ds3103_update_bits(dev, 0xa1, 0xc0, 0x40);
  955. if (ret)
  956. goto err;
  957. }
  958. ret = m88ds3103_update_bits(dev, 0xa2, 0xc0, 0x80);
  959. if (ret)
  960. goto err;
  961. if (utmp == 1) {
  962. ret = -ETIMEDOUT;
  963. goto err;
  964. }
  965. return 0;
  966. err:
  967. dev_dbg(&client->dev, "failed=%d\n", ret);
  968. return ret;
  969. }
  970. static int m88ds3103_diseqc_send_burst(struct dvb_frontend *fe,
  971. enum fe_sec_mini_cmd fe_sec_mini_cmd)
  972. {
  973. struct m88ds3103_dev *dev = fe->demodulator_priv;
  974. struct i2c_client *client = dev->client;
  975. int ret;
  976. unsigned int utmp, burst;
  977. unsigned long timeout;
  978. dev_dbg(&client->dev, "fe_sec_mini_cmd=%d\n", fe_sec_mini_cmd);
  979. if (!dev->warm) {
  980. ret = -EAGAIN;
  981. goto err;
  982. }
  983. utmp = dev->cfg->envelope_mode << 5;
  984. ret = m88ds3103_update_bits(dev, 0xa2, 0xe0, utmp);
  985. if (ret)
  986. goto err;
  987. switch (fe_sec_mini_cmd) {
  988. case SEC_MINI_A:
  989. burst = 0x02;
  990. break;
  991. case SEC_MINI_B:
  992. burst = 0x01;
  993. break;
  994. default:
  995. dev_dbg(&client->dev, "invalid fe_sec_mini_cmd\n");
  996. ret = -EINVAL;
  997. goto err;
  998. }
  999. ret = regmap_write(dev->regmap, 0xa1, burst);
  1000. if (ret)
  1001. goto err;
  1002. /* wait DiSEqC TX ready */
  1003. #define SEND_BURST_TIMEOUT 40
  1004. timeout = jiffies + msecs_to_jiffies(SEND_BURST_TIMEOUT);
  1005. /* DiSEqC ToneBurst period is 12.5 ms */
  1006. usleep_range(8500, 12500);
  1007. for (utmp = 1; !time_after(jiffies, timeout) && utmp;) {
  1008. ret = regmap_read(dev->regmap, 0xa1, &utmp);
  1009. if (ret)
  1010. goto err;
  1011. utmp = (utmp >> 6) & 0x1;
  1012. }
  1013. if (utmp == 0) {
  1014. dev_dbg(&client->dev, "diseqc tx took %u ms\n",
  1015. jiffies_to_msecs(jiffies) -
  1016. (jiffies_to_msecs(timeout) - SEND_BURST_TIMEOUT));
  1017. } else {
  1018. dev_dbg(&client->dev, "diseqc tx timeout\n");
  1019. ret = m88ds3103_update_bits(dev, 0xa1, 0xc0, 0x40);
  1020. if (ret)
  1021. goto err;
  1022. }
  1023. ret = m88ds3103_update_bits(dev, 0xa2, 0xc0, 0x80);
  1024. if (ret)
  1025. goto err;
  1026. if (utmp == 1) {
  1027. ret = -ETIMEDOUT;
  1028. goto err;
  1029. }
  1030. return 0;
  1031. err:
  1032. dev_dbg(&client->dev, "failed=%d\n", ret);
  1033. return ret;
  1034. }
  1035. static int m88ds3103_get_tune_settings(struct dvb_frontend *fe,
  1036. struct dvb_frontend_tune_settings *s)
  1037. {
  1038. s->min_delay_ms = 3000;
  1039. return 0;
  1040. }
  1041. static void m88ds3103_release(struct dvb_frontend *fe)
  1042. {
  1043. struct m88ds3103_dev *dev = fe->demodulator_priv;
  1044. struct i2c_client *client = dev->client;
  1045. i2c_unregister_device(client);
  1046. }
  1047. static int m88ds3103_select(struct i2c_mux_core *muxc, u32 chan)
  1048. {
  1049. struct m88ds3103_dev *dev = i2c_mux_priv(muxc);
  1050. struct i2c_client *client = dev->client;
  1051. int ret;
  1052. struct i2c_msg msg = {
  1053. .addr = client->addr,
  1054. .flags = 0,
  1055. .len = 2,
  1056. .buf = "\x03\x11",
  1057. };
  1058. /* Open tuner I2C repeater for 1 xfer, closes automatically */
  1059. ret = __i2c_transfer(client->adapter, &msg, 1);
  1060. if (ret != 1) {
  1061. dev_warn(&client->dev, "i2c wr failed=%d\n", ret);
  1062. if (ret >= 0)
  1063. ret = -EREMOTEIO;
  1064. return ret;
  1065. }
  1066. return 0;
  1067. }
  1068. /*
  1069. * XXX: That is wrapper to m88ds3103_probe() via driver core in order to provide
  1070. * proper I2C client for legacy media attach binding.
  1071. * New users must use I2C client binding directly!
  1072. */
  1073. struct dvb_frontend *m88ds3103_attach(const struct m88ds3103_config *cfg,
  1074. struct i2c_adapter *i2c, struct i2c_adapter **tuner_i2c_adapter)
  1075. {
  1076. struct i2c_client *client;
  1077. struct i2c_board_info board_info;
  1078. struct m88ds3103_platform_data pdata;
  1079. pdata.clk = cfg->clock;
  1080. pdata.i2c_wr_max = cfg->i2c_wr_max;
  1081. pdata.ts_mode = cfg->ts_mode;
  1082. pdata.ts_clk = cfg->ts_clk;
  1083. pdata.ts_clk_pol = cfg->ts_clk_pol;
  1084. pdata.spec_inv = cfg->spec_inv;
  1085. pdata.agc = cfg->agc;
  1086. pdata.agc_inv = cfg->agc_inv;
  1087. pdata.clk_out = cfg->clock_out;
  1088. pdata.envelope_mode = cfg->envelope_mode;
  1089. pdata.lnb_hv_pol = cfg->lnb_hv_pol;
  1090. pdata.lnb_en_pol = cfg->lnb_en_pol;
  1091. pdata.attach_in_use = true;
  1092. memset(&board_info, 0, sizeof(board_info));
  1093. strlcpy(board_info.type, "m88ds3103", I2C_NAME_SIZE);
  1094. board_info.addr = cfg->i2c_addr;
  1095. board_info.platform_data = &pdata;
  1096. client = i2c_new_device(i2c, &board_info);
  1097. if (!client || !client->dev.driver)
  1098. return NULL;
  1099. *tuner_i2c_adapter = pdata.get_i2c_adapter(client);
  1100. return pdata.get_dvb_frontend(client);
  1101. }
  1102. EXPORT_SYMBOL(m88ds3103_attach);
  1103. static struct dvb_frontend_ops m88ds3103_ops = {
  1104. .delsys = {SYS_DVBS, SYS_DVBS2},
  1105. .info = {
  1106. .name = "Montage Technology M88DS3103",
  1107. .frequency_min = 950000,
  1108. .frequency_max = 2150000,
  1109. .frequency_tolerance = 5000,
  1110. .symbol_rate_min = 1000000,
  1111. .symbol_rate_max = 45000000,
  1112. .caps = FE_CAN_INVERSION_AUTO |
  1113. FE_CAN_FEC_1_2 |
  1114. FE_CAN_FEC_2_3 |
  1115. FE_CAN_FEC_3_4 |
  1116. FE_CAN_FEC_4_5 |
  1117. FE_CAN_FEC_5_6 |
  1118. FE_CAN_FEC_6_7 |
  1119. FE_CAN_FEC_7_8 |
  1120. FE_CAN_FEC_8_9 |
  1121. FE_CAN_FEC_AUTO |
  1122. FE_CAN_QPSK |
  1123. FE_CAN_RECOVER |
  1124. FE_CAN_2G_MODULATION
  1125. },
  1126. .release = m88ds3103_release,
  1127. .get_tune_settings = m88ds3103_get_tune_settings,
  1128. .init = m88ds3103_init,
  1129. .sleep = m88ds3103_sleep,
  1130. .set_frontend = m88ds3103_set_frontend,
  1131. .get_frontend = m88ds3103_get_frontend,
  1132. .read_status = m88ds3103_read_status,
  1133. .read_snr = m88ds3103_read_snr,
  1134. .read_ber = m88ds3103_read_ber,
  1135. .diseqc_send_master_cmd = m88ds3103_diseqc_send_master_cmd,
  1136. .diseqc_send_burst = m88ds3103_diseqc_send_burst,
  1137. .set_tone = m88ds3103_set_tone,
  1138. .set_voltage = m88ds3103_set_voltage,
  1139. };
  1140. static struct dvb_frontend *m88ds3103_get_dvb_frontend(struct i2c_client *client)
  1141. {
  1142. struct m88ds3103_dev *dev = i2c_get_clientdata(client);
  1143. dev_dbg(&client->dev, "\n");
  1144. return &dev->fe;
  1145. }
  1146. static struct i2c_adapter *m88ds3103_get_i2c_adapter(struct i2c_client *client)
  1147. {
  1148. struct m88ds3103_dev *dev = i2c_get_clientdata(client);
  1149. dev_dbg(&client->dev, "\n");
  1150. return dev->muxc->adapter[0];
  1151. }
  1152. static int m88ds3103_probe(struct i2c_client *client,
  1153. const struct i2c_device_id *id)
  1154. {
  1155. struct m88ds3103_dev *dev;
  1156. struct m88ds3103_platform_data *pdata = client->dev.platform_data;
  1157. int ret;
  1158. unsigned int utmp;
  1159. dev = kzalloc(sizeof(*dev), GFP_KERNEL);
  1160. if (!dev) {
  1161. ret = -ENOMEM;
  1162. goto err;
  1163. }
  1164. dev->client = client;
  1165. dev->config.clock = pdata->clk;
  1166. dev->config.i2c_wr_max = pdata->i2c_wr_max;
  1167. dev->config.ts_mode = pdata->ts_mode;
  1168. dev->config.ts_clk = pdata->ts_clk * 1000;
  1169. dev->config.ts_clk_pol = pdata->ts_clk_pol;
  1170. dev->config.spec_inv = pdata->spec_inv;
  1171. dev->config.agc_inv = pdata->agc_inv;
  1172. dev->config.clock_out = pdata->clk_out;
  1173. dev->config.envelope_mode = pdata->envelope_mode;
  1174. dev->config.agc = pdata->agc;
  1175. dev->config.lnb_hv_pol = pdata->lnb_hv_pol;
  1176. dev->config.lnb_en_pol = pdata->lnb_en_pol;
  1177. dev->cfg = &dev->config;
  1178. /* create regmap */
  1179. dev->regmap_config.reg_bits = 8,
  1180. dev->regmap_config.val_bits = 8,
  1181. dev->regmap_config.lock_arg = dev,
  1182. dev->regmap = devm_regmap_init_i2c(client, &dev->regmap_config);
  1183. if (IS_ERR(dev->regmap)) {
  1184. ret = PTR_ERR(dev->regmap);
  1185. goto err_kfree;
  1186. }
  1187. /* 0x00: chip id[6:0], 0x01: chip ver[7:0], 0x02: chip ver[15:8] */
  1188. ret = regmap_read(dev->regmap, 0x00, &utmp);
  1189. if (ret)
  1190. goto err_kfree;
  1191. dev->chip_id = utmp >> 1;
  1192. dev_dbg(&client->dev, "chip_id=%02x\n", dev->chip_id);
  1193. switch (dev->chip_id) {
  1194. case M88RS6000_CHIP_ID:
  1195. case M88DS3103_CHIP_ID:
  1196. break;
  1197. default:
  1198. goto err_kfree;
  1199. }
  1200. switch (dev->cfg->clock_out) {
  1201. case M88DS3103_CLOCK_OUT_DISABLED:
  1202. utmp = 0x80;
  1203. break;
  1204. case M88DS3103_CLOCK_OUT_ENABLED:
  1205. utmp = 0x00;
  1206. break;
  1207. case M88DS3103_CLOCK_OUT_ENABLED_DIV2:
  1208. utmp = 0x10;
  1209. break;
  1210. default:
  1211. ret = -EINVAL;
  1212. goto err_kfree;
  1213. }
  1214. if (!pdata->ts_clk) {
  1215. ret = -EINVAL;
  1216. goto err_kfree;
  1217. }
  1218. /* 0x29 register is defined differently for m88rs6000. */
  1219. /* set internal tuner address to 0x21 */
  1220. if (dev->chip_id == M88RS6000_CHIP_ID)
  1221. utmp = 0x00;
  1222. ret = regmap_write(dev->regmap, 0x29, utmp);
  1223. if (ret)
  1224. goto err_kfree;
  1225. /* sleep */
  1226. ret = m88ds3103_update_bits(dev, 0x08, 0x01, 0x00);
  1227. if (ret)
  1228. goto err_kfree;
  1229. ret = m88ds3103_update_bits(dev, 0x04, 0x01, 0x01);
  1230. if (ret)
  1231. goto err_kfree;
  1232. ret = m88ds3103_update_bits(dev, 0x23, 0x10, 0x10);
  1233. if (ret)
  1234. goto err_kfree;
  1235. /* create mux i2c adapter for tuner */
  1236. dev->muxc = i2c_mux_alloc(client->adapter, &client->dev, 1, 0, 0,
  1237. m88ds3103_select, NULL);
  1238. if (!dev->muxc) {
  1239. ret = -ENOMEM;
  1240. goto err_kfree;
  1241. }
  1242. dev->muxc->priv = dev;
  1243. ret = i2c_mux_add_adapter(dev->muxc, 0, 0, 0);
  1244. if (ret)
  1245. goto err_kfree;
  1246. /* create dvb_frontend */
  1247. memcpy(&dev->fe.ops, &m88ds3103_ops, sizeof(struct dvb_frontend_ops));
  1248. if (dev->chip_id == M88RS6000_CHIP_ID)
  1249. strncpy(dev->fe.ops.info.name, "Montage Technology M88RS6000",
  1250. sizeof(dev->fe.ops.info.name));
  1251. if (!pdata->attach_in_use)
  1252. dev->fe.ops.release = NULL;
  1253. dev->fe.demodulator_priv = dev;
  1254. i2c_set_clientdata(client, dev);
  1255. /* setup callbacks */
  1256. pdata->get_dvb_frontend = m88ds3103_get_dvb_frontend;
  1257. pdata->get_i2c_adapter = m88ds3103_get_i2c_adapter;
  1258. return 0;
  1259. err_kfree:
  1260. kfree(dev);
  1261. err:
  1262. dev_dbg(&client->dev, "failed=%d\n", ret);
  1263. return ret;
  1264. }
  1265. static int m88ds3103_remove(struct i2c_client *client)
  1266. {
  1267. struct m88ds3103_dev *dev = i2c_get_clientdata(client);
  1268. dev_dbg(&client->dev, "\n");
  1269. i2c_mux_del_adapters(dev->muxc);
  1270. kfree(dev);
  1271. return 0;
  1272. }
  1273. static const struct i2c_device_id m88ds3103_id_table[] = {
  1274. {"m88ds3103", 0},
  1275. {}
  1276. };
  1277. MODULE_DEVICE_TABLE(i2c, m88ds3103_id_table);
  1278. static struct i2c_driver m88ds3103_driver = {
  1279. .driver = {
  1280. .name = "m88ds3103",
  1281. .suppress_bind_attrs = true,
  1282. },
  1283. .probe = m88ds3103_probe,
  1284. .remove = m88ds3103_remove,
  1285. .id_table = m88ds3103_id_table,
  1286. };
  1287. module_i2c_driver(m88ds3103_driver);
  1288. MODULE_AUTHOR("Antti Palosaari <crope@iki.fi>");
  1289. MODULE_DESCRIPTION("Montage Technology M88DS3103 DVB-S/S2 demodulator driver");
  1290. MODULE_LICENSE("GPL");
  1291. MODULE_FIRMWARE(M88DS3103_FIRMWARE);
  1292. MODULE_FIRMWARE(M88RS6000_FIRMWARE);