helene.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046
  1. /*
  2. * helene.c
  3. *
  4. * Sony HELENE DVB-S/S2 DVB-T/T2 DVB-C/C2 ISDB-T/S tuner driver (CXD2858ER)
  5. *
  6. * Copyright 2012 Sony Corporation
  7. * Copyright (C) 2014 NetUP Inc.
  8. * Copyright (C) 2014 Abylay Ospan <aospan@netup.ru>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. */
  20. #include <linux/slab.h>
  21. #include <linux/module.h>
  22. #include <linux/dvb/frontend.h>
  23. #include <linux/types.h>
  24. #include "helene.h"
  25. #include "dvb_frontend.h"
  26. #define MAX_WRITE_REGSIZE 20
  27. enum helene_state {
  28. STATE_UNKNOWN,
  29. STATE_SLEEP,
  30. STATE_ACTIVE
  31. };
  32. struct helene_priv {
  33. u32 frequency;
  34. u8 i2c_address;
  35. struct i2c_adapter *i2c;
  36. enum helene_state state;
  37. void *set_tuner_data;
  38. int (*set_tuner)(void *, int);
  39. enum helene_xtal xtal;
  40. };
  41. #define TERR_INTERNAL_LOOPFILTER_AVAILABLE(tv_system) \
  42. (((tv_system) != SONY_HELENE_DTV_DVBC_6) && \
  43. ((tv_system) != SONY_HELENE_DTV_DVBC_8)\
  44. && ((tv_system) != SONY_HELENE_DTV_DVBC2_6) && \
  45. ((tv_system) != SONY_HELENE_DTV_DVBC2_8))
  46. #define HELENE_AUTO 0xff
  47. #define HELENE_OFFSET(ofs) ((u8)(ofs) & 0x1F)
  48. #define HELENE_BW_6 0x00
  49. #define HELENE_BW_7 0x01
  50. #define HELENE_BW_8 0x02
  51. #define HELENE_BW_1_7 0x03
  52. enum helene_tv_system_t {
  53. SONY_HELENE_TV_SYSTEM_UNKNOWN,
  54. /* Terrestrial Analog */
  55. SONY_HELENE_ATV_MN_EIAJ,
  56. /**< System-M (Japan) (IF: Fp=5.75MHz in default) */
  57. SONY_HELENE_ATV_MN_SAP,
  58. /**< System-M (US) (IF: Fp=5.75MHz in default) */
  59. SONY_HELENE_ATV_MN_A2,
  60. /**< System-M (Korea) (IF: Fp=5.9MHz in default) */
  61. SONY_HELENE_ATV_BG,
  62. /**< System-B/G (IF: Fp=7.3MHz in default) */
  63. SONY_HELENE_ATV_I,
  64. /**< System-I (IF: Fp=7.85MHz in default) */
  65. SONY_HELENE_ATV_DK,
  66. /**< System-D/K (IF: Fp=7.85MHz in default) */
  67. SONY_HELENE_ATV_L,
  68. /**< System-L (IF: Fp=7.85MHz in default) */
  69. SONY_HELENE_ATV_L_DASH,
  70. /**< System-L DASH (IF: Fp=2.2MHz in default) */
  71. /* Terrestrial/Cable Digital */
  72. SONY_HELENE_DTV_8VSB,
  73. /**< ATSC 8VSB (IF: Fc=3.7MHz in default) */
  74. SONY_HELENE_DTV_QAM,
  75. /**< US QAM (IF: Fc=3.7MHz in default) */
  76. SONY_HELENE_DTV_ISDBT_6,
  77. /**< ISDB-T 6MHzBW (IF: Fc=3.55MHz in default) */
  78. SONY_HELENE_DTV_ISDBT_7,
  79. /**< ISDB-T 7MHzBW (IF: Fc=4.15MHz in default) */
  80. SONY_HELENE_DTV_ISDBT_8,
  81. /**< ISDB-T 8MHzBW (IF: Fc=4.75MHz in default) */
  82. SONY_HELENE_DTV_DVBT_5,
  83. /**< DVB-T 5MHzBW (IF: Fc=3.6MHz in default) */
  84. SONY_HELENE_DTV_DVBT_6,
  85. /**< DVB-T 6MHzBW (IF: Fc=3.6MHz in default) */
  86. SONY_HELENE_DTV_DVBT_7,
  87. /**< DVB-T 7MHzBW (IF: Fc=4.2MHz in default) */
  88. SONY_HELENE_DTV_DVBT_8,
  89. /**< DVB-T 8MHzBW (IF: Fc=4.8MHz in default) */
  90. SONY_HELENE_DTV_DVBT2_1_7,
  91. /**< DVB-T2 1.7MHzBW (IF: Fc=3.5MHz in default) */
  92. SONY_HELENE_DTV_DVBT2_5,
  93. /**< DVB-T2 5MHzBW (IF: Fc=3.6MHz in default) */
  94. SONY_HELENE_DTV_DVBT2_6,
  95. /**< DVB-T2 6MHzBW (IF: Fc=3.6MHz in default) */
  96. SONY_HELENE_DTV_DVBT2_7,
  97. /**< DVB-T2 7MHzBW (IF: Fc=4.2MHz in default) */
  98. SONY_HELENE_DTV_DVBT2_8,
  99. /**< DVB-T2 8MHzBW (IF: Fc=4.8MHz in default) */
  100. SONY_HELENE_DTV_DVBC_6,
  101. /**< DVB-C 6MHzBW (IF: Fc=3.7MHz in default) */
  102. SONY_HELENE_DTV_DVBC_8,
  103. /**< DVB-C 8MHzBW (IF: Fc=4.9MHz in default) */
  104. SONY_HELENE_DTV_DVBC2_6,
  105. /**< DVB-C2 6MHzBW (IF: Fc=3.7MHz in default) */
  106. SONY_HELENE_DTV_DVBC2_8,
  107. /**< DVB-C2 8MHzBW (IF: Fc=4.9MHz in default) */
  108. SONY_HELENE_DTV_DTMB,
  109. /**< DTMB (IF: Fc=5.1MHz in default) */
  110. /* Satellite */
  111. SONY_HELENE_STV_ISDBS,
  112. /**< ISDB-S */
  113. SONY_HELENE_STV_DVBS,
  114. /**< DVB-S */
  115. SONY_HELENE_STV_DVBS2,
  116. /**< DVB-S2 */
  117. SONY_HELENE_ATV_MIN = SONY_HELENE_ATV_MN_EIAJ,
  118. /**< Minimum analog terrestrial system */
  119. SONY_HELENE_ATV_MAX = SONY_HELENE_ATV_L_DASH,
  120. /**< Maximum analog terrestrial system */
  121. SONY_HELENE_DTV_MIN = SONY_HELENE_DTV_8VSB,
  122. /**< Minimum digital terrestrial system */
  123. SONY_HELENE_DTV_MAX = SONY_HELENE_DTV_DTMB,
  124. /**< Maximum digital terrestrial system */
  125. SONY_HELENE_TERR_TV_SYSTEM_NUM,
  126. /**< Number of supported terrestrial broadcasting system */
  127. SONY_HELENE_STV_MIN = SONY_HELENE_STV_ISDBS,
  128. /**< Minimum satellite system */
  129. SONY_HELENE_STV_MAX = SONY_HELENE_STV_DVBS2
  130. /**< Maximum satellite system */
  131. };
  132. struct helene_terr_adjust_param_t {
  133. /* < Addr:0x69 Bit[6:4] : RFVGA gain.
  134. * 0xFF means Auto. (RF_GAIN_SEL = 1)
  135. */
  136. uint8_t RF_GAIN;
  137. /* < Addr:0x69 Bit[3:0] : IF_BPF gain.
  138. */
  139. uint8_t IF_BPF_GC;
  140. /* < Addr:0x6B Bit[3:0] : RF overload
  141. * RF input detect level. (FRF <= 172MHz)
  142. */
  143. uint8_t RFOVLD_DET_LV1_VL;
  144. /* < Addr:0x6B Bit[3:0] : RF overload
  145. * RF input detect level. (172MHz < FRF <= 464MHz)
  146. */
  147. uint8_t RFOVLD_DET_LV1_VH;
  148. /* < Addr:0x6B Bit[3:0] : RF overload
  149. * RF input detect level. (FRF > 464MHz)
  150. */
  151. uint8_t RFOVLD_DET_LV1_U;
  152. /* < Addr:0x6C Bit[2:0] :
  153. * Internal RFAGC detect level. (FRF <= 172MHz)
  154. */
  155. uint8_t IFOVLD_DET_LV_VL;
  156. /* < Addr:0x6C Bit[2:0] :
  157. * Internal RFAGC detect level. (172MHz < FRF <= 464MHz)
  158. */
  159. uint8_t IFOVLD_DET_LV_VH;
  160. /* < Addr:0x6C Bit[2:0] :
  161. * Internal RFAGC detect level. (FRF > 464MHz)
  162. */
  163. uint8_t IFOVLD_DET_LV_U;
  164. /* < Addr:0x6D Bit[5:4] :
  165. * IF filter center offset.
  166. */
  167. uint8_t IF_BPF_F0;
  168. /* < Addr:0x6D Bit[1:0] :
  169. * 6MHzBW(0x00) or 7MHzBW(0x01)
  170. * or 8MHzBW(0x02) or 1.7MHzBW(0x03)
  171. */
  172. uint8_t BW;
  173. /* < Addr:0x6E Bit[4:0] :
  174. * 5bit signed. IF offset (kHz) = FIF_OFFSET x 50
  175. */
  176. uint8_t FIF_OFFSET;
  177. /* < Addr:0x6F Bit[4:0] :
  178. * 5bit signed. BW offset (kHz) =
  179. * BW_OFFSET x 50 (BW_OFFSET x 10 in 1.7MHzBW)
  180. */
  181. uint8_t BW_OFFSET;
  182. /* < Addr:0x9C Bit[0] :
  183. * Local polarity. (0: Upper Local, 1: Lower Local)
  184. */
  185. uint8_t IS_LOWERLOCAL;
  186. };
  187. static const struct helene_terr_adjust_param_t
  188. terr_params[SONY_HELENE_TERR_TV_SYSTEM_NUM] = {
  189. /*< SONY_HELENE_TV_SYSTEM_UNKNOWN */
  190. {HELENE_AUTO, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  191. HELENE_BW_6, HELENE_OFFSET(0), HELENE_OFFSET(0), 0x00},
  192. /* Analog */
  193. /**< SONY_HELENE_ATV_MN_EIAJ (System-M (Japan)) */
  194. {HELENE_AUTO, 0x05, 0x03, 0x06, 0x03, 0x01, 0x01, 0x01, 0x00,
  195. HELENE_BW_6, HELENE_OFFSET(0), HELENE_OFFSET(1), 0x00},
  196. /**< SONY_HELENE_ATV_MN_SAP (System-M (US)) */
  197. {HELENE_AUTO, 0x05, 0x03, 0x06, 0x03, 0x01, 0x01, 0x01, 0x00,
  198. HELENE_BW_6, HELENE_OFFSET(0), HELENE_OFFSET(1), 0x00},
  199. {HELENE_AUTO, 0x05, 0x03, 0x06, 0x03, 0x01, 0x01, 0x01, 0x00,
  200. HELENE_BW_6, HELENE_OFFSET(3), HELENE_OFFSET(1), 0x00},
  201. /**< SONY_HELENE_ATV_MN_A2 (System-M (Korea)) */
  202. {HELENE_AUTO, 0x05, 0x03, 0x06, 0x03, 0x01, 0x01, 0x01, 0x00,
  203. HELENE_BW_7, HELENE_OFFSET(11), HELENE_OFFSET(5), 0x00},
  204. /**< SONY_HELENE_ATV_BG (System-B/G) */
  205. {HELENE_AUTO, 0x05, 0x03, 0x06, 0x03, 0x01, 0x01, 0x01, 0x00,
  206. HELENE_BW_8, HELENE_OFFSET(2), HELENE_OFFSET(-3), 0x00},
  207. /**< SONY_HELENE_ATV_I (System-I) */
  208. {HELENE_AUTO, 0x05, 0x03, 0x06, 0x03, 0x01, 0x01, 0x01, 0x00,
  209. HELENE_BW_8, HELENE_OFFSET(2), HELENE_OFFSET(-3), 0x00},
  210. /**< SONY_HELENE_ATV_DK (System-D/K) */
  211. {HELENE_AUTO, 0x03, 0x04, 0x0A, 0x04, 0x04, 0x04, 0x04, 0x00,
  212. HELENE_BW_8, HELENE_OFFSET(2), HELENE_OFFSET(-3), 0x00},
  213. /**< SONY_HELENE_ATV_L (System-L) */
  214. {HELENE_AUTO, 0x03, 0x04, 0x0A, 0x04, 0x04, 0x04, 0x04, 0x00,
  215. HELENE_BW_8, HELENE_OFFSET(-1), HELENE_OFFSET(4), 0x00},
  216. /**< SONY_HELENE_ATV_L_DASH (System-L DASH) */
  217. /* Digital */
  218. {HELENE_AUTO, 0x09, 0x0B, 0x0B, 0x0B, 0x03, 0x03, 0x03, 0x00,
  219. HELENE_BW_6, HELENE_OFFSET(-6), HELENE_OFFSET(-3), 0x00},
  220. /**< SONY_HELENE_DTV_8VSB (ATSC 8VSB) */
  221. {HELENE_AUTO, 0x09, 0x0B, 0x0B, 0x0B, 0x02, 0x02, 0x02, 0x00,
  222. HELENE_BW_6, HELENE_OFFSET(-6), HELENE_OFFSET(-3), 0x00},
  223. /**< SONY_HELENE_DTV_QAM (US QAM) */
  224. {HELENE_AUTO, 0x09, 0x0B, 0x0B, 0x0B, 0x02, 0x02, 0x02, 0x00,
  225. HELENE_BW_6, HELENE_OFFSET(-9), HELENE_OFFSET(-5), 0x00},
  226. /**< SONY_HELENE_DTV_ISDBT_6 (ISDB-T 6MHzBW) */
  227. {HELENE_AUTO, 0x09, 0x0B, 0x0B, 0x0B, 0x02, 0x02, 0x02, 0x00,
  228. HELENE_BW_7, HELENE_OFFSET(-7), HELENE_OFFSET(-6), 0x00},
  229. /**< SONY_HELENE_DTV_ISDBT_7 (ISDB-T 7MHzBW) */
  230. {HELENE_AUTO, 0x09, 0x0B, 0x0B, 0x0B, 0x02, 0x02, 0x02, 0x00,
  231. HELENE_BW_8, HELENE_OFFSET(-5), HELENE_OFFSET(-7), 0x00},
  232. /**< SONY_HELENE_DTV_ISDBT_8 (ISDB-T 8MHzBW) */
  233. {HELENE_AUTO, 0x09, 0x0B, 0x0B, 0x0B, 0x02, 0x02, 0x02, 0x00,
  234. HELENE_BW_6, HELENE_OFFSET(-8), HELENE_OFFSET(-3), 0x00},
  235. /**< SONY_HELENE_DTV_DVBT_5 (DVB-T 5MHzBW) */
  236. {HELENE_AUTO, 0x09, 0x0B, 0x0B, 0x0B, 0x02, 0x02, 0x02, 0x00,
  237. HELENE_BW_6, HELENE_OFFSET(-8), HELENE_OFFSET(-3), 0x00},
  238. /**< SONY_HELENE_DTV_DVBT_6 (DVB-T 6MHzBW) */
  239. {HELENE_AUTO, 0x09, 0x0B, 0x0B, 0x0B, 0x02, 0x02, 0x02, 0x00,
  240. HELENE_BW_7, HELENE_OFFSET(-6), HELENE_OFFSET(-5), 0x00},
  241. /**< SONY_HELENE_DTV_DVBT_7 (DVB-T 7MHzBW) */
  242. {HELENE_AUTO, 0x09, 0x0B, 0x0B, 0x0B, 0x02, 0x02, 0x02, 0x00,
  243. HELENE_BW_8, HELENE_OFFSET(-4), HELENE_OFFSET(-6), 0x00},
  244. /**< SONY_HELENE_DTV_DVBT_8 (DVB-T 8MHzBW) */
  245. {HELENE_AUTO, 0x09, 0x0B, 0x0B, 0x0B, 0x02, 0x02, 0x02, 0x00,
  246. HELENE_BW_1_7, HELENE_OFFSET(-10), HELENE_OFFSET(-10), 0x00},
  247. /**< SONY_HELENE_DTV_DVBT2_1_7 (DVB-T2 1.7MHzBW) */
  248. {HELENE_AUTO, 0x09, 0x0B, 0x0B, 0x0B, 0x02, 0x02, 0x02, 0x00,
  249. HELENE_BW_6, HELENE_OFFSET(-8), HELENE_OFFSET(-3), 0x00},
  250. /**< SONY_HELENE_DTV_DVBT2_5 (DVB-T2 5MHzBW) */
  251. {HELENE_AUTO, 0x09, 0x0B, 0x0B, 0x0B, 0x02, 0x02, 0x02, 0x00,
  252. HELENE_BW_6, HELENE_OFFSET(-8), HELENE_OFFSET(-3), 0x00},
  253. /**< SONY_HELENE_DTV_DVBT2_6 (DVB-T2 6MHzBW) */
  254. {HELENE_AUTO, 0x09, 0x0B, 0x0B, 0x0B, 0x02, 0x02, 0x02, 0x00,
  255. HELENE_BW_7, HELENE_OFFSET(-6), HELENE_OFFSET(-5), 0x00},
  256. /**< SONY_HELENE_DTV_DVBT2_7 (DVB-T2 7MHzBW) */
  257. {HELENE_AUTO, 0x09, 0x0B, 0x0B, 0x0B, 0x02, 0x02, 0x02, 0x00,
  258. HELENE_BW_8, HELENE_OFFSET(-4), HELENE_OFFSET(-6), 0x00},
  259. /**< SONY_HELENE_DTV_DVBT2_8 (DVB-T2 8MHzBW) */
  260. {HELENE_AUTO, 0x05, 0x02, 0x02, 0x02, 0x01, 0x01, 0x01, 0x00,
  261. HELENE_BW_6, HELENE_OFFSET(-6), HELENE_OFFSET(-4), 0x00},
  262. /**< SONY_HELENE_DTV_DVBC_6 (DVB-C 6MHzBW) */
  263. {HELENE_AUTO, 0x05, 0x02, 0x02, 0x02, 0x01, 0x01, 0x01, 0x00,
  264. HELENE_BW_8, HELENE_OFFSET(-2), HELENE_OFFSET(-3), 0x00},
  265. /**< SONY_HELENE_DTV_DVBC_8 (DVB-C 8MHzBW) */
  266. {HELENE_AUTO, 0x03, 0x09, 0x09, 0x09, 0x02, 0x02, 0x02, 0x00,
  267. HELENE_BW_6, HELENE_OFFSET(-6), HELENE_OFFSET(-2), 0x00},
  268. /**< SONY_HELENE_DTV_DVBC2_6 (DVB-C2 6MHzBW) */
  269. {HELENE_AUTO, 0x03, 0x09, 0x09, 0x09, 0x02, 0x02, 0x02, 0x00,
  270. HELENE_BW_8, HELENE_OFFSET(-2), HELENE_OFFSET(0), 0x00},
  271. /**< SONY_HELENE_DTV_DVBC2_8 (DVB-C2 8MHzBW) */
  272. {HELENE_AUTO, 0x04, 0x0B, 0x0B, 0x0B, 0x02, 0x02, 0x02, 0x00,
  273. HELENE_BW_8, HELENE_OFFSET(2), HELENE_OFFSET(1), 0x00}
  274. /**< SONY_HELENE_DTV_DTMB (DTMB) */
  275. };
  276. static void helene_i2c_debug(struct helene_priv *priv,
  277. u8 reg, u8 write, const u8 *data, u32 len)
  278. {
  279. dev_dbg(&priv->i2c->dev, "helene: I2C %s reg 0x%02x size %d\n",
  280. (write == 0 ? "read" : "write"), reg, len);
  281. print_hex_dump_bytes("helene: I2C data: ",
  282. DUMP_PREFIX_OFFSET, data, len);
  283. }
  284. static int helene_write_regs(struct helene_priv *priv,
  285. u8 reg, const u8 *data, u32 len)
  286. {
  287. int ret;
  288. u8 buf[MAX_WRITE_REGSIZE + 1];
  289. struct i2c_msg msg[1] = {
  290. {
  291. .addr = priv->i2c_address,
  292. .flags = 0,
  293. .len = len + 1,
  294. .buf = buf,
  295. }
  296. };
  297. if (len + 1 > sizeof(buf)) {
  298. dev_warn(&priv->i2c->dev,
  299. "wr reg=%04x: len=%d vs %Zu is too big!\n",
  300. reg, len + 1, sizeof(buf));
  301. return -E2BIG;
  302. }
  303. helene_i2c_debug(priv, reg, 1, data, len);
  304. buf[0] = reg;
  305. memcpy(&buf[1], data, len);
  306. ret = i2c_transfer(priv->i2c, msg, 1);
  307. if (ret >= 0 && ret != 1)
  308. ret = -EREMOTEIO;
  309. if (ret < 0) {
  310. dev_warn(&priv->i2c->dev,
  311. "%s: i2c wr failed=%d reg=%02x len=%d\n",
  312. KBUILD_MODNAME, ret, reg, len);
  313. return ret;
  314. }
  315. return 0;
  316. }
  317. static int helene_write_reg(struct helene_priv *priv, u8 reg, u8 val)
  318. {
  319. return helene_write_regs(priv, reg, &val, 1);
  320. }
  321. static int helene_read_regs(struct helene_priv *priv,
  322. u8 reg, u8 *val, u32 len)
  323. {
  324. int ret;
  325. struct i2c_msg msg[2] = {
  326. {
  327. .addr = priv->i2c_address,
  328. .flags = 0,
  329. .len = 1,
  330. .buf = &reg,
  331. }, {
  332. .addr = priv->i2c_address,
  333. .flags = I2C_M_RD,
  334. .len = len,
  335. .buf = val,
  336. }
  337. };
  338. ret = i2c_transfer(priv->i2c, &msg[0], 1);
  339. if (ret >= 0 && ret != 1)
  340. ret = -EREMOTEIO;
  341. if (ret < 0) {
  342. dev_warn(&priv->i2c->dev,
  343. "%s: I2C rw failed=%d addr=%02x reg=%02x\n",
  344. KBUILD_MODNAME, ret, priv->i2c_address, reg);
  345. return ret;
  346. }
  347. ret = i2c_transfer(priv->i2c, &msg[1], 1);
  348. if (ret >= 0 && ret != 1)
  349. ret = -EREMOTEIO;
  350. if (ret < 0) {
  351. dev_warn(&priv->i2c->dev,
  352. "%s: i2c rd failed=%d addr=%02x reg=%02x\n",
  353. KBUILD_MODNAME, ret, priv->i2c_address, reg);
  354. return ret;
  355. }
  356. helene_i2c_debug(priv, reg, 0, val, len);
  357. return 0;
  358. }
  359. static int helene_read_reg(struct helene_priv *priv, u8 reg, u8 *val)
  360. {
  361. return helene_read_regs(priv, reg, val, 1);
  362. }
  363. static int helene_set_reg_bits(struct helene_priv *priv,
  364. u8 reg, u8 data, u8 mask)
  365. {
  366. int res;
  367. u8 rdata;
  368. if (mask != 0xff) {
  369. res = helene_read_reg(priv, reg, &rdata);
  370. if (res != 0)
  371. return res;
  372. data = ((data & mask) | (rdata & (mask ^ 0xFF)));
  373. }
  374. return helene_write_reg(priv, reg, data);
  375. }
  376. static int helene_enter_power_save(struct helene_priv *priv)
  377. {
  378. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  379. if (priv->state == STATE_SLEEP)
  380. return 0;
  381. /* Standby setting for CPU */
  382. helene_write_reg(priv, 0x88, 0x0);
  383. /* Standby setting for internal logic block */
  384. helene_write_reg(priv, 0x87, 0xC0);
  385. priv->state = STATE_SLEEP;
  386. return 0;
  387. }
  388. static int helene_leave_power_save(struct helene_priv *priv)
  389. {
  390. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  391. if (priv->state == STATE_ACTIVE)
  392. return 0;
  393. /* Standby setting for internal logic block */
  394. helene_write_reg(priv, 0x87, 0xC4);
  395. /* Standby setting for CPU */
  396. helene_write_reg(priv, 0x88, 0x40);
  397. priv->state = STATE_ACTIVE;
  398. return 0;
  399. }
  400. static int helene_init(struct dvb_frontend *fe)
  401. {
  402. struct helene_priv *priv = fe->tuner_priv;
  403. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  404. return helene_leave_power_save(priv);
  405. }
  406. static int helene_release(struct dvb_frontend *fe)
  407. {
  408. struct helene_priv *priv = fe->tuner_priv;
  409. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  410. kfree(fe->tuner_priv);
  411. fe->tuner_priv = NULL;
  412. return 0;
  413. }
  414. static int helene_sleep(struct dvb_frontend *fe)
  415. {
  416. struct helene_priv *priv = fe->tuner_priv;
  417. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  418. helene_enter_power_save(priv);
  419. return 0;
  420. }
  421. static enum helene_tv_system_t helene_get_tv_system(struct dvb_frontend *fe)
  422. {
  423. enum helene_tv_system_t system = SONY_HELENE_TV_SYSTEM_UNKNOWN;
  424. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  425. struct helene_priv *priv = fe->tuner_priv;
  426. if (p->delivery_system == SYS_DVBT) {
  427. if (p->bandwidth_hz <= 5000000)
  428. system = SONY_HELENE_DTV_DVBT_5;
  429. else if (p->bandwidth_hz <= 6000000)
  430. system = SONY_HELENE_DTV_DVBT_6;
  431. else if (p->bandwidth_hz <= 7000000)
  432. system = SONY_HELENE_DTV_DVBT_7;
  433. else if (p->bandwidth_hz <= 8000000)
  434. system = SONY_HELENE_DTV_DVBT_8;
  435. else {
  436. system = SONY_HELENE_DTV_DVBT_8;
  437. p->bandwidth_hz = 8000000;
  438. }
  439. } else if (p->delivery_system == SYS_DVBT2) {
  440. if (p->bandwidth_hz <= 5000000)
  441. system = SONY_HELENE_DTV_DVBT2_5;
  442. else if (p->bandwidth_hz <= 6000000)
  443. system = SONY_HELENE_DTV_DVBT2_6;
  444. else if (p->bandwidth_hz <= 7000000)
  445. system = SONY_HELENE_DTV_DVBT2_7;
  446. else if (p->bandwidth_hz <= 8000000)
  447. system = SONY_HELENE_DTV_DVBT2_8;
  448. else {
  449. system = SONY_HELENE_DTV_DVBT2_8;
  450. p->bandwidth_hz = 8000000;
  451. }
  452. } else if (p->delivery_system == SYS_DVBS) {
  453. system = SONY_HELENE_STV_DVBS;
  454. } else if (p->delivery_system == SYS_DVBS2) {
  455. system = SONY_HELENE_STV_DVBS2;
  456. } else if (p->delivery_system == SYS_ISDBS) {
  457. system = SONY_HELENE_STV_ISDBS;
  458. } else if (p->delivery_system == SYS_ISDBT) {
  459. if (p->bandwidth_hz <= 6000000)
  460. system = SONY_HELENE_DTV_ISDBT_6;
  461. else if (p->bandwidth_hz <= 7000000)
  462. system = SONY_HELENE_DTV_ISDBT_7;
  463. else if (p->bandwidth_hz <= 8000000)
  464. system = SONY_HELENE_DTV_ISDBT_8;
  465. else {
  466. system = SONY_HELENE_DTV_ISDBT_8;
  467. p->bandwidth_hz = 8000000;
  468. }
  469. } else if (p->delivery_system == SYS_DVBC_ANNEX_A) {
  470. if (p->bandwidth_hz <= 6000000)
  471. system = SONY_HELENE_DTV_DVBC_6;
  472. else if (p->bandwidth_hz <= 8000000)
  473. system = SONY_HELENE_DTV_DVBC_8;
  474. }
  475. dev_dbg(&priv->i2c->dev,
  476. "%s(): HELENE DTV system %d (delsys %d, bandwidth %d)\n",
  477. __func__, (int)system, p->delivery_system,
  478. p->bandwidth_hz);
  479. return system;
  480. }
  481. static int helene_set_params_s(struct dvb_frontend *fe)
  482. {
  483. u8 data[MAX_WRITE_REGSIZE];
  484. u32 frequency;
  485. enum helene_tv_system_t tv_system;
  486. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  487. struct helene_priv *priv = fe->tuner_priv;
  488. int frequencykHz = p->frequency;
  489. uint32_t frequency4kHz = 0;
  490. u32 symbol_rate = p->symbol_rate/1000;
  491. dev_dbg(&priv->i2c->dev, "%s(): tune frequency %dkHz sr=%uKsps\n",
  492. __func__, frequencykHz, symbol_rate);
  493. tv_system = helene_get_tv_system(fe);
  494. if (tv_system == SONY_HELENE_TV_SYSTEM_UNKNOWN) {
  495. dev_err(&priv->i2c->dev, "%s(): unknown DTV system\n",
  496. __func__);
  497. return -EINVAL;
  498. }
  499. /* RF switch turn to satellite */
  500. if (priv->set_tuner)
  501. priv->set_tuner(priv->set_tuner_data, 0);
  502. frequency = roundup(p->frequency / 1000, 1);
  503. /* Disable IF signal output */
  504. helene_write_reg(priv, 0x15, 0x02);
  505. /* RFIN matching in power save (Sat) reset */
  506. helene_write_reg(priv, 0x43, 0x06);
  507. /* Analog block setting (0x6A, 0x6B) */
  508. data[0] = 0x00;
  509. data[1] = 0x00;
  510. helene_write_regs(priv, 0x6A, data, 2);
  511. helene_write_reg(priv, 0x75, 0x99);
  512. helene_write_reg(priv, 0x9D, 0x00);
  513. /* Tuning setting for CPU (0x61) */
  514. helene_write_reg(priv, 0x61, 0x07);
  515. /* Satellite mode select (0x01) */
  516. helene_write_reg(priv, 0x01, 0x01);
  517. /* Clock enable for internal logic block, CPU wake-up (0x04, 0x05) */
  518. data[0] = 0xC4;
  519. data[1] = 0x40;
  520. switch (priv->xtal) {
  521. case SONY_HELENE_XTAL_16000:
  522. data[2] = 0x02;
  523. break;
  524. case SONY_HELENE_XTAL_20500:
  525. data[2] = 0x02;
  526. break;
  527. case SONY_HELENE_XTAL_24000:
  528. data[2] = 0x03;
  529. break;
  530. case SONY_HELENE_XTAL_41000:
  531. data[2] = 0x05;
  532. break;
  533. default:
  534. dev_err(&priv->i2c->dev, "%s(): unknown xtal %d\n",
  535. __func__, priv->xtal);
  536. return -EINVAL;
  537. }
  538. /* Setting for analog block (0x07). LOOPFILTER INTERNAL */
  539. data[3] = 0x80;
  540. /* Tuning setting for analog block
  541. * (0x08, 0x09, 0x0A, 0x0B). LOOPFILTER INTERNAL
  542. */
  543. if (priv->xtal == SONY_HELENE_XTAL_20500)
  544. data[4] = 0x58;
  545. else
  546. data[4] = 0x70;
  547. data[5] = 0x1E;
  548. data[6] = 0x02;
  549. data[7] = 0x24;
  550. /* Enable for analog block (0x0C, 0x0D, 0x0E). SAT LNA ON */
  551. data[8] = 0x0F;
  552. data[8] |= 0xE0; /* POWERSAVE_TERR_RF_ACTIVE */
  553. data[9] = 0x02;
  554. data[10] = 0x1E;
  555. /* Setting for LPF cutoff frequency (0x0F) */
  556. switch (tv_system) {
  557. case SONY_HELENE_STV_ISDBS:
  558. data[11] = 0x22; /* 22MHz */
  559. break;
  560. case SONY_HELENE_STV_DVBS:
  561. if (symbol_rate <= 4000)
  562. data[11] = 0x05;
  563. else if (symbol_rate <= 10000)
  564. data[11] = (uint8_t)((symbol_rate * 47
  565. + (40000-1)) / 40000);
  566. else
  567. data[11] = (uint8_t)((symbol_rate * 27
  568. + (40000-1)) / 40000 + 5);
  569. if (data[11] > 36)
  570. data[11] = 36; /* 5 <= lpf_cutoff <= 36 is valid */
  571. break;
  572. case SONY_HELENE_STV_DVBS2:
  573. if (symbol_rate <= 4000)
  574. data[11] = 0x05;
  575. else if (symbol_rate <= 10000)
  576. data[11] = (uint8_t)((symbol_rate * 11
  577. + (10000-1)) / 10000);
  578. else
  579. data[11] = (uint8_t)((symbol_rate * 3
  580. + (5000-1)) / 5000 + 5);
  581. if (data[11] > 36)
  582. data[11] = 36; /* 5 <= lpf_cutoff <= 36 is valid */
  583. break;
  584. default:
  585. dev_err(&priv->i2c->dev, "%s(): unknown standard %d\n",
  586. __func__, tv_system);
  587. return -EINVAL;
  588. }
  589. /* RF tuning frequency setting (0x10, 0x11, 0x12) */
  590. frequency4kHz = (frequencykHz + 2) / 4;
  591. data[12] = (uint8_t)(frequency4kHz & 0xFF); /* FRF_L */
  592. data[13] = (uint8_t)((frequency4kHz >> 8) & 0xFF); /* FRF_M */
  593. /* FRF_H (bit[3:0]) */
  594. data[14] = (uint8_t)((frequency4kHz >> 16) & 0x0F);
  595. /* Tuning command (0x13) */
  596. data[15] = 0xFF;
  597. /* Setting for IQOUT_LIMIT (0x14) 0.75Vpp */
  598. data[16] = 0x00;
  599. /* Enable IQ output (0x15) */
  600. data[17] = 0x01;
  601. helene_write_regs(priv, 0x04, data, 18);
  602. dev_dbg(&priv->i2c->dev, "%s(): tune done\n",
  603. __func__);
  604. priv->frequency = frequency;
  605. return 0;
  606. }
  607. static int helene_set_params(struct dvb_frontend *fe)
  608. {
  609. u8 data[MAX_WRITE_REGSIZE];
  610. u32 frequency;
  611. enum helene_tv_system_t tv_system;
  612. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  613. struct helene_priv *priv = fe->tuner_priv;
  614. int frequencykHz = p->frequency / 1000;
  615. dev_dbg(&priv->i2c->dev, "%s(): tune frequency %dkHz\n",
  616. __func__, frequencykHz);
  617. tv_system = helene_get_tv_system(fe);
  618. if (tv_system == SONY_HELENE_TV_SYSTEM_UNKNOWN) {
  619. dev_dbg(&priv->i2c->dev, "%s(): unknown DTV system\n",
  620. __func__);
  621. return -EINVAL;
  622. }
  623. if (priv->set_tuner)
  624. priv->set_tuner(priv->set_tuner_data, 1);
  625. frequency = roundup(p->frequency / 1000, 25);
  626. /* mode select */
  627. helene_write_reg(priv, 0x01, 0x00);
  628. /* Disable IF signal output */
  629. helene_write_reg(priv, 0x74, 0x02);
  630. if (priv->state == STATE_SLEEP)
  631. helene_leave_power_save(priv);
  632. /* Initial setting for internal analog block (0x91, 0x92) */
  633. if ((tv_system == SONY_HELENE_DTV_DVBC_6) ||
  634. (tv_system == SONY_HELENE_DTV_DVBC_8)) {
  635. data[0] = 0x16;
  636. data[1] = 0x26;
  637. } else {
  638. data[0] = 0x10;
  639. data[1] = 0x20;
  640. }
  641. helene_write_regs(priv, 0x91, data, 2);
  642. /* Setting for analog block */
  643. if (TERR_INTERNAL_LOOPFILTER_AVAILABLE(tv_system))
  644. data[0] = 0x90;
  645. else
  646. data[0] = 0x00;
  647. /* Setting for local polarity (0x9D) */
  648. data[1] = (uint8_t)(terr_params[tv_system].IS_LOWERLOCAL & 0x01);
  649. helene_write_regs(priv, 0x9C, data, 2);
  650. /* Enable for analog block */
  651. data[0] = 0xEE;
  652. data[1] = 0x02;
  653. data[2] = 0x1E;
  654. data[3] = 0x67; /* Tuning setting for CPU */
  655. /* Setting for PLL reference divider for xtal=24MHz */
  656. if ((tv_system == SONY_HELENE_DTV_DVBC_6) ||
  657. (tv_system == SONY_HELENE_DTV_DVBC_8))
  658. data[4] = 0x18;
  659. else
  660. data[4] = 0x03;
  661. /* Tuning setting for analog block */
  662. if (TERR_INTERNAL_LOOPFILTER_AVAILABLE(tv_system)) {
  663. data[5] = 0x38;
  664. data[6] = 0x1E;
  665. data[7] = 0x02;
  666. data[8] = 0x24;
  667. } else if ((tv_system == SONY_HELENE_DTV_DVBC_6) ||
  668. (tv_system == SONY_HELENE_DTV_DVBC_8)) {
  669. data[5] = 0x1C;
  670. data[6] = 0x78;
  671. data[7] = 0x08;
  672. data[8] = 0x1C;
  673. } else {
  674. data[5] = 0xB4;
  675. data[6] = 0x78;
  676. data[7] = 0x08;
  677. data[8] = 0x30;
  678. }
  679. helene_write_regs(priv, 0x5E, data, 9);
  680. /* LT_AMP_EN should be 0 */
  681. helene_set_reg_bits(priv, 0x67, 0x0, 0x02);
  682. /* Setting for IFOUT_LIMIT */
  683. data[0] = 0x00; /* 1.5Vpp */
  684. /* RF_GAIN setting */
  685. if (terr_params[tv_system].RF_GAIN == HELENE_AUTO)
  686. data[1] = 0x80; /* RF_GAIN_SEL = 1 */
  687. else
  688. data[1] = (uint8_t)((terr_params[tv_system].RF_GAIN
  689. << 4) & 0x70);
  690. /* IF_BPF_GC setting */
  691. data[1] |= (uint8_t)(terr_params[tv_system].IF_BPF_GC & 0x0F);
  692. /* Setting for internal RFAGC (0x6A, 0x6B, 0x6C) */
  693. data[2] = 0x00;
  694. if (frequencykHz <= 172000) {
  695. data[3] = (uint8_t)(terr_params[tv_system].RFOVLD_DET_LV1_VL
  696. & 0x0F);
  697. data[4] = (uint8_t)(terr_params[tv_system].IFOVLD_DET_LV_VL
  698. & 0x07);
  699. } else if (frequencykHz <= 464000) {
  700. data[3] = (uint8_t)(terr_params[tv_system].RFOVLD_DET_LV1_VH
  701. & 0x0F);
  702. data[4] = (uint8_t)(terr_params[tv_system].IFOVLD_DET_LV_VH
  703. & 0x07);
  704. } else {
  705. data[3] = (uint8_t)(terr_params[tv_system].RFOVLD_DET_LV1_U
  706. & 0x0F);
  707. data[4] = (uint8_t)(terr_params[tv_system].IFOVLD_DET_LV_U
  708. & 0x07);
  709. }
  710. data[4] |= 0x20;
  711. /* Setting for IF frequency and bandwidth */
  712. /* IF filter center frequency offset (IF_BPF_F0) (0x6D) */
  713. data[5] = (uint8_t)((terr_params[tv_system].IF_BPF_F0 << 4) & 0x30);
  714. /* IF filter band width (BW) (0x6D) */
  715. data[5] |= (uint8_t)(terr_params[tv_system].BW & 0x03);
  716. /* IF frequency offset value (FIF_OFFSET) (0x6E) */
  717. data[6] = (uint8_t)(terr_params[tv_system].FIF_OFFSET & 0x1F);
  718. /* IF band width offset value (BW_OFFSET) (0x6F) */
  719. data[7] = (uint8_t)(terr_params[tv_system].BW_OFFSET & 0x1F);
  720. /* RF tuning frequency setting (0x70, 0x71, 0x72) */
  721. data[8] = (uint8_t)(frequencykHz & 0xFF); /* FRF_L */
  722. data[9] = (uint8_t)((frequencykHz >> 8) & 0xFF); /* FRF_M */
  723. data[10] = (uint8_t)((frequencykHz >> 16)
  724. & 0x0F); /* FRF_H (bit[3:0]) */
  725. /* Tuning command */
  726. data[11] = 0xFF;
  727. /* Enable IF output, AGC and IFOUT pin selection (0x74) */
  728. data[12] = 0x01;
  729. if ((tv_system == SONY_HELENE_DTV_DVBC_6) ||
  730. (tv_system == SONY_HELENE_DTV_DVBC_8)) {
  731. data[13] = 0xD9;
  732. data[14] = 0x0F;
  733. data[15] = 0x24;
  734. data[16] = 0x87;
  735. } else {
  736. data[13] = 0x99;
  737. data[14] = 0x00;
  738. data[15] = 0x24;
  739. data[16] = 0x87;
  740. }
  741. helene_write_regs(priv, 0x68, data, 17);
  742. dev_dbg(&priv->i2c->dev, "%s(): tune done\n",
  743. __func__);
  744. priv->frequency = frequency;
  745. return 0;
  746. }
  747. static int helene_get_frequency(struct dvb_frontend *fe, u32 *frequency)
  748. {
  749. struct helene_priv *priv = fe->tuner_priv;
  750. *frequency = priv->frequency * 1000;
  751. return 0;
  752. }
  753. static const struct dvb_tuner_ops helene_tuner_ops = {
  754. .info = {
  755. .name = "Sony HELENE Ter tuner",
  756. .frequency_min = 1000000,
  757. .frequency_max = 1200000000,
  758. .frequency_step = 25000,
  759. },
  760. .init = helene_init,
  761. .release = helene_release,
  762. .sleep = helene_sleep,
  763. .set_params = helene_set_params,
  764. .get_frequency = helene_get_frequency,
  765. };
  766. static const struct dvb_tuner_ops helene_tuner_ops_s = {
  767. .info = {
  768. .name = "Sony HELENE Sat tuner",
  769. .frequency_min = 500000,
  770. .frequency_max = 2500000,
  771. .frequency_step = 1000,
  772. },
  773. .init = helene_init,
  774. .release = helene_release,
  775. .sleep = helene_sleep,
  776. .set_params = helene_set_params_s,
  777. .get_frequency = helene_get_frequency,
  778. };
  779. /* power-on tuner
  780. * call once after reset
  781. */
  782. static int helene_x_pon(struct helene_priv *priv)
  783. {
  784. /* RFIN matching in power save (terrestrial) = ACTIVE */
  785. /* RFIN matching in power save (satellite) = ACTIVE */
  786. u8 dataT[] = { 0x06, 0x00, 0x02, 0x00 };
  787. /* SAT_RF_ACTIVE = true, lnaOff = false, terrRfActive = true */
  788. u8 dataS[] = { 0x05, 0x06 };
  789. u8 cdata[] = {0x7A, 0x01};
  790. u8 data[20];
  791. u8 rdata[2];
  792. /* mode select */
  793. helene_write_reg(priv, 0x01, 0x00);
  794. helene_write_reg(priv, 0x67, dataT[3]);
  795. helene_write_reg(priv, 0x43, dataS[1]);
  796. helene_write_regs(priv, 0x5E, dataT, 3);
  797. helene_write_reg(priv, 0x0C, dataS[0]);
  798. /* Initial setting for internal logic block */
  799. helene_write_regs(priv, 0x99, cdata, sizeof(cdata));
  800. /* 0x81 - 0x94 */
  801. data[0] = 0x18; /* xtal 24 MHz */
  802. data[1] = (uint8_t)(0x80 | (0x04 & 0x1F)); /* 4 x 25 = 100uA */
  803. data[2] = (uint8_t)(0x80 | (0x26 & 0x7F)); /* 38 x 0.25 = 9.5pF */
  804. data[3] = 0x80; /* REFOUT signal output 500mVpp */
  805. data[4] = 0x00; /* GPIO settings */
  806. data[5] = 0x00; /* GPIO settings */
  807. data[6] = 0xC4; /* Clock enable for internal logic block */
  808. data[7] = 0x40; /* Start CPU boot-up */
  809. data[8] = 0x10; /* For burst-write */
  810. /* Setting for internal RFAGC */
  811. data[9] = 0x00;
  812. data[10] = 0x45;
  813. data[11] = 0x75;
  814. data[12] = 0x07; /* Setting for analog block */
  815. /* Initial setting for internal analog block */
  816. data[13] = 0x1C;
  817. data[14] = 0x3F;
  818. data[15] = 0x02;
  819. data[16] = 0x10;
  820. data[17] = 0x20;
  821. data[18] = 0x0A;
  822. data[19] = 0x00;
  823. helene_write_regs(priv, 0x81, data, sizeof(data));
  824. /* Setting for internal RFAGC */
  825. helene_write_reg(priv, 0x9B, 0x00);
  826. msleep(20);
  827. /* Check CPU_STT/CPU_ERR */
  828. helene_read_regs(priv, 0x1A, rdata, sizeof(rdata));
  829. if (rdata[0] != 0x00) {
  830. dev_err(&priv->i2c->dev,
  831. "HELENE tuner CPU error 0x%x\n", rdata[0]);
  832. return -EIO;
  833. }
  834. /* VCO current setting */
  835. cdata[0] = 0x90;
  836. cdata[1] = 0x06;
  837. helene_write_regs(priv, 0x17, cdata, sizeof(cdata));
  838. msleep(20);
  839. helene_read_reg(priv, 0x19, data);
  840. helene_write_reg(priv, 0x95, (uint8_t)((data[0] >> 4) & 0x0F));
  841. /* Disable IF signal output */
  842. helene_write_reg(priv, 0x74, 0x02);
  843. /* Standby setting for CPU */
  844. helene_write_reg(priv, 0x88, 0x00);
  845. /* Standby setting for internal logic block */
  846. helene_write_reg(priv, 0x87, 0xC0);
  847. /* Load capacitance control setting for crystal oscillator */
  848. helene_write_reg(priv, 0x80, 0x01);
  849. /* Satellite initial setting */
  850. cdata[0] = 0x07;
  851. cdata[1] = 0x00;
  852. helene_write_regs(priv, 0x41, cdata, sizeof(cdata));
  853. dev_info(&priv->i2c->dev,
  854. "HELENE tuner x_pon done\n");
  855. return 0;
  856. }
  857. struct dvb_frontend *helene_attach_s(struct dvb_frontend *fe,
  858. const struct helene_config *config,
  859. struct i2c_adapter *i2c)
  860. {
  861. struct helene_priv *priv = NULL;
  862. priv = kzalloc(sizeof(struct helene_priv), GFP_KERNEL);
  863. if (priv == NULL)
  864. return NULL;
  865. priv->i2c_address = (config->i2c_address >> 1);
  866. priv->i2c = i2c;
  867. priv->set_tuner_data = config->set_tuner_priv;
  868. priv->set_tuner = config->set_tuner_callback;
  869. priv->xtal = config->xtal;
  870. if (fe->ops.i2c_gate_ctrl)
  871. fe->ops.i2c_gate_ctrl(fe, 1);
  872. if (helene_x_pon(priv) != 0) {
  873. kfree(priv);
  874. return NULL;
  875. }
  876. if (fe->ops.i2c_gate_ctrl)
  877. fe->ops.i2c_gate_ctrl(fe, 0);
  878. memcpy(&fe->ops.tuner_ops, &helene_tuner_ops_s,
  879. sizeof(struct dvb_tuner_ops));
  880. fe->tuner_priv = priv;
  881. dev_info(&priv->i2c->dev,
  882. "Sony HELENE Sat attached on addr=%x at I2C adapter %p\n",
  883. priv->i2c_address, priv->i2c);
  884. return fe;
  885. }
  886. EXPORT_SYMBOL(helene_attach_s);
  887. struct dvb_frontend *helene_attach(struct dvb_frontend *fe,
  888. const struct helene_config *config,
  889. struct i2c_adapter *i2c)
  890. {
  891. struct helene_priv *priv = NULL;
  892. priv = kzalloc(sizeof(struct helene_priv), GFP_KERNEL);
  893. if (priv == NULL)
  894. return NULL;
  895. priv->i2c_address = (config->i2c_address >> 1);
  896. priv->i2c = i2c;
  897. priv->set_tuner_data = config->set_tuner_priv;
  898. priv->set_tuner = config->set_tuner_callback;
  899. priv->xtal = config->xtal;
  900. if (fe->ops.i2c_gate_ctrl)
  901. fe->ops.i2c_gate_ctrl(fe, 1);
  902. if (helene_x_pon(priv) != 0) {
  903. kfree(priv);
  904. return NULL;
  905. }
  906. if (fe->ops.i2c_gate_ctrl)
  907. fe->ops.i2c_gate_ctrl(fe, 0);
  908. memcpy(&fe->ops.tuner_ops, &helene_tuner_ops,
  909. sizeof(struct dvb_tuner_ops));
  910. fe->tuner_priv = priv;
  911. dev_info(&priv->i2c->dev,
  912. "Sony HELENE Ter attached on addr=%x at I2C adapter %p\n",
  913. priv->i2c_address, priv->i2c);
  914. return fe;
  915. }
  916. EXPORT_SYMBOL(helene_attach);
  917. MODULE_DESCRIPTION("Sony HELENE Sat/Ter tuner driver");
  918. MODULE_AUTHOR("Abylay Ospan <aospan@netup.ru>");
  919. MODULE_LICENSE("GPL");