irq-gic-common.c 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148
  1. /*
  2. * Copyright (C) 2002 ARM Limited, All Rights Reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #include <linux/interrupt.h>
  17. #include <linux/io.h>
  18. #include <linux/irq.h>
  19. #include <linux/irqchip/arm-gic.h>
  20. #include "irq-gic-common.h"
  21. static const struct gic_kvm_info *gic_kvm_info;
  22. const struct gic_kvm_info *gic_get_kvm_info(void)
  23. {
  24. return gic_kvm_info;
  25. }
  26. void gic_set_kvm_info(const struct gic_kvm_info *info)
  27. {
  28. BUG_ON(gic_kvm_info != NULL);
  29. gic_kvm_info = info;
  30. }
  31. void gic_enable_quirks(u32 iidr, const struct gic_quirk *quirks,
  32. void *data)
  33. {
  34. for (; quirks->desc; quirks++) {
  35. if (quirks->iidr != (quirks->mask & iidr))
  36. continue;
  37. quirks->init(data);
  38. pr_info("GIC: enabling workaround for %s\n", quirks->desc);
  39. }
  40. }
  41. int gic_configure_irq(unsigned int irq, unsigned int type,
  42. void __iomem *base, void (*sync_access)(void))
  43. {
  44. u32 confmask = 0x2 << ((irq % 16) * 2);
  45. u32 confoff = (irq / 16) * 4;
  46. u32 val, oldval;
  47. int ret = 0;
  48. /*
  49. * Read current configuration register, and insert the config
  50. * for "irq", depending on "type".
  51. */
  52. val = oldval = readl_relaxed(base + GIC_DIST_CONFIG + confoff);
  53. if (type & IRQ_TYPE_LEVEL_MASK)
  54. val &= ~confmask;
  55. else if (type & IRQ_TYPE_EDGE_BOTH)
  56. val |= confmask;
  57. /* If the current configuration is the same, then we are done */
  58. if (val == oldval)
  59. return 0;
  60. /*
  61. * Write back the new configuration, and possibly re-enable
  62. * the interrupt. If we fail to write a new configuration for
  63. * an SPI then WARN and return an error. If we fail to write the
  64. * configuration for a PPI this is most likely because the GIC
  65. * does not allow us to set the configuration or we are in a
  66. * non-secure mode, and hence it may not be catastrophic.
  67. */
  68. writel_relaxed(val, base + GIC_DIST_CONFIG + confoff);
  69. if (readl_relaxed(base + GIC_DIST_CONFIG + confoff) != val) {
  70. if (WARN_ON(irq >= 32))
  71. ret = -EINVAL;
  72. else
  73. pr_warn("GIC: PPI%d is secure or misconfigured\n",
  74. irq - 16);
  75. }
  76. if (sync_access)
  77. sync_access();
  78. return ret;
  79. }
  80. void gic_dist_config(void __iomem *base, int gic_irqs,
  81. void (*sync_access)(void))
  82. {
  83. unsigned int i;
  84. /*
  85. * Set all global interrupts to be level triggered, active low.
  86. */
  87. for (i = 32; i < gic_irqs; i += 16)
  88. writel_relaxed(GICD_INT_ACTLOW_LVLTRIG,
  89. base + GIC_DIST_CONFIG + i / 4);
  90. /*
  91. * Set priority on all global interrupts.
  92. */
  93. for (i = 32; i < gic_irqs; i += 4)
  94. writel_relaxed(GICD_INT_DEF_PRI_X4, base + GIC_DIST_PRI + i);
  95. /*
  96. * Deactivate and disable all SPIs. Leave the PPI and SGIs
  97. * alone as they are in the redistributor registers on GICv3.
  98. */
  99. for (i = 32; i < gic_irqs; i += 32) {
  100. writel_relaxed(GICD_INT_EN_CLR_X32,
  101. base + GIC_DIST_ACTIVE_CLEAR + i / 8);
  102. writel_relaxed(GICD_INT_EN_CLR_X32,
  103. base + GIC_DIST_ENABLE_CLEAR + i / 8);
  104. }
  105. if (sync_access)
  106. sync_access();
  107. }
  108. void gic_cpu_config(void __iomem *base, void (*sync_access)(void))
  109. {
  110. int i;
  111. /*
  112. * Deal with the banked PPI and SGI interrupts - disable all
  113. * PPI interrupts, ensure all SGI interrupts are enabled.
  114. * Make sure everything is deactivated.
  115. */
  116. writel_relaxed(GICD_INT_EN_CLR_X32, base + GIC_DIST_ACTIVE_CLEAR);
  117. writel_relaxed(GICD_INT_EN_CLR_PPI, base + GIC_DIST_ENABLE_CLEAR);
  118. writel_relaxed(GICD_INT_EN_SET_SGI, base + GIC_DIST_ENABLE_SET);
  119. /*
  120. * Set priority on PPI and SGI interrupts
  121. */
  122. for (i = 0; i < 32; i += 4)
  123. writel_relaxed(GICD_INT_DEF_PRI_X4,
  124. base + GIC_DIST_PRI + i * 4 / 4);
  125. if (sync_access)
  126. sync_access();
  127. }