mma8452.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693
  1. /*
  2. * mma8452.c - Support for following Freescale / NXP 3-axis accelerometers:
  3. *
  4. * device name digital output 7-bit I2C slave address (pin selectable)
  5. * ---------------------------------------------------------------------
  6. * MMA8451Q 14 bit 0x1c / 0x1d
  7. * MMA8452Q 12 bit 0x1c / 0x1d
  8. * MMA8453Q 10 bit 0x1c / 0x1d
  9. * MMA8652FC 12 bit 0x1d
  10. * MMA8653FC 10 bit 0x1d
  11. * FXLS8471Q 14 bit 0x1e / 0x1d / 0x1c / 0x1f
  12. *
  13. * Copyright 2015 Martin Kepplinger <martink@posteo.de>
  14. * Copyright 2014 Peter Meerwald <pmeerw@pmeerw.net>
  15. *
  16. * This file is subject to the terms and conditions of version 2 of
  17. * the GNU General Public License. See the file COPYING in the main
  18. * directory of this archive for more details.
  19. *
  20. * TODO: orientation events
  21. */
  22. #include <linux/module.h>
  23. #include <linux/i2c.h>
  24. #include <linux/iio/iio.h>
  25. #include <linux/iio/sysfs.h>
  26. #include <linux/iio/buffer.h>
  27. #include <linux/iio/trigger.h>
  28. #include <linux/iio/trigger_consumer.h>
  29. #include <linux/iio/triggered_buffer.h>
  30. #include <linux/iio/events.h>
  31. #include <linux/delay.h>
  32. #include <linux/of_device.h>
  33. #include <linux/of_irq.h>
  34. #include <linux/pm_runtime.h>
  35. #define MMA8452_STATUS 0x00
  36. #define MMA8452_STATUS_DRDY (BIT(2) | BIT(1) | BIT(0))
  37. #define MMA8452_OUT_X 0x01 /* MSB first */
  38. #define MMA8452_OUT_Y 0x03
  39. #define MMA8452_OUT_Z 0x05
  40. #define MMA8452_INT_SRC 0x0c
  41. #define MMA8452_WHO_AM_I 0x0d
  42. #define MMA8452_DATA_CFG 0x0e
  43. #define MMA8452_DATA_CFG_FS_MASK GENMASK(1, 0)
  44. #define MMA8452_DATA_CFG_FS_2G 0
  45. #define MMA8452_DATA_CFG_FS_4G 1
  46. #define MMA8452_DATA_CFG_FS_8G 2
  47. #define MMA8452_DATA_CFG_HPF_MASK BIT(4)
  48. #define MMA8452_HP_FILTER_CUTOFF 0x0f
  49. #define MMA8452_HP_FILTER_CUTOFF_SEL_MASK GENMASK(1, 0)
  50. #define MMA8452_FF_MT_CFG 0x15
  51. #define MMA8452_FF_MT_CFG_OAE BIT(6)
  52. #define MMA8452_FF_MT_CFG_ELE BIT(7)
  53. #define MMA8452_FF_MT_SRC 0x16
  54. #define MMA8452_FF_MT_SRC_XHE BIT(1)
  55. #define MMA8452_FF_MT_SRC_YHE BIT(3)
  56. #define MMA8452_FF_MT_SRC_ZHE BIT(5)
  57. #define MMA8452_FF_MT_THS 0x17
  58. #define MMA8452_FF_MT_THS_MASK 0x7f
  59. #define MMA8452_FF_MT_COUNT 0x18
  60. #define MMA8452_TRANSIENT_CFG 0x1d
  61. #define MMA8452_TRANSIENT_CFG_HPF_BYP BIT(0)
  62. #define MMA8452_TRANSIENT_CFG_ELE BIT(4)
  63. #define MMA8452_TRANSIENT_SRC 0x1e
  64. #define MMA8452_TRANSIENT_SRC_XTRANSE BIT(1)
  65. #define MMA8452_TRANSIENT_SRC_YTRANSE BIT(3)
  66. #define MMA8452_TRANSIENT_SRC_ZTRANSE BIT(5)
  67. #define MMA8452_TRANSIENT_THS 0x1f
  68. #define MMA8452_TRANSIENT_THS_MASK GENMASK(6, 0)
  69. #define MMA8452_TRANSIENT_COUNT 0x20
  70. #define MMA8452_CTRL_REG1 0x2a
  71. #define MMA8452_CTRL_ACTIVE BIT(0)
  72. #define MMA8452_CTRL_DR_MASK GENMASK(5, 3)
  73. #define MMA8452_CTRL_DR_SHIFT 3
  74. #define MMA8452_CTRL_DR_DEFAULT 0x4 /* 50 Hz sample frequency */
  75. #define MMA8452_CTRL_REG2 0x2b
  76. #define MMA8452_CTRL_REG2_RST BIT(6)
  77. #define MMA8452_CTRL_REG2_MODS_SHIFT 3
  78. #define MMA8452_CTRL_REG2_MODS_MASK 0x1b
  79. #define MMA8452_CTRL_REG4 0x2d
  80. #define MMA8452_CTRL_REG5 0x2e
  81. #define MMA8452_OFF_X 0x2f
  82. #define MMA8452_OFF_Y 0x30
  83. #define MMA8452_OFF_Z 0x31
  84. #define MMA8452_MAX_REG 0x31
  85. #define MMA8452_INT_DRDY BIT(0)
  86. #define MMA8452_INT_FF_MT BIT(2)
  87. #define MMA8452_INT_TRANS BIT(5)
  88. #define MMA8451_DEVICE_ID 0x1a
  89. #define MMA8452_DEVICE_ID 0x2a
  90. #define MMA8453_DEVICE_ID 0x3a
  91. #define MMA8652_DEVICE_ID 0x4a
  92. #define MMA8653_DEVICE_ID 0x5a
  93. #define FXLS8471_DEVICE_ID 0x6a
  94. #define MMA8452_AUTO_SUSPEND_DELAY_MS 2000
  95. struct mma8452_data {
  96. struct i2c_client *client;
  97. struct mutex lock;
  98. u8 ctrl_reg1;
  99. u8 data_cfg;
  100. const struct mma_chip_info *chip_info;
  101. };
  102. /**
  103. * struct mma_chip_info - chip specific data
  104. * @chip_id: WHO_AM_I register's value
  105. * @channels: struct iio_chan_spec matching the device's
  106. * capabilities
  107. * @num_channels: number of channels
  108. * @mma_scales: scale factors for converting register values
  109. * to m/s^2; 3 modes: 2g, 4g, 8g; 2 integers
  110. * per mode: m/s^2 and micro m/s^2
  111. * @ev_cfg: event config register address
  112. * @ev_cfg_ele: latch bit in event config register
  113. * @ev_cfg_chan_shift: number of the bit to enable events in X
  114. * direction; in event config register
  115. * @ev_src: event source register address
  116. * @ev_src_xe: bit in event source register that indicates
  117. * an event in X direction
  118. * @ev_src_ye: bit in event source register that indicates
  119. * an event in Y direction
  120. * @ev_src_ze: bit in event source register that indicates
  121. * an event in Z direction
  122. * @ev_ths: event threshold register address
  123. * @ev_ths_mask: mask for the threshold value
  124. * @ev_count: event count (period) register address
  125. *
  126. * Since not all chips supported by the driver support comparing high pass
  127. * filtered data for events (interrupts), different interrupt sources are
  128. * used for different chips and the relevant registers are included here.
  129. */
  130. struct mma_chip_info {
  131. u8 chip_id;
  132. const struct iio_chan_spec *channels;
  133. int num_channels;
  134. const int mma_scales[3][2];
  135. u8 ev_cfg;
  136. u8 ev_cfg_ele;
  137. u8 ev_cfg_chan_shift;
  138. u8 ev_src;
  139. u8 ev_src_xe;
  140. u8 ev_src_ye;
  141. u8 ev_src_ze;
  142. u8 ev_ths;
  143. u8 ev_ths_mask;
  144. u8 ev_count;
  145. };
  146. enum {
  147. idx_x,
  148. idx_y,
  149. idx_z,
  150. idx_ts,
  151. };
  152. static int mma8452_drdy(struct mma8452_data *data)
  153. {
  154. int tries = 150;
  155. while (tries-- > 0) {
  156. int ret = i2c_smbus_read_byte_data(data->client,
  157. MMA8452_STATUS);
  158. if (ret < 0)
  159. return ret;
  160. if ((ret & MMA8452_STATUS_DRDY) == MMA8452_STATUS_DRDY)
  161. return 0;
  162. msleep(20);
  163. }
  164. dev_err(&data->client->dev, "data not ready\n");
  165. return -EIO;
  166. }
  167. static int mma8452_set_runtime_pm_state(struct i2c_client *client, bool on)
  168. {
  169. #ifdef CONFIG_PM
  170. int ret;
  171. if (on) {
  172. ret = pm_runtime_get_sync(&client->dev);
  173. } else {
  174. pm_runtime_mark_last_busy(&client->dev);
  175. ret = pm_runtime_put_autosuspend(&client->dev);
  176. }
  177. if (ret < 0) {
  178. dev_err(&client->dev,
  179. "failed to change power state to %d\n", on);
  180. if (on)
  181. pm_runtime_put_noidle(&client->dev);
  182. return ret;
  183. }
  184. #endif
  185. return 0;
  186. }
  187. static int mma8452_read(struct mma8452_data *data, __be16 buf[3])
  188. {
  189. int ret = mma8452_drdy(data);
  190. if (ret < 0)
  191. return ret;
  192. ret = mma8452_set_runtime_pm_state(data->client, true);
  193. if (ret)
  194. return ret;
  195. ret = i2c_smbus_read_i2c_block_data(data->client, MMA8452_OUT_X,
  196. 3 * sizeof(__be16), (u8 *)buf);
  197. ret = mma8452_set_runtime_pm_state(data->client, false);
  198. return ret;
  199. }
  200. static ssize_t mma8452_show_int_plus_micros(char *buf, const int (*vals)[2],
  201. int n)
  202. {
  203. size_t len = 0;
  204. while (n-- > 0)
  205. len += scnprintf(buf + len, PAGE_SIZE - len, "%d.%06d ",
  206. vals[n][0], vals[n][1]);
  207. /* replace trailing space by newline */
  208. buf[len - 1] = '\n';
  209. return len;
  210. }
  211. static int mma8452_get_int_plus_micros_index(const int (*vals)[2], int n,
  212. int val, int val2)
  213. {
  214. while (n-- > 0)
  215. if (val == vals[n][0] && val2 == vals[n][1])
  216. return n;
  217. return -EINVAL;
  218. }
  219. static int mma8452_get_odr_index(struct mma8452_data *data)
  220. {
  221. return (data->ctrl_reg1 & MMA8452_CTRL_DR_MASK) >>
  222. MMA8452_CTRL_DR_SHIFT;
  223. }
  224. static const int mma8452_samp_freq[8][2] = {
  225. {800, 0}, {400, 0}, {200, 0}, {100, 0}, {50, 0}, {12, 500000},
  226. {6, 250000}, {1, 560000}
  227. };
  228. /* Datasheet table: step time "Relationship with the ODR" (sample frequency) */
  229. static const int mma8452_transient_time_step_us[4][8] = {
  230. { 1250, 2500, 5000, 10000, 20000, 20000, 20000, 20000 }, /* normal */
  231. { 1250, 2500, 5000, 10000, 20000, 80000, 80000, 80000 }, /* l p l n */
  232. { 1250, 2500, 2500, 2500, 2500, 2500, 2500, 2500 }, /* high res*/
  233. { 1250, 2500, 5000, 10000, 20000, 80000, 160000, 160000 } /* l p */
  234. };
  235. /* Datasheet table "High-Pass Filter Cutoff Options" */
  236. static const int mma8452_hp_filter_cutoff[4][8][4][2] = {
  237. { /* normal */
  238. { {16, 0}, {8, 0}, {4, 0}, {2, 0} }, /* 800 Hz sample */
  239. { {16, 0}, {8, 0}, {4, 0}, {2, 0} }, /* 400 Hz sample */
  240. { {8, 0}, {4, 0}, {2, 0}, {1, 0} }, /* 200 Hz sample */
  241. { {4, 0}, {2, 0}, {1, 0}, {0, 500000} }, /* 100 Hz sample */
  242. { {2, 0}, {1, 0}, {0, 500000}, {0, 250000} }, /* 50 Hz sample */
  243. { {2, 0}, {1, 0}, {0, 500000}, {0, 250000} }, /* 12.5 Hz sample */
  244. { {2, 0}, {1, 0}, {0, 500000}, {0, 250000} }, /* 6.25 Hz sample */
  245. { {2, 0}, {1, 0}, {0, 500000}, {0, 250000} } /* 1.56 Hz sample */
  246. },
  247. { /* low noise low power */
  248. { {16, 0}, {8, 0}, {4, 0}, {2, 0} },
  249. { {16, 0}, {8, 0}, {4, 0}, {2, 0} },
  250. { {8, 0}, {4, 0}, {2, 0}, {1, 0} },
  251. { {4, 0}, {2, 0}, {1, 0}, {0, 500000} },
  252. { {2, 0}, {1, 0}, {0, 500000}, {0, 250000} },
  253. { {0, 500000}, {0, 250000}, {0, 125000}, {0, 063000} },
  254. { {0, 500000}, {0, 250000}, {0, 125000}, {0, 063000} },
  255. { {0, 500000}, {0, 250000}, {0, 125000}, {0, 063000} }
  256. },
  257. { /* high resolution */
  258. { {16, 0}, {8, 0}, {4, 0}, {2, 0} },
  259. { {16, 0}, {8, 0}, {4, 0}, {2, 0} },
  260. { {16, 0}, {8, 0}, {4, 0}, {2, 0} },
  261. { {16, 0}, {8, 0}, {4, 0}, {2, 0} },
  262. { {16, 0}, {8, 0}, {4, 0}, {2, 0} },
  263. { {16, 0}, {8, 0}, {4, 0}, {2, 0} },
  264. { {16, 0}, {8, 0}, {4, 0}, {2, 0} },
  265. { {16, 0}, {8, 0}, {4, 0}, {2, 0} }
  266. },
  267. { /* low power */
  268. { {16, 0}, {8, 0}, {4, 0}, {2, 0} },
  269. { {8, 0}, {4, 0}, {2, 0}, {1, 0} },
  270. { {4, 0}, {2, 0}, {1, 0}, {0, 500000} },
  271. { {2, 0}, {1, 0}, {0, 500000}, {0, 250000} },
  272. { {1, 0}, {0, 500000}, {0, 250000}, {0, 125000} },
  273. { {0, 250000}, {0, 125000}, {0, 063000}, {0, 031000} },
  274. { {0, 250000}, {0, 125000}, {0, 063000}, {0, 031000} },
  275. { {0, 250000}, {0, 125000}, {0, 063000}, {0, 031000} }
  276. }
  277. };
  278. /* Datasheet table "MODS Oversampling modes averaging values at each ODR" */
  279. static const u16 mma8452_os_ratio[4][8] = {
  280. /* 800 Hz, 400 Hz, ... , 1.56 Hz */
  281. { 2, 4, 4, 4, 4, 16, 32, 128 }, /* normal */
  282. { 2, 4, 4, 4, 4, 4, 8, 32 }, /* low power low noise */
  283. { 2, 4, 8, 16, 32, 128, 256, 1024 }, /* high resolution */
  284. { 2, 2, 2, 2, 2, 2, 4, 16 } /* low power */
  285. };
  286. static int mma8452_get_power_mode(struct mma8452_data *data)
  287. {
  288. int reg;
  289. reg = i2c_smbus_read_byte_data(data->client,
  290. MMA8452_CTRL_REG2);
  291. if (reg < 0)
  292. return reg;
  293. return ((reg & MMA8452_CTRL_REG2_MODS_MASK) >>
  294. MMA8452_CTRL_REG2_MODS_SHIFT);
  295. }
  296. static ssize_t mma8452_show_samp_freq_avail(struct device *dev,
  297. struct device_attribute *attr,
  298. char *buf)
  299. {
  300. return mma8452_show_int_plus_micros(buf, mma8452_samp_freq,
  301. ARRAY_SIZE(mma8452_samp_freq));
  302. }
  303. static ssize_t mma8452_show_scale_avail(struct device *dev,
  304. struct device_attribute *attr,
  305. char *buf)
  306. {
  307. struct mma8452_data *data = iio_priv(i2c_get_clientdata(
  308. to_i2c_client(dev)));
  309. return mma8452_show_int_plus_micros(buf, data->chip_info->mma_scales,
  310. ARRAY_SIZE(data->chip_info->mma_scales));
  311. }
  312. static ssize_t mma8452_show_hp_cutoff_avail(struct device *dev,
  313. struct device_attribute *attr,
  314. char *buf)
  315. {
  316. struct iio_dev *indio_dev = dev_to_iio_dev(dev);
  317. struct mma8452_data *data = iio_priv(indio_dev);
  318. int i, j;
  319. i = mma8452_get_odr_index(data);
  320. j = mma8452_get_power_mode(data);
  321. if (j < 0)
  322. return j;
  323. return mma8452_show_int_plus_micros(buf, mma8452_hp_filter_cutoff[j][i],
  324. ARRAY_SIZE(mma8452_hp_filter_cutoff[0][0]));
  325. }
  326. static ssize_t mma8452_show_os_ratio_avail(struct device *dev,
  327. struct device_attribute *attr,
  328. char *buf)
  329. {
  330. struct iio_dev *indio_dev = dev_to_iio_dev(dev);
  331. struct mma8452_data *data = iio_priv(indio_dev);
  332. int i = mma8452_get_odr_index(data);
  333. int j;
  334. u16 val = 0;
  335. size_t len = 0;
  336. for (j = 0; j < ARRAY_SIZE(mma8452_os_ratio); j++) {
  337. if (val == mma8452_os_ratio[j][i])
  338. continue;
  339. val = mma8452_os_ratio[j][i];
  340. len += scnprintf(buf + len, PAGE_SIZE - len, "%d ", val);
  341. }
  342. buf[len - 1] = '\n';
  343. return len;
  344. }
  345. static IIO_DEV_ATTR_SAMP_FREQ_AVAIL(mma8452_show_samp_freq_avail);
  346. static IIO_DEVICE_ATTR(in_accel_scale_available, S_IRUGO,
  347. mma8452_show_scale_avail, NULL, 0);
  348. static IIO_DEVICE_ATTR(in_accel_filter_high_pass_3db_frequency_available,
  349. S_IRUGO, mma8452_show_hp_cutoff_avail, NULL, 0);
  350. static IIO_DEVICE_ATTR(in_accel_oversampling_ratio_available, S_IRUGO,
  351. mma8452_show_os_ratio_avail, NULL, 0);
  352. static int mma8452_get_samp_freq_index(struct mma8452_data *data,
  353. int val, int val2)
  354. {
  355. return mma8452_get_int_plus_micros_index(mma8452_samp_freq,
  356. ARRAY_SIZE(mma8452_samp_freq),
  357. val, val2);
  358. }
  359. static int mma8452_get_scale_index(struct mma8452_data *data, int val, int val2)
  360. {
  361. return mma8452_get_int_plus_micros_index(data->chip_info->mma_scales,
  362. ARRAY_SIZE(data->chip_info->mma_scales), val, val2);
  363. }
  364. static int mma8452_get_hp_filter_index(struct mma8452_data *data,
  365. int val, int val2)
  366. {
  367. int i, j;
  368. i = mma8452_get_odr_index(data);
  369. j = mma8452_get_power_mode(data);
  370. if (j < 0)
  371. return j;
  372. return mma8452_get_int_plus_micros_index(mma8452_hp_filter_cutoff[j][i],
  373. ARRAY_SIZE(mma8452_hp_filter_cutoff[0][0]), val, val2);
  374. }
  375. static int mma8452_read_hp_filter(struct mma8452_data *data, int *hz, int *uHz)
  376. {
  377. int j, i, ret;
  378. ret = i2c_smbus_read_byte_data(data->client, MMA8452_HP_FILTER_CUTOFF);
  379. if (ret < 0)
  380. return ret;
  381. i = mma8452_get_odr_index(data);
  382. j = mma8452_get_power_mode(data);
  383. if (j < 0)
  384. return j;
  385. ret &= MMA8452_HP_FILTER_CUTOFF_SEL_MASK;
  386. *hz = mma8452_hp_filter_cutoff[j][i][ret][0];
  387. *uHz = mma8452_hp_filter_cutoff[j][i][ret][1];
  388. return 0;
  389. }
  390. static int mma8452_read_raw(struct iio_dev *indio_dev,
  391. struct iio_chan_spec const *chan,
  392. int *val, int *val2, long mask)
  393. {
  394. struct mma8452_data *data = iio_priv(indio_dev);
  395. __be16 buffer[3];
  396. int i, ret;
  397. switch (mask) {
  398. case IIO_CHAN_INFO_RAW:
  399. if (iio_buffer_enabled(indio_dev))
  400. return -EBUSY;
  401. mutex_lock(&data->lock);
  402. ret = mma8452_read(data, buffer);
  403. mutex_unlock(&data->lock);
  404. if (ret < 0)
  405. return ret;
  406. *val = sign_extend32(be16_to_cpu(
  407. buffer[chan->scan_index]) >> chan->scan_type.shift,
  408. chan->scan_type.realbits - 1);
  409. return IIO_VAL_INT;
  410. case IIO_CHAN_INFO_SCALE:
  411. i = data->data_cfg & MMA8452_DATA_CFG_FS_MASK;
  412. *val = data->chip_info->mma_scales[i][0];
  413. *val2 = data->chip_info->mma_scales[i][1];
  414. return IIO_VAL_INT_PLUS_MICRO;
  415. case IIO_CHAN_INFO_SAMP_FREQ:
  416. i = mma8452_get_odr_index(data);
  417. *val = mma8452_samp_freq[i][0];
  418. *val2 = mma8452_samp_freq[i][1];
  419. return IIO_VAL_INT_PLUS_MICRO;
  420. case IIO_CHAN_INFO_CALIBBIAS:
  421. ret = i2c_smbus_read_byte_data(data->client,
  422. MMA8452_OFF_X +
  423. chan->scan_index);
  424. if (ret < 0)
  425. return ret;
  426. *val = sign_extend32(ret, 7);
  427. return IIO_VAL_INT;
  428. case IIO_CHAN_INFO_HIGH_PASS_FILTER_3DB_FREQUENCY:
  429. if (data->data_cfg & MMA8452_DATA_CFG_HPF_MASK) {
  430. ret = mma8452_read_hp_filter(data, val, val2);
  431. if (ret < 0)
  432. return ret;
  433. } else {
  434. *val = 0;
  435. *val2 = 0;
  436. }
  437. return IIO_VAL_INT_PLUS_MICRO;
  438. case IIO_CHAN_INFO_OVERSAMPLING_RATIO:
  439. ret = mma8452_get_power_mode(data);
  440. if (ret < 0)
  441. return ret;
  442. i = mma8452_get_odr_index(data);
  443. *val = mma8452_os_ratio[ret][i];
  444. return IIO_VAL_INT;
  445. }
  446. return -EINVAL;
  447. }
  448. static int mma8452_standby(struct mma8452_data *data)
  449. {
  450. return i2c_smbus_write_byte_data(data->client, MMA8452_CTRL_REG1,
  451. data->ctrl_reg1 & ~MMA8452_CTRL_ACTIVE);
  452. }
  453. static int mma8452_active(struct mma8452_data *data)
  454. {
  455. return i2c_smbus_write_byte_data(data->client, MMA8452_CTRL_REG1,
  456. data->ctrl_reg1);
  457. }
  458. /* returns >0 if active, 0 if in standby and <0 on error */
  459. static int mma8452_is_active(struct mma8452_data *data)
  460. {
  461. int reg;
  462. reg = i2c_smbus_read_byte_data(data->client, MMA8452_CTRL_REG1);
  463. if (reg < 0)
  464. return reg;
  465. return reg & MMA8452_CTRL_ACTIVE;
  466. }
  467. static int mma8452_change_config(struct mma8452_data *data, u8 reg, u8 val)
  468. {
  469. int ret;
  470. int is_active;
  471. mutex_lock(&data->lock);
  472. is_active = mma8452_is_active(data);
  473. if (is_active < 0) {
  474. ret = is_active;
  475. goto fail;
  476. }
  477. /* config can only be changed when in standby */
  478. if (is_active > 0) {
  479. ret = mma8452_standby(data);
  480. if (ret < 0)
  481. goto fail;
  482. }
  483. ret = i2c_smbus_write_byte_data(data->client, reg, val);
  484. if (ret < 0)
  485. goto fail;
  486. if (is_active > 0) {
  487. ret = mma8452_active(data);
  488. if (ret < 0)
  489. goto fail;
  490. }
  491. ret = 0;
  492. fail:
  493. mutex_unlock(&data->lock);
  494. return ret;
  495. }
  496. static int mma8452_set_power_mode(struct mma8452_data *data, u8 mode)
  497. {
  498. int reg;
  499. reg = i2c_smbus_read_byte_data(data->client,
  500. MMA8452_CTRL_REG2);
  501. if (reg < 0)
  502. return reg;
  503. reg &= ~MMA8452_CTRL_REG2_MODS_MASK;
  504. reg |= mode << MMA8452_CTRL_REG2_MODS_SHIFT;
  505. return mma8452_change_config(data, MMA8452_CTRL_REG2, reg);
  506. }
  507. /* returns >0 if in freefall mode, 0 if not or <0 if an error occurred */
  508. static int mma8452_freefall_mode_enabled(struct mma8452_data *data)
  509. {
  510. int val;
  511. const struct mma_chip_info *chip = data->chip_info;
  512. val = i2c_smbus_read_byte_data(data->client, chip->ev_cfg);
  513. if (val < 0)
  514. return val;
  515. return !(val & MMA8452_FF_MT_CFG_OAE);
  516. }
  517. static int mma8452_set_freefall_mode(struct mma8452_data *data, bool state)
  518. {
  519. int val;
  520. const struct mma_chip_info *chip = data->chip_info;
  521. if ((state && mma8452_freefall_mode_enabled(data)) ||
  522. (!state && !(mma8452_freefall_mode_enabled(data))))
  523. return 0;
  524. val = i2c_smbus_read_byte_data(data->client, chip->ev_cfg);
  525. if (val < 0)
  526. return val;
  527. if (state) {
  528. val |= BIT(idx_x + chip->ev_cfg_chan_shift);
  529. val |= BIT(idx_y + chip->ev_cfg_chan_shift);
  530. val |= BIT(idx_z + chip->ev_cfg_chan_shift);
  531. val &= ~MMA8452_FF_MT_CFG_OAE;
  532. } else {
  533. val &= ~BIT(idx_x + chip->ev_cfg_chan_shift);
  534. val &= ~BIT(idx_y + chip->ev_cfg_chan_shift);
  535. val &= ~BIT(idx_z + chip->ev_cfg_chan_shift);
  536. val |= MMA8452_FF_MT_CFG_OAE;
  537. }
  538. return mma8452_change_config(data, chip->ev_cfg, val);
  539. }
  540. static int mma8452_set_hp_filter_frequency(struct mma8452_data *data,
  541. int val, int val2)
  542. {
  543. int i, reg;
  544. i = mma8452_get_hp_filter_index(data, val, val2);
  545. if (i < 0)
  546. return i;
  547. reg = i2c_smbus_read_byte_data(data->client,
  548. MMA8452_HP_FILTER_CUTOFF);
  549. if (reg < 0)
  550. return reg;
  551. reg &= ~MMA8452_HP_FILTER_CUTOFF_SEL_MASK;
  552. reg |= i;
  553. return mma8452_change_config(data, MMA8452_HP_FILTER_CUTOFF, reg);
  554. }
  555. static int mma8452_write_raw(struct iio_dev *indio_dev,
  556. struct iio_chan_spec const *chan,
  557. int val, int val2, long mask)
  558. {
  559. struct mma8452_data *data = iio_priv(indio_dev);
  560. int i, ret;
  561. if (iio_buffer_enabled(indio_dev))
  562. return -EBUSY;
  563. switch (mask) {
  564. case IIO_CHAN_INFO_SAMP_FREQ:
  565. i = mma8452_get_samp_freq_index(data, val, val2);
  566. if (i < 0)
  567. return i;
  568. data->ctrl_reg1 &= ~MMA8452_CTRL_DR_MASK;
  569. data->ctrl_reg1 |= i << MMA8452_CTRL_DR_SHIFT;
  570. return mma8452_change_config(data, MMA8452_CTRL_REG1,
  571. data->ctrl_reg1);
  572. case IIO_CHAN_INFO_SCALE:
  573. i = mma8452_get_scale_index(data, val, val2);
  574. if (i < 0)
  575. return i;
  576. data->data_cfg &= ~MMA8452_DATA_CFG_FS_MASK;
  577. data->data_cfg |= i;
  578. return mma8452_change_config(data, MMA8452_DATA_CFG,
  579. data->data_cfg);
  580. case IIO_CHAN_INFO_CALIBBIAS:
  581. if (val < -128 || val > 127)
  582. return -EINVAL;
  583. return mma8452_change_config(data,
  584. MMA8452_OFF_X + chan->scan_index,
  585. val);
  586. case IIO_CHAN_INFO_HIGH_PASS_FILTER_3DB_FREQUENCY:
  587. if (val == 0 && val2 == 0) {
  588. data->data_cfg &= ~MMA8452_DATA_CFG_HPF_MASK;
  589. } else {
  590. data->data_cfg |= MMA8452_DATA_CFG_HPF_MASK;
  591. ret = mma8452_set_hp_filter_frequency(data, val, val2);
  592. if (ret < 0)
  593. return ret;
  594. }
  595. return mma8452_change_config(data, MMA8452_DATA_CFG,
  596. data->data_cfg);
  597. case IIO_CHAN_INFO_OVERSAMPLING_RATIO:
  598. ret = mma8452_get_odr_index(data);
  599. for (i = 0; i < ARRAY_SIZE(mma8452_os_ratio); i++) {
  600. if (mma8452_os_ratio[i][ret] == val)
  601. return mma8452_set_power_mode(data, i);
  602. }
  603. default:
  604. return -EINVAL;
  605. }
  606. }
  607. static int mma8452_read_thresh(struct iio_dev *indio_dev,
  608. const struct iio_chan_spec *chan,
  609. enum iio_event_type type,
  610. enum iio_event_direction dir,
  611. enum iio_event_info info,
  612. int *val, int *val2)
  613. {
  614. struct mma8452_data *data = iio_priv(indio_dev);
  615. int ret, us, power_mode;
  616. switch (info) {
  617. case IIO_EV_INFO_VALUE:
  618. ret = i2c_smbus_read_byte_data(data->client,
  619. data->chip_info->ev_ths);
  620. if (ret < 0)
  621. return ret;
  622. *val = ret & data->chip_info->ev_ths_mask;
  623. return IIO_VAL_INT;
  624. case IIO_EV_INFO_PERIOD:
  625. ret = i2c_smbus_read_byte_data(data->client,
  626. data->chip_info->ev_count);
  627. if (ret < 0)
  628. return ret;
  629. power_mode = mma8452_get_power_mode(data);
  630. if (power_mode < 0)
  631. return power_mode;
  632. us = ret * mma8452_transient_time_step_us[power_mode][
  633. mma8452_get_odr_index(data)];
  634. *val = us / USEC_PER_SEC;
  635. *val2 = us % USEC_PER_SEC;
  636. return IIO_VAL_INT_PLUS_MICRO;
  637. case IIO_EV_INFO_HIGH_PASS_FILTER_3DB:
  638. ret = i2c_smbus_read_byte_data(data->client,
  639. MMA8452_TRANSIENT_CFG);
  640. if (ret < 0)
  641. return ret;
  642. if (ret & MMA8452_TRANSIENT_CFG_HPF_BYP) {
  643. *val = 0;
  644. *val2 = 0;
  645. } else {
  646. ret = mma8452_read_hp_filter(data, val, val2);
  647. if (ret < 0)
  648. return ret;
  649. }
  650. return IIO_VAL_INT_PLUS_MICRO;
  651. default:
  652. return -EINVAL;
  653. }
  654. }
  655. static int mma8452_write_thresh(struct iio_dev *indio_dev,
  656. const struct iio_chan_spec *chan,
  657. enum iio_event_type type,
  658. enum iio_event_direction dir,
  659. enum iio_event_info info,
  660. int val, int val2)
  661. {
  662. struct mma8452_data *data = iio_priv(indio_dev);
  663. int ret, reg, steps;
  664. switch (info) {
  665. case IIO_EV_INFO_VALUE:
  666. if (val < 0 || val > MMA8452_TRANSIENT_THS_MASK)
  667. return -EINVAL;
  668. return mma8452_change_config(data, data->chip_info->ev_ths,
  669. val);
  670. case IIO_EV_INFO_PERIOD:
  671. ret = mma8452_get_power_mode(data);
  672. if (ret < 0)
  673. return ret;
  674. steps = (val * USEC_PER_SEC + val2) /
  675. mma8452_transient_time_step_us[ret][
  676. mma8452_get_odr_index(data)];
  677. if (steps < 0 || steps > 0xff)
  678. return -EINVAL;
  679. return mma8452_change_config(data, data->chip_info->ev_count,
  680. steps);
  681. case IIO_EV_INFO_HIGH_PASS_FILTER_3DB:
  682. reg = i2c_smbus_read_byte_data(data->client,
  683. MMA8452_TRANSIENT_CFG);
  684. if (reg < 0)
  685. return reg;
  686. if (val == 0 && val2 == 0) {
  687. reg |= MMA8452_TRANSIENT_CFG_HPF_BYP;
  688. } else {
  689. reg &= ~MMA8452_TRANSIENT_CFG_HPF_BYP;
  690. ret = mma8452_set_hp_filter_frequency(data, val, val2);
  691. if (ret < 0)
  692. return ret;
  693. }
  694. return mma8452_change_config(data, MMA8452_TRANSIENT_CFG, reg);
  695. default:
  696. return -EINVAL;
  697. }
  698. }
  699. static int mma8452_read_event_config(struct iio_dev *indio_dev,
  700. const struct iio_chan_spec *chan,
  701. enum iio_event_type type,
  702. enum iio_event_direction dir)
  703. {
  704. struct mma8452_data *data = iio_priv(indio_dev);
  705. const struct mma_chip_info *chip = data->chip_info;
  706. int ret;
  707. switch (dir) {
  708. case IIO_EV_DIR_FALLING:
  709. return mma8452_freefall_mode_enabled(data);
  710. case IIO_EV_DIR_RISING:
  711. if (mma8452_freefall_mode_enabled(data))
  712. return 0;
  713. ret = i2c_smbus_read_byte_data(data->client,
  714. data->chip_info->ev_cfg);
  715. if (ret < 0)
  716. return ret;
  717. return !!(ret & BIT(chan->scan_index +
  718. chip->ev_cfg_chan_shift));
  719. default:
  720. return -EINVAL;
  721. }
  722. }
  723. static int mma8452_write_event_config(struct iio_dev *indio_dev,
  724. const struct iio_chan_spec *chan,
  725. enum iio_event_type type,
  726. enum iio_event_direction dir,
  727. int state)
  728. {
  729. struct mma8452_data *data = iio_priv(indio_dev);
  730. const struct mma_chip_info *chip = data->chip_info;
  731. int val, ret;
  732. ret = mma8452_set_runtime_pm_state(data->client, state);
  733. if (ret)
  734. return ret;
  735. switch (dir) {
  736. case IIO_EV_DIR_FALLING:
  737. return mma8452_set_freefall_mode(data, state);
  738. case IIO_EV_DIR_RISING:
  739. val = i2c_smbus_read_byte_data(data->client, chip->ev_cfg);
  740. if (val < 0)
  741. return val;
  742. if (state) {
  743. if (mma8452_freefall_mode_enabled(data)) {
  744. val &= ~BIT(idx_x + chip->ev_cfg_chan_shift);
  745. val &= ~BIT(idx_y + chip->ev_cfg_chan_shift);
  746. val &= ~BIT(idx_z + chip->ev_cfg_chan_shift);
  747. val |= MMA8452_FF_MT_CFG_OAE;
  748. }
  749. val |= BIT(chan->scan_index + chip->ev_cfg_chan_shift);
  750. } else {
  751. if (mma8452_freefall_mode_enabled(data))
  752. return 0;
  753. val &= ~BIT(chan->scan_index + chip->ev_cfg_chan_shift);
  754. }
  755. val |= chip->ev_cfg_ele;
  756. return mma8452_change_config(data, chip->ev_cfg, val);
  757. default:
  758. return -EINVAL;
  759. }
  760. }
  761. static void mma8452_transient_interrupt(struct iio_dev *indio_dev)
  762. {
  763. struct mma8452_data *data = iio_priv(indio_dev);
  764. s64 ts = iio_get_time_ns(indio_dev);
  765. int src;
  766. src = i2c_smbus_read_byte_data(data->client, data->chip_info->ev_src);
  767. if (src < 0)
  768. return;
  769. if (mma8452_freefall_mode_enabled(data)) {
  770. iio_push_event(indio_dev,
  771. IIO_MOD_EVENT_CODE(IIO_ACCEL, 0,
  772. IIO_MOD_X_AND_Y_AND_Z,
  773. IIO_EV_TYPE_MAG,
  774. IIO_EV_DIR_FALLING),
  775. ts);
  776. return;
  777. }
  778. if (src & data->chip_info->ev_src_xe)
  779. iio_push_event(indio_dev,
  780. IIO_MOD_EVENT_CODE(IIO_ACCEL, 0, IIO_MOD_X,
  781. IIO_EV_TYPE_MAG,
  782. IIO_EV_DIR_RISING),
  783. ts);
  784. if (src & data->chip_info->ev_src_ye)
  785. iio_push_event(indio_dev,
  786. IIO_MOD_EVENT_CODE(IIO_ACCEL, 0, IIO_MOD_Y,
  787. IIO_EV_TYPE_MAG,
  788. IIO_EV_DIR_RISING),
  789. ts);
  790. if (src & data->chip_info->ev_src_ze)
  791. iio_push_event(indio_dev,
  792. IIO_MOD_EVENT_CODE(IIO_ACCEL, 0, IIO_MOD_Z,
  793. IIO_EV_TYPE_MAG,
  794. IIO_EV_DIR_RISING),
  795. ts);
  796. }
  797. static irqreturn_t mma8452_interrupt(int irq, void *p)
  798. {
  799. struct iio_dev *indio_dev = p;
  800. struct mma8452_data *data = iio_priv(indio_dev);
  801. const struct mma_chip_info *chip = data->chip_info;
  802. int ret = IRQ_NONE;
  803. int src;
  804. src = i2c_smbus_read_byte_data(data->client, MMA8452_INT_SRC);
  805. if (src < 0)
  806. return IRQ_NONE;
  807. if (src & MMA8452_INT_DRDY) {
  808. iio_trigger_poll_chained(indio_dev->trig);
  809. ret = IRQ_HANDLED;
  810. }
  811. if ((src & MMA8452_INT_TRANS &&
  812. chip->ev_src == MMA8452_TRANSIENT_SRC) ||
  813. (src & MMA8452_INT_FF_MT &&
  814. chip->ev_src == MMA8452_FF_MT_SRC)) {
  815. mma8452_transient_interrupt(indio_dev);
  816. ret = IRQ_HANDLED;
  817. }
  818. return ret;
  819. }
  820. static irqreturn_t mma8452_trigger_handler(int irq, void *p)
  821. {
  822. struct iio_poll_func *pf = p;
  823. struct iio_dev *indio_dev = pf->indio_dev;
  824. struct mma8452_data *data = iio_priv(indio_dev);
  825. u8 buffer[16]; /* 3 16-bit channels + padding + ts */
  826. int ret;
  827. ret = mma8452_read(data, (__be16 *)buffer);
  828. if (ret < 0)
  829. goto done;
  830. iio_push_to_buffers_with_timestamp(indio_dev, buffer,
  831. iio_get_time_ns(indio_dev));
  832. done:
  833. iio_trigger_notify_done(indio_dev->trig);
  834. return IRQ_HANDLED;
  835. }
  836. static int mma8452_reg_access_dbg(struct iio_dev *indio_dev,
  837. unsigned reg, unsigned writeval,
  838. unsigned *readval)
  839. {
  840. int ret;
  841. struct mma8452_data *data = iio_priv(indio_dev);
  842. if (reg > MMA8452_MAX_REG)
  843. return -EINVAL;
  844. if (!readval)
  845. return mma8452_change_config(data, reg, writeval);
  846. ret = i2c_smbus_read_byte_data(data->client, reg);
  847. if (ret < 0)
  848. return ret;
  849. *readval = ret;
  850. return 0;
  851. }
  852. static const struct iio_event_spec mma8452_freefall_event[] = {
  853. {
  854. .type = IIO_EV_TYPE_MAG,
  855. .dir = IIO_EV_DIR_FALLING,
  856. .mask_separate = BIT(IIO_EV_INFO_ENABLE),
  857. .mask_shared_by_type = BIT(IIO_EV_INFO_VALUE) |
  858. BIT(IIO_EV_INFO_PERIOD) |
  859. BIT(IIO_EV_INFO_HIGH_PASS_FILTER_3DB)
  860. },
  861. };
  862. static const struct iio_event_spec mma8652_freefall_event[] = {
  863. {
  864. .type = IIO_EV_TYPE_MAG,
  865. .dir = IIO_EV_DIR_FALLING,
  866. .mask_separate = BIT(IIO_EV_INFO_ENABLE),
  867. .mask_shared_by_type = BIT(IIO_EV_INFO_VALUE) |
  868. BIT(IIO_EV_INFO_PERIOD)
  869. },
  870. };
  871. static const struct iio_event_spec mma8452_transient_event[] = {
  872. {
  873. .type = IIO_EV_TYPE_MAG,
  874. .dir = IIO_EV_DIR_RISING,
  875. .mask_separate = BIT(IIO_EV_INFO_ENABLE),
  876. .mask_shared_by_type = BIT(IIO_EV_INFO_VALUE) |
  877. BIT(IIO_EV_INFO_PERIOD) |
  878. BIT(IIO_EV_INFO_HIGH_PASS_FILTER_3DB)
  879. },
  880. };
  881. static const struct iio_event_spec mma8452_motion_event[] = {
  882. {
  883. .type = IIO_EV_TYPE_MAG,
  884. .dir = IIO_EV_DIR_RISING,
  885. .mask_separate = BIT(IIO_EV_INFO_ENABLE),
  886. .mask_shared_by_type = BIT(IIO_EV_INFO_VALUE) |
  887. BIT(IIO_EV_INFO_PERIOD)
  888. },
  889. };
  890. /*
  891. * Threshold is configured in fixed 8G/127 steps regardless of
  892. * currently selected scale for measurement.
  893. */
  894. static IIO_CONST_ATTR_NAMED(accel_transient_scale, in_accel_scale, "0.617742");
  895. static struct attribute *mma8452_event_attributes[] = {
  896. &iio_const_attr_accel_transient_scale.dev_attr.attr,
  897. NULL,
  898. };
  899. static struct attribute_group mma8452_event_attribute_group = {
  900. .attrs = mma8452_event_attributes,
  901. };
  902. #define MMA8452_FREEFALL_CHANNEL(modifier) { \
  903. .type = IIO_ACCEL, \
  904. .modified = 1, \
  905. .channel2 = modifier, \
  906. .scan_index = -1, \
  907. .event_spec = mma8452_freefall_event, \
  908. .num_event_specs = ARRAY_SIZE(mma8452_freefall_event), \
  909. }
  910. #define MMA8652_FREEFALL_CHANNEL(modifier) { \
  911. .type = IIO_ACCEL, \
  912. .modified = 1, \
  913. .channel2 = modifier, \
  914. .scan_index = -1, \
  915. .event_spec = mma8652_freefall_event, \
  916. .num_event_specs = ARRAY_SIZE(mma8652_freefall_event), \
  917. }
  918. #define MMA8452_CHANNEL(axis, idx, bits) { \
  919. .type = IIO_ACCEL, \
  920. .modified = 1, \
  921. .channel2 = IIO_MOD_##axis, \
  922. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
  923. BIT(IIO_CHAN_INFO_CALIBBIAS), \
  924. .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SAMP_FREQ) | \
  925. BIT(IIO_CHAN_INFO_SCALE) | \
  926. BIT(IIO_CHAN_INFO_HIGH_PASS_FILTER_3DB_FREQUENCY) | \
  927. BIT(IIO_CHAN_INFO_OVERSAMPLING_RATIO), \
  928. .scan_index = idx, \
  929. .scan_type = { \
  930. .sign = 's', \
  931. .realbits = (bits), \
  932. .storagebits = 16, \
  933. .shift = 16 - (bits), \
  934. .endianness = IIO_BE, \
  935. }, \
  936. .event_spec = mma8452_transient_event, \
  937. .num_event_specs = ARRAY_SIZE(mma8452_transient_event), \
  938. }
  939. #define MMA8652_CHANNEL(axis, idx, bits) { \
  940. .type = IIO_ACCEL, \
  941. .modified = 1, \
  942. .channel2 = IIO_MOD_##axis, \
  943. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
  944. BIT(IIO_CHAN_INFO_CALIBBIAS), \
  945. .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SAMP_FREQ) | \
  946. BIT(IIO_CHAN_INFO_SCALE) | \
  947. BIT(IIO_CHAN_INFO_OVERSAMPLING_RATIO), \
  948. .scan_index = idx, \
  949. .scan_type = { \
  950. .sign = 's', \
  951. .realbits = (bits), \
  952. .storagebits = 16, \
  953. .shift = 16 - (bits), \
  954. .endianness = IIO_BE, \
  955. }, \
  956. .event_spec = mma8452_motion_event, \
  957. .num_event_specs = ARRAY_SIZE(mma8452_motion_event), \
  958. }
  959. static const struct iio_chan_spec mma8451_channels[] = {
  960. MMA8452_CHANNEL(X, idx_x, 14),
  961. MMA8452_CHANNEL(Y, idx_y, 14),
  962. MMA8452_CHANNEL(Z, idx_z, 14),
  963. IIO_CHAN_SOFT_TIMESTAMP(idx_ts),
  964. MMA8452_FREEFALL_CHANNEL(IIO_MOD_X_AND_Y_AND_Z),
  965. };
  966. static const struct iio_chan_spec mma8452_channels[] = {
  967. MMA8452_CHANNEL(X, idx_x, 12),
  968. MMA8452_CHANNEL(Y, idx_y, 12),
  969. MMA8452_CHANNEL(Z, idx_z, 12),
  970. IIO_CHAN_SOFT_TIMESTAMP(idx_ts),
  971. MMA8452_FREEFALL_CHANNEL(IIO_MOD_X_AND_Y_AND_Z),
  972. };
  973. static const struct iio_chan_spec mma8453_channels[] = {
  974. MMA8452_CHANNEL(X, idx_x, 10),
  975. MMA8452_CHANNEL(Y, idx_y, 10),
  976. MMA8452_CHANNEL(Z, idx_z, 10),
  977. IIO_CHAN_SOFT_TIMESTAMP(idx_ts),
  978. MMA8452_FREEFALL_CHANNEL(IIO_MOD_X_AND_Y_AND_Z),
  979. };
  980. static const struct iio_chan_spec mma8652_channels[] = {
  981. MMA8652_CHANNEL(X, idx_x, 12),
  982. MMA8652_CHANNEL(Y, idx_y, 12),
  983. MMA8652_CHANNEL(Z, idx_z, 12),
  984. IIO_CHAN_SOFT_TIMESTAMP(idx_ts),
  985. MMA8652_FREEFALL_CHANNEL(IIO_MOD_X_AND_Y_AND_Z),
  986. };
  987. static const struct iio_chan_spec mma8653_channels[] = {
  988. MMA8652_CHANNEL(X, idx_x, 10),
  989. MMA8652_CHANNEL(Y, idx_y, 10),
  990. MMA8652_CHANNEL(Z, idx_z, 10),
  991. IIO_CHAN_SOFT_TIMESTAMP(idx_ts),
  992. MMA8652_FREEFALL_CHANNEL(IIO_MOD_X_AND_Y_AND_Z),
  993. };
  994. enum {
  995. mma8451,
  996. mma8452,
  997. mma8453,
  998. mma8652,
  999. mma8653,
  1000. fxls8471,
  1001. };
  1002. static const struct mma_chip_info mma_chip_info_table[] = {
  1003. [mma8451] = {
  1004. .chip_id = MMA8451_DEVICE_ID,
  1005. .channels = mma8451_channels,
  1006. .num_channels = ARRAY_SIZE(mma8451_channels),
  1007. /*
  1008. * Hardware has fullscale of -2G, -4G, -8G corresponding to
  1009. * raw value -8192 for 14 bit, -2048 for 12 bit or -512 for 10
  1010. * bit.
  1011. * The userspace interface uses m/s^2 and we declare micro units
  1012. * So scale factor for 12 bit here is given by:
  1013. * g * N * 1000000 / 2048 for N = 2, 4, 8 and g=9.80665
  1014. */
  1015. .mma_scales = { {0, 2394}, {0, 4788}, {0, 9577} },
  1016. .ev_cfg = MMA8452_TRANSIENT_CFG,
  1017. .ev_cfg_ele = MMA8452_TRANSIENT_CFG_ELE,
  1018. .ev_cfg_chan_shift = 1,
  1019. .ev_src = MMA8452_TRANSIENT_SRC,
  1020. .ev_src_xe = MMA8452_TRANSIENT_SRC_XTRANSE,
  1021. .ev_src_ye = MMA8452_TRANSIENT_SRC_YTRANSE,
  1022. .ev_src_ze = MMA8452_TRANSIENT_SRC_ZTRANSE,
  1023. .ev_ths = MMA8452_TRANSIENT_THS,
  1024. .ev_ths_mask = MMA8452_TRANSIENT_THS_MASK,
  1025. .ev_count = MMA8452_TRANSIENT_COUNT,
  1026. },
  1027. [mma8452] = {
  1028. .chip_id = MMA8452_DEVICE_ID,
  1029. .channels = mma8452_channels,
  1030. .num_channels = ARRAY_SIZE(mma8452_channels),
  1031. .mma_scales = { {0, 9577}, {0, 19154}, {0, 38307} },
  1032. .ev_cfg = MMA8452_TRANSIENT_CFG,
  1033. .ev_cfg_ele = MMA8452_TRANSIENT_CFG_ELE,
  1034. .ev_cfg_chan_shift = 1,
  1035. .ev_src = MMA8452_TRANSIENT_SRC,
  1036. .ev_src_xe = MMA8452_TRANSIENT_SRC_XTRANSE,
  1037. .ev_src_ye = MMA8452_TRANSIENT_SRC_YTRANSE,
  1038. .ev_src_ze = MMA8452_TRANSIENT_SRC_ZTRANSE,
  1039. .ev_ths = MMA8452_TRANSIENT_THS,
  1040. .ev_ths_mask = MMA8452_TRANSIENT_THS_MASK,
  1041. .ev_count = MMA8452_TRANSIENT_COUNT,
  1042. },
  1043. [mma8453] = {
  1044. .chip_id = MMA8453_DEVICE_ID,
  1045. .channels = mma8453_channels,
  1046. .num_channels = ARRAY_SIZE(mma8453_channels),
  1047. .mma_scales = { {0, 38307}, {0, 76614}, {0, 153228} },
  1048. .ev_cfg = MMA8452_TRANSIENT_CFG,
  1049. .ev_cfg_ele = MMA8452_TRANSIENT_CFG_ELE,
  1050. .ev_cfg_chan_shift = 1,
  1051. .ev_src = MMA8452_TRANSIENT_SRC,
  1052. .ev_src_xe = MMA8452_TRANSIENT_SRC_XTRANSE,
  1053. .ev_src_ye = MMA8452_TRANSIENT_SRC_YTRANSE,
  1054. .ev_src_ze = MMA8452_TRANSIENT_SRC_ZTRANSE,
  1055. .ev_ths = MMA8452_TRANSIENT_THS,
  1056. .ev_ths_mask = MMA8452_TRANSIENT_THS_MASK,
  1057. .ev_count = MMA8452_TRANSIENT_COUNT,
  1058. },
  1059. [mma8652] = {
  1060. .chip_id = MMA8652_DEVICE_ID,
  1061. .channels = mma8652_channels,
  1062. .num_channels = ARRAY_SIZE(mma8652_channels),
  1063. .mma_scales = { {0, 9577}, {0, 19154}, {0, 38307} },
  1064. .ev_cfg = MMA8452_FF_MT_CFG,
  1065. .ev_cfg_ele = MMA8452_FF_MT_CFG_ELE,
  1066. .ev_cfg_chan_shift = 3,
  1067. .ev_src = MMA8452_FF_MT_SRC,
  1068. .ev_src_xe = MMA8452_FF_MT_SRC_XHE,
  1069. .ev_src_ye = MMA8452_FF_MT_SRC_YHE,
  1070. .ev_src_ze = MMA8452_FF_MT_SRC_ZHE,
  1071. .ev_ths = MMA8452_FF_MT_THS,
  1072. .ev_ths_mask = MMA8452_FF_MT_THS_MASK,
  1073. .ev_count = MMA8452_FF_MT_COUNT,
  1074. },
  1075. [mma8653] = {
  1076. .chip_id = MMA8653_DEVICE_ID,
  1077. .channels = mma8653_channels,
  1078. .num_channels = ARRAY_SIZE(mma8653_channels),
  1079. .mma_scales = { {0, 38307}, {0, 76614}, {0, 153228} },
  1080. .ev_cfg = MMA8452_FF_MT_CFG,
  1081. .ev_cfg_ele = MMA8452_FF_MT_CFG_ELE,
  1082. .ev_cfg_chan_shift = 3,
  1083. .ev_src = MMA8452_FF_MT_SRC,
  1084. .ev_src_xe = MMA8452_FF_MT_SRC_XHE,
  1085. .ev_src_ye = MMA8452_FF_MT_SRC_YHE,
  1086. .ev_src_ze = MMA8452_FF_MT_SRC_ZHE,
  1087. .ev_ths = MMA8452_FF_MT_THS,
  1088. .ev_ths_mask = MMA8452_FF_MT_THS_MASK,
  1089. .ev_count = MMA8452_FF_MT_COUNT,
  1090. },
  1091. [fxls8471] = {
  1092. .chip_id = FXLS8471_DEVICE_ID,
  1093. .channels = mma8451_channels,
  1094. .num_channels = ARRAY_SIZE(mma8451_channels),
  1095. .mma_scales = { {0, 2394}, {0, 4788}, {0, 9577} },
  1096. .ev_cfg = MMA8452_TRANSIENT_CFG,
  1097. .ev_cfg_ele = MMA8452_TRANSIENT_CFG_ELE,
  1098. .ev_cfg_chan_shift = 1,
  1099. .ev_src = MMA8452_TRANSIENT_SRC,
  1100. .ev_src_xe = MMA8452_TRANSIENT_SRC_XTRANSE,
  1101. .ev_src_ye = MMA8452_TRANSIENT_SRC_YTRANSE,
  1102. .ev_src_ze = MMA8452_TRANSIENT_SRC_ZTRANSE,
  1103. .ev_ths = MMA8452_TRANSIENT_THS,
  1104. .ev_ths_mask = MMA8452_TRANSIENT_THS_MASK,
  1105. .ev_count = MMA8452_TRANSIENT_COUNT,
  1106. },
  1107. };
  1108. static struct attribute *mma8452_attributes[] = {
  1109. &iio_dev_attr_sampling_frequency_available.dev_attr.attr,
  1110. &iio_dev_attr_in_accel_scale_available.dev_attr.attr,
  1111. &iio_dev_attr_in_accel_filter_high_pass_3db_frequency_available.dev_attr.attr,
  1112. &iio_dev_attr_in_accel_oversampling_ratio_available.dev_attr.attr,
  1113. NULL
  1114. };
  1115. static const struct attribute_group mma8452_group = {
  1116. .attrs = mma8452_attributes,
  1117. };
  1118. static const struct iio_info mma8452_info = {
  1119. .attrs = &mma8452_group,
  1120. .read_raw = &mma8452_read_raw,
  1121. .write_raw = &mma8452_write_raw,
  1122. .event_attrs = &mma8452_event_attribute_group,
  1123. .read_event_value = &mma8452_read_thresh,
  1124. .write_event_value = &mma8452_write_thresh,
  1125. .read_event_config = &mma8452_read_event_config,
  1126. .write_event_config = &mma8452_write_event_config,
  1127. .debugfs_reg_access = &mma8452_reg_access_dbg,
  1128. .driver_module = THIS_MODULE,
  1129. };
  1130. static const unsigned long mma8452_scan_masks[] = {0x7, 0};
  1131. static int mma8452_data_rdy_trigger_set_state(struct iio_trigger *trig,
  1132. bool state)
  1133. {
  1134. struct iio_dev *indio_dev = iio_trigger_get_drvdata(trig);
  1135. struct mma8452_data *data = iio_priv(indio_dev);
  1136. int reg, ret;
  1137. ret = mma8452_set_runtime_pm_state(data->client, state);
  1138. if (ret)
  1139. return ret;
  1140. reg = i2c_smbus_read_byte_data(data->client, MMA8452_CTRL_REG4);
  1141. if (reg < 0)
  1142. return reg;
  1143. if (state)
  1144. reg |= MMA8452_INT_DRDY;
  1145. else
  1146. reg &= ~MMA8452_INT_DRDY;
  1147. return mma8452_change_config(data, MMA8452_CTRL_REG4, reg);
  1148. }
  1149. static int mma8452_validate_device(struct iio_trigger *trig,
  1150. struct iio_dev *indio_dev)
  1151. {
  1152. struct iio_dev *indio = iio_trigger_get_drvdata(trig);
  1153. if (indio != indio_dev)
  1154. return -EINVAL;
  1155. return 0;
  1156. }
  1157. static const struct iio_trigger_ops mma8452_trigger_ops = {
  1158. .set_trigger_state = mma8452_data_rdy_trigger_set_state,
  1159. .validate_device = mma8452_validate_device,
  1160. .owner = THIS_MODULE,
  1161. };
  1162. static int mma8452_trigger_setup(struct iio_dev *indio_dev)
  1163. {
  1164. struct mma8452_data *data = iio_priv(indio_dev);
  1165. struct iio_trigger *trig;
  1166. int ret;
  1167. trig = devm_iio_trigger_alloc(&data->client->dev, "%s-dev%d",
  1168. indio_dev->name,
  1169. indio_dev->id);
  1170. if (!trig)
  1171. return -ENOMEM;
  1172. trig->dev.parent = &data->client->dev;
  1173. trig->ops = &mma8452_trigger_ops;
  1174. iio_trigger_set_drvdata(trig, indio_dev);
  1175. ret = iio_trigger_register(trig);
  1176. if (ret)
  1177. return ret;
  1178. indio_dev->trig = trig;
  1179. return 0;
  1180. }
  1181. static void mma8452_trigger_cleanup(struct iio_dev *indio_dev)
  1182. {
  1183. if (indio_dev->trig)
  1184. iio_trigger_unregister(indio_dev->trig);
  1185. }
  1186. static int mma8452_reset(struct i2c_client *client)
  1187. {
  1188. int i;
  1189. int ret;
  1190. ret = i2c_smbus_write_byte_data(client, MMA8452_CTRL_REG2,
  1191. MMA8452_CTRL_REG2_RST);
  1192. if (ret < 0)
  1193. return ret;
  1194. for (i = 0; i < 10; i++) {
  1195. usleep_range(100, 200);
  1196. ret = i2c_smbus_read_byte_data(client, MMA8452_CTRL_REG2);
  1197. if (ret == -EIO)
  1198. continue; /* I2C comm reset */
  1199. if (ret < 0)
  1200. return ret;
  1201. if (!(ret & MMA8452_CTRL_REG2_RST))
  1202. return 0;
  1203. }
  1204. return -ETIMEDOUT;
  1205. }
  1206. static const struct of_device_id mma8452_dt_ids[] = {
  1207. { .compatible = "fsl,mma8451", .data = &mma_chip_info_table[mma8451] },
  1208. { .compatible = "fsl,mma8452", .data = &mma_chip_info_table[mma8452] },
  1209. { .compatible = "fsl,mma8453", .data = &mma_chip_info_table[mma8453] },
  1210. { .compatible = "fsl,mma8652", .data = &mma_chip_info_table[mma8652] },
  1211. { .compatible = "fsl,mma8653", .data = &mma_chip_info_table[mma8653] },
  1212. { .compatible = "fsl,fxls8471", .data = &mma_chip_info_table[fxls8471] },
  1213. { }
  1214. };
  1215. MODULE_DEVICE_TABLE(of, mma8452_dt_ids);
  1216. static int mma8452_probe(struct i2c_client *client,
  1217. const struct i2c_device_id *id)
  1218. {
  1219. struct mma8452_data *data;
  1220. struct iio_dev *indio_dev;
  1221. int ret;
  1222. const struct of_device_id *match;
  1223. match = of_match_device(mma8452_dt_ids, &client->dev);
  1224. if (!match) {
  1225. dev_err(&client->dev, "unknown device model\n");
  1226. return -ENODEV;
  1227. }
  1228. indio_dev = devm_iio_device_alloc(&client->dev, sizeof(*data));
  1229. if (!indio_dev)
  1230. return -ENOMEM;
  1231. data = iio_priv(indio_dev);
  1232. data->client = client;
  1233. mutex_init(&data->lock);
  1234. data->chip_info = match->data;
  1235. ret = i2c_smbus_read_byte_data(client, MMA8452_WHO_AM_I);
  1236. if (ret < 0)
  1237. return ret;
  1238. switch (ret) {
  1239. case MMA8451_DEVICE_ID:
  1240. case MMA8452_DEVICE_ID:
  1241. case MMA8453_DEVICE_ID:
  1242. case MMA8652_DEVICE_ID:
  1243. case MMA8653_DEVICE_ID:
  1244. case FXLS8471_DEVICE_ID:
  1245. if (ret == data->chip_info->chip_id)
  1246. break;
  1247. default:
  1248. return -ENODEV;
  1249. }
  1250. dev_info(&client->dev, "registering %s accelerometer; ID 0x%x\n",
  1251. match->compatible, data->chip_info->chip_id);
  1252. i2c_set_clientdata(client, indio_dev);
  1253. indio_dev->info = &mma8452_info;
  1254. indio_dev->name = id->name;
  1255. indio_dev->dev.parent = &client->dev;
  1256. indio_dev->modes = INDIO_DIRECT_MODE;
  1257. indio_dev->channels = data->chip_info->channels;
  1258. indio_dev->num_channels = data->chip_info->num_channels;
  1259. indio_dev->available_scan_masks = mma8452_scan_masks;
  1260. ret = mma8452_reset(client);
  1261. if (ret < 0)
  1262. return ret;
  1263. data->data_cfg = MMA8452_DATA_CFG_FS_2G;
  1264. ret = i2c_smbus_write_byte_data(client, MMA8452_DATA_CFG,
  1265. data->data_cfg);
  1266. if (ret < 0)
  1267. return ret;
  1268. /*
  1269. * By default set transient threshold to max to avoid events if
  1270. * enabling without configuring threshold.
  1271. */
  1272. ret = i2c_smbus_write_byte_data(client, MMA8452_TRANSIENT_THS,
  1273. MMA8452_TRANSIENT_THS_MASK);
  1274. if (ret < 0)
  1275. return ret;
  1276. if (client->irq) {
  1277. /*
  1278. * Although we enable the interrupt sources once and for
  1279. * all here the event detection itself is not enabled until
  1280. * userspace asks for it by mma8452_write_event_config()
  1281. */
  1282. int supported_interrupts = MMA8452_INT_DRDY |
  1283. MMA8452_INT_TRANS |
  1284. MMA8452_INT_FF_MT;
  1285. int enabled_interrupts = MMA8452_INT_TRANS |
  1286. MMA8452_INT_FF_MT;
  1287. int irq2;
  1288. irq2 = of_irq_get_byname(client->dev.of_node, "INT2");
  1289. if (irq2 == client->irq) {
  1290. dev_dbg(&client->dev, "using interrupt line INT2\n");
  1291. } else {
  1292. ret = i2c_smbus_write_byte_data(client,
  1293. MMA8452_CTRL_REG5,
  1294. supported_interrupts);
  1295. if (ret < 0)
  1296. return ret;
  1297. dev_dbg(&client->dev, "using interrupt line INT1\n");
  1298. }
  1299. ret = i2c_smbus_write_byte_data(client,
  1300. MMA8452_CTRL_REG4,
  1301. enabled_interrupts);
  1302. if (ret < 0)
  1303. return ret;
  1304. ret = mma8452_trigger_setup(indio_dev);
  1305. if (ret < 0)
  1306. return ret;
  1307. }
  1308. data->ctrl_reg1 = MMA8452_CTRL_ACTIVE |
  1309. (MMA8452_CTRL_DR_DEFAULT << MMA8452_CTRL_DR_SHIFT);
  1310. ret = i2c_smbus_write_byte_data(client, MMA8452_CTRL_REG1,
  1311. data->ctrl_reg1);
  1312. if (ret < 0)
  1313. goto trigger_cleanup;
  1314. ret = iio_triggered_buffer_setup(indio_dev, NULL,
  1315. mma8452_trigger_handler, NULL);
  1316. if (ret < 0)
  1317. goto trigger_cleanup;
  1318. if (client->irq) {
  1319. ret = devm_request_threaded_irq(&client->dev,
  1320. client->irq,
  1321. NULL, mma8452_interrupt,
  1322. IRQF_TRIGGER_LOW | IRQF_ONESHOT,
  1323. client->name, indio_dev);
  1324. if (ret)
  1325. goto buffer_cleanup;
  1326. }
  1327. ret = pm_runtime_set_active(&client->dev);
  1328. if (ret < 0)
  1329. goto buffer_cleanup;
  1330. pm_runtime_enable(&client->dev);
  1331. pm_runtime_set_autosuspend_delay(&client->dev,
  1332. MMA8452_AUTO_SUSPEND_DELAY_MS);
  1333. pm_runtime_use_autosuspend(&client->dev);
  1334. ret = iio_device_register(indio_dev);
  1335. if (ret < 0)
  1336. goto buffer_cleanup;
  1337. ret = mma8452_set_freefall_mode(data, false);
  1338. if (ret < 0)
  1339. goto buffer_cleanup;
  1340. return 0;
  1341. buffer_cleanup:
  1342. iio_triggered_buffer_cleanup(indio_dev);
  1343. trigger_cleanup:
  1344. mma8452_trigger_cleanup(indio_dev);
  1345. return ret;
  1346. }
  1347. static int mma8452_remove(struct i2c_client *client)
  1348. {
  1349. struct iio_dev *indio_dev = i2c_get_clientdata(client);
  1350. iio_device_unregister(indio_dev);
  1351. pm_runtime_disable(&client->dev);
  1352. pm_runtime_set_suspended(&client->dev);
  1353. pm_runtime_put_noidle(&client->dev);
  1354. iio_triggered_buffer_cleanup(indio_dev);
  1355. mma8452_trigger_cleanup(indio_dev);
  1356. mma8452_standby(iio_priv(indio_dev));
  1357. return 0;
  1358. }
  1359. #ifdef CONFIG_PM
  1360. static int mma8452_runtime_suspend(struct device *dev)
  1361. {
  1362. struct iio_dev *indio_dev = i2c_get_clientdata(to_i2c_client(dev));
  1363. struct mma8452_data *data = iio_priv(indio_dev);
  1364. int ret;
  1365. mutex_lock(&data->lock);
  1366. ret = mma8452_standby(data);
  1367. mutex_unlock(&data->lock);
  1368. if (ret < 0) {
  1369. dev_err(&data->client->dev, "powering off device failed\n");
  1370. return -EAGAIN;
  1371. }
  1372. return 0;
  1373. }
  1374. static int mma8452_runtime_resume(struct device *dev)
  1375. {
  1376. struct iio_dev *indio_dev = i2c_get_clientdata(to_i2c_client(dev));
  1377. struct mma8452_data *data = iio_priv(indio_dev);
  1378. int ret, sleep_val;
  1379. ret = mma8452_active(data);
  1380. if (ret < 0)
  1381. return ret;
  1382. ret = mma8452_get_odr_index(data);
  1383. sleep_val = 1000 / mma8452_samp_freq[ret][0];
  1384. if (sleep_val < 20)
  1385. usleep_range(sleep_val * 1000, 20000);
  1386. else
  1387. msleep_interruptible(sleep_val);
  1388. return 0;
  1389. }
  1390. #endif
  1391. #ifdef CONFIG_PM_SLEEP
  1392. static int mma8452_suspend(struct device *dev)
  1393. {
  1394. return mma8452_standby(iio_priv(i2c_get_clientdata(
  1395. to_i2c_client(dev))));
  1396. }
  1397. static int mma8452_resume(struct device *dev)
  1398. {
  1399. return mma8452_active(iio_priv(i2c_get_clientdata(
  1400. to_i2c_client(dev))));
  1401. }
  1402. #endif
  1403. static const struct dev_pm_ops mma8452_pm_ops = {
  1404. SET_SYSTEM_SLEEP_PM_OPS(mma8452_suspend, mma8452_resume)
  1405. SET_RUNTIME_PM_OPS(mma8452_runtime_suspend,
  1406. mma8452_runtime_resume, NULL)
  1407. };
  1408. static const struct i2c_device_id mma8452_id[] = {
  1409. { "mma8451", mma8451 },
  1410. { "mma8452", mma8452 },
  1411. { "mma8453", mma8453 },
  1412. { "mma8652", mma8652 },
  1413. { "mma8653", mma8653 },
  1414. { "fxls8471", fxls8471 },
  1415. { }
  1416. };
  1417. MODULE_DEVICE_TABLE(i2c, mma8452_id);
  1418. static struct i2c_driver mma8452_driver = {
  1419. .driver = {
  1420. .name = "mma8452",
  1421. .of_match_table = of_match_ptr(mma8452_dt_ids),
  1422. .pm = &mma8452_pm_ops,
  1423. },
  1424. .probe = mma8452_probe,
  1425. .remove = mma8452_remove,
  1426. .id_table = mma8452_id,
  1427. };
  1428. module_i2c_driver(mma8452_driver);
  1429. MODULE_AUTHOR("Peter Meerwald <pmeerw@pmeerw.net>");
  1430. MODULE_DESCRIPTION("Freescale / NXP MMA8452 accelerometer driver");
  1431. MODULE_LICENSE("GPL");