gpio-omap.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648
  1. /*
  2. * Support functions for OMAP GPIO
  3. *
  4. * Copyright (C) 2003-2005 Nokia Corporation
  5. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  6. *
  7. * Copyright (C) 2009 Texas Instruments
  8. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/syscore_ops.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/device.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/pm.h>
  24. #include <linux/of.h>
  25. #include <linux/of_device.h>
  26. #include <linux/gpio.h>
  27. #include <linux/bitops.h>
  28. #include <linux/platform_data/gpio-omap.h>
  29. #define OFF_MODE 1
  30. #define OMAP4_GPIO_DEBOUNCINGTIME_MASK 0xFF
  31. static LIST_HEAD(omap_gpio_list);
  32. struct gpio_regs {
  33. u32 irqenable1;
  34. u32 irqenable2;
  35. u32 wake_en;
  36. u32 ctrl;
  37. u32 oe;
  38. u32 leveldetect0;
  39. u32 leveldetect1;
  40. u32 risingdetect;
  41. u32 fallingdetect;
  42. u32 dataout;
  43. u32 debounce;
  44. u32 debounce_en;
  45. };
  46. struct gpio_bank {
  47. struct list_head node;
  48. void __iomem *base;
  49. int irq;
  50. u32 non_wakeup_gpios;
  51. u32 enabled_non_wakeup_gpios;
  52. struct gpio_regs context;
  53. u32 saved_datain;
  54. u32 level_mask;
  55. u32 toggle_mask;
  56. raw_spinlock_t lock;
  57. raw_spinlock_t wa_lock;
  58. struct gpio_chip chip;
  59. struct clk *dbck;
  60. u32 mod_usage;
  61. u32 irq_usage;
  62. u32 dbck_enable_mask;
  63. bool dbck_enabled;
  64. bool is_mpuio;
  65. bool dbck_flag;
  66. bool context_valid;
  67. int stride;
  68. u32 width;
  69. int context_loss_count;
  70. int power_mode;
  71. bool workaround_enabled;
  72. void (*set_dataout)(struct gpio_bank *bank, unsigned gpio, int enable);
  73. int (*get_context_loss_count)(struct device *dev);
  74. struct omap_gpio_reg_offs *regs;
  75. };
  76. #define GPIO_MOD_CTRL_BIT BIT(0)
  77. #define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
  78. #define LINE_USED(line, offset) (line & (BIT(offset)))
  79. static void omap_gpio_unmask_irq(struct irq_data *d);
  80. static inline struct gpio_bank *omap_irq_data_get_bank(struct irq_data *d)
  81. {
  82. struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
  83. return gpiochip_get_data(chip);
  84. }
  85. static void omap_set_gpio_direction(struct gpio_bank *bank, int gpio,
  86. int is_input)
  87. {
  88. void __iomem *reg = bank->base;
  89. u32 l;
  90. reg += bank->regs->direction;
  91. l = readl_relaxed(reg);
  92. if (is_input)
  93. l |= BIT(gpio);
  94. else
  95. l &= ~(BIT(gpio));
  96. writel_relaxed(l, reg);
  97. bank->context.oe = l;
  98. }
  99. /* set data out value using dedicate set/clear register */
  100. static void omap_set_gpio_dataout_reg(struct gpio_bank *bank, unsigned offset,
  101. int enable)
  102. {
  103. void __iomem *reg = bank->base;
  104. u32 l = BIT(offset);
  105. if (enable) {
  106. reg += bank->regs->set_dataout;
  107. bank->context.dataout |= l;
  108. } else {
  109. reg += bank->regs->clr_dataout;
  110. bank->context.dataout &= ~l;
  111. }
  112. writel_relaxed(l, reg);
  113. }
  114. /* set data out value using mask register */
  115. static void omap_set_gpio_dataout_mask(struct gpio_bank *bank, unsigned offset,
  116. int enable)
  117. {
  118. void __iomem *reg = bank->base + bank->regs->dataout;
  119. u32 gpio_bit = BIT(offset);
  120. u32 l;
  121. l = readl_relaxed(reg);
  122. if (enable)
  123. l |= gpio_bit;
  124. else
  125. l &= ~gpio_bit;
  126. writel_relaxed(l, reg);
  127. bank->context.dataout = l;
  128. }
  129. static int omap_get_gpio_datain(struct gpio_bank *bank, int offset)
  130. {
  131. void __iomem *reg = bank->base + bank->regs->datain;
  132. return (readl_relaxed(reg) & (BIT(offset))) != 0;
  133. }
  134. static int omap_get_gpio_dataout(struct gpio_bank *bank, int offset)
  135. {
  136. void __iomem *reg = bank->base + bank->regs->dataout;
  137. return (readl_relaxed(reg) & (BIT(offset))) != 0;
  138. }
  139. static inline void omap_gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
  140. {
  141. int l = readl_relaxed(base + reg);
  142. if (set)
  143. l |= mask;
  144. else
  145. l &= ~mask;
  146. writel_relaxed(l, base + reg);
  147. }
  148. static inline void omap_gpio_dbck_enable(struct gpio_bank *bank)
  149. {
  150. if (bank->dbck_enable_mask && !bank->dbck_enabled) {
  151. clk_enable(bank->dbck);
  152. bank->dbck_enabled = true;
  153. writel_relaxed(bank->dbck_enable_mask,
  154. bank->base + bank->regs->debounce_en);
  155. }
  156. }
  157. static inline void omap_gpio_dbck_disable(struct gpio_bank *bank)
  158. {
  159. if (bank->dbck_enable_mask && bank->dbck_enabled) {
  160. /*
  161. * Disable debounce before cutting it's clock. If debounce is
  162. * enabled but the clock is not, GPIO module seems to be unable
  163. * to detect events and generate interrupts at least on OMAP3.
  164. */
  165. writel_relaxed(0, bank->base + bank->regs->debounce_en);
  166. clk_disable(bank->dbck);
  167. bank->dbck_enabled = false;
  168. }
  169. }
  170. /**
  171. * omap2_set_gpio_debounce - low level gpio debounce time
  172. * @bank: the gpio bank we're acting upon
  173. * @offset: the gpio number on this @bank
  174. * @debounce: debounce time to use
  175. *
  176. * OMAP's debounce time is in 31us steps
  177. * <debounce time> = (GPIO_DEBOUNCINGTIME[7:0].DEBOUNCETIME + 1) x 31
  178. * so we need to convert and round up to the closest unit.
  179. *
  180. * Return: 0 on success, negative error otherwise.
  181. */
  182. static int omap2_set_gpio_debounce(struct gpio_bank *bank, unsigned offset,
  183. unsigned debounce)
  184. {
  185. void __iomem *reg;
  186. u32 val;
  187. u32 l;
  188. bool enable = !!debounce;
  189. if (!bank->dbck_flag)
  190. return -ENOTSUPP;
  191. if (enable) {
  192. debounce = DIV_ROUND_UP(debounce, 31) - 1;
  193. if ((debounce & OMAP4_GPIO_DEBOUNCINGTIME_MASK) != debounce)
  194. return -EINVAL;
  195. }
  196. l = BIT(offset);
  197. clk_enable(bank->dbck);
  198. reg = bank->base + bank->regs->debounce;
  199. writel_relaxed(debounce, reg);
  200. reg = bank->base + bank->regs->debounce_en;
  201. val = readl_relaxed(reg);
  202. if (enable)
  203. val |= l;
  204. else
  205. val &= ~l;
  206. bank->dbck_enable_mask = val;
  207. writel_relaxed(val, reg);
  208. clk_disable(bank->dbck);
  209. /*
  210. * Enable debounce clock per module.
  211. * This call is mandatory because in omap_gpio_request() when
  212. * *_runtime_get_sync() is called, _gpio_dbck_enable() within
  213. * runtime callbck fails to turn on dbck because dbck_enable_mask
  214. * used within _gpio_dbck_enable() is still not initialized at
  215. * that point. Therefore we have to enable dbck here.
  216. */
  217. omap_gpio_dbck_enable(bank);
  218. if (bank->dbck_enable_mask) {
  219. bank->context.debounce = debounce;
  220. bank->context.debounce_en = val;
  221. }
  222. return 0;
  223. }
  224. /**
  225. * omap_clear_gpio_debounce - clear debounce settings for a gpio
  226. * @bank: the gpio bank we're acting upon
  227. * @offset: the gpio number on this @bank
  228. *
  229. * If a gpio is using debounce, then clear the debounce enable bit and if
  230. * this is the only gpio in this bank using debounce, then clear the debounce
  231. * time too. The debounce clock will also be disabled when calling this function
  232. * if this is the only gpio in the bank using debounce.
  233. */
  234. static void omap_clear_gpio_debounce(struct gpio_bank *bank, unsigned offset)
  235. {
  236. u32 gpio_bit = BIT(offset);
  237. if (!bank->dbck_flag)
  238. return;
  239. if (!(bank->dbck_enable_mask & gpio_bit))
  240. return;
  241. bank->dbck_enable_mask &= ~gpio_bit;
  242. bank->context.debounce_en &= ~gpio_bit;
  243. writel_relaxed(bank->context.debounce_en,
  244. bank->base + bank->regs->debounce_en);
  245. if (!bank->dbck_enable_mask) {
  246. bank->context.debounce = 0;
  247. writel_relaxed(bank->context.debounce, bank->base +
  248. bank->regs->debounce);
  249. clk_disable(bank->dbck);
  250. bank->dbck_enabled = false;
  251. }
  252. }
  253. static inline void omap_set_gpio_trigger(struct gpio_bank *bank, int gpio,
  254. unsigned trigger)
  255. {
  256. void __iomem *base = bank->base;
  257. u32 gpio_bit = BIT(gpio);
  258. omap_gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
  259. trigger & IRQ_TYPE_LEVEL_LOW);
  260. omap_gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
  261. trigger & IRQ_TYPE_LEVEL_HIGH);
  262. omap_gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
  263. trigger & IRQ_TYPE_EDGE_RISING);
  264. omap_gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
  265. trigger & IRQ_TYPE_EDGE_FALLING);
  266. bank->context.leveldetect0 =
  267. readl_relaxed(bank->base + bank->regs->leveldetect0);
  268. bank->context.leveldetect1 =
  269. readl_relaxed(bank->base + bank->regs->leveldetect1);
  270. bank->context.risingdetect =
  271. readl_relaxed(bank->base + bank->regs->risingdetect);
  272. bank->context.fallingdetect =
  273. readl_relaxed(bank->base + bank->regs->fallingdetect);
  274. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  275. omap_gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
  276. bank->context.wake_en =
  277. readl_relaxed(bank->base + bank->regs->wkup_en);
  278. }
  279. /* This part needs to be executed always for OMAP{34xx, 44xx} */
  280. if (!bank->regs->irqctrl) {
  281. /* On omap24xx proceed only when valid GPIO bit is set */
  282. if (bank->non_wakeup_gpios) {
  283. if (!(bank->non_wakeup_gpios & gpio_bit))
  284. goto exit;
  285. }
  286. /*
  287. * Log the edge gpio and manually trigger the IRQ
  288. * after resume if the input level changes
  289. * to avoid irq lost during PER RET/OFF mode
  290. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  291. */
  292. if (trigger & IRQ_TYPE_EDGE_BOTH)
  293. bank->enabled_non_wakeup_gpios |= gpio_bit;
  294. else
  295. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  296. }
  297. exit:
  298. bank->level_mask =
  299. readl_relaxed(bank->base + bank->regs->leveldetect0) |
  300. readl_relaxed(bank->base + bank->regs->leveldetect1);
  301. }
  302. #ifdef CONFIG_ARCH_OMAP1
  303. /*
  304. * This only applies to chips that can't do both rising and falling edge
  305. * detection at once. For all other chips, this function is a noop.
  306. */
  307. static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  308. {
  309. void __iomem *reg = bank->base;
  310. u32 l = 0;
  311. if (!bank->regs->irqctrl)
  312. return;
  313. reg += bank->regs->irqctrl;
  314. l = readl_relaxed(reg);
  315. if ((l >> gpio) & 1)
  316. l &= ~(BIT(gpio));
  317. else
  318. l |= BIT(gpio);
  319. writel_relaxed(l, reg);
  320. }
  321. #else
  322. static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
  323. #endif
  324. static int omap_set_gpio_triggering(struct gpio_bank *bank, int gpio,
  325. unsigned trigger)
  326. {
  327. void __iomem *reg = bank->base;
  328. void __iomem *base = bank->base;
  329. u32 l = 0;
  330. if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
  331. omap_set_gpio_trigger(bank, gpio, trigger);
  332. } else if (bank->regs->irqctrl) {
  333. reg += bank->regs->irqctrl;
  334. l = readl_relaxed(reg);
  335. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  336. bank->toggle_mask |= BIT(gpio);
  337. if (trigger & IRQ_TYPE_EDGE_RISING)
  338. l |= BIT(gpio);
  339. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  340. l &= ~(BIT(gpio));
  341. else
  342. return -EINVAL;
  343. writel_relaxed(l, reg);
  344. } else if (bank->regs->edgectrl1) {
  345. if (gpio & 0x08)
  346. reg += bank->regs->edgectrl2;
  347. else
  348. reg += bank->regs->edgectrl1;
  349. gpio &= 0x07;
  350. l = readl_relaxed(reg);
  351. l &= ~(3 << (gpio << 1));
  352. if (trigger & IRQ_TYPE_EDGE_RISING)
  353. l |= 2 << (gpio << 1);
  354. if (trigger & IRQ_TYPE_EDGE_FALLING)
  355. l |= BIT(gpio << 1);
  356. /* Enable wake-up during idle for dynamic tick */
  357. omap_gpio_rmw(base, bank->regs->wkup_en, BIT(gpio), trigger);
  358. bank->context.wake_en =
  359. readl_relaxed(bank->base + bank->regs->wkup_en);
  360. writel_relaxed(l, reg);
  361. }
  362. return 0;
  363. }
  364. static void omap_enable_gpio_module(struct gpio_bank *bank, unsigned offset)
  365. {
  366. if (bank->regs->pinctrl) {
  367. void __iomem *reg = bank->base + bank->regs->pinctrl;
  368. /* Claim the pin for MPU */
  369. writel_relaxed(readl_relaxed(reg) | (BIT(offset)), reg);
  370. }
  371. if (bank->regs->ctrl && !BANK_USED(bank)) {
  372. void __iomem *reg = bank->base + bank->regs->ctrl;
  373. u32 ctrl;
  374. ctrl = readl_relaxed(reg);
  375. /* Module is enabled, clocks are not gated */
  376. ctrl &= ~GPIO_MOD_CTRL_BIT;
  377. writel_relaxed(ctrl, reg);
  378. bank->context.ctrl = ctrl;
  379. }
  380. }
  381. static void omap_disable_gpio_module(struct gpio_bank *bank, unsigned offset)
  382. {
  383. void __iomem *base = bank->base;
  384. if (bank->regs->wkup_en &&
  385. !LINE_USED(bank->mod_usage, offset) &&
  386. !LINE_USED(bank->irq_usage, offset)) {
  387. /* Disable wake-up during idle for dynamic tick */
  388. omap_gpio_rmw(base, bank->regs->wkup_en, BIT(offset), 0);
  389. bank->context.wake_en =
  390. readl_relaxed(bank->base + bank->regs->wkup_en);
  391. }
  392. if (bank->regs->ctrl && !BANK_USED(bank)) {
  393. void __iomem *reg = bank->base + bank->regs->ctrl;
  394. u32 ctrl;
  395. ctrl = readl_relaxed(reg);
  396. /* Module is disabled, clocks are gated */
  397. ctrl |= GPIO_MOD_CTRL_BIT;
  398. writel_relaxed(ctrl, reg);
  399. bank->context.ctrl = ctrl;
  400. }
  401. }
  402. static int omap_gpio_is_input(struct gpio_bank *bank, unsigned offset)
  403. {
  404. void __iomem *reg = bank->base + bank->regs->direction;
  405. return readl_relaxed(reg) & BIT(offset);
  406. }
  407. static void omap_gpio_init_irq(struct gpio_bank *bank, unsigned offset)
  408. {
  409. if (!LINE_USED(bank->mod_usage, offset)) {
  410. omap_enable_gpio_module(bank, offset);
  411. omap_set_gpio_direction(bank, offset, 1);
  412. }
  413. bank->irq_usage |= BIT(offset);
  414. }
  415. static int omap_gpio_irq_type(struct irq_data *d, unsigned type)
  416. {
  417. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  418. int retval;
  419. unsigned long flags;
  420. unsigned offset = d->hwirq;
  421. if (type & ~IRQ_TYPE_SENSE_MASK)
  422. return -EINVAL;
  423. if (!bank->regs->leveldetect0 &&
  424. (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  425. return -EINVAL;
  426. raw_spin_lock_irqsave(&bank->lock, flags);
  427. retval = omap_set_gpio_triggering(bank, offset, type);
  428. if (retval) {
  429. raw_spin_unlock_irqrestore(&bank->lock, flags);
  430. goto error;
  431. }
  432. omap_gpio_init_irq(bank, offset);
  433. if (!omap_gpio_is_input(bank, offset)) {
  434. raw_spin_unlock_irqrestore(&bank->lock, flags);
  435. retval = -EINVAL;
  436. goto error;
  437. }
  438. raw_spin_unlock_irqrestore(&bank->lock, flags);
  439. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  440. irq_set_handler_locked(d, handle_level_irq);
  441. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  442. irq_set_handler_locked(d, handle_edge_irq);
  443. return 0;
  444. error:
  445. return retval;
  446. }
  447. static void omap_clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  448. {
  449. void __iomem *reg = bank->base;
  450. reg += bank->regs->irqstatus;
  451. writel_relaxed(gpio_mask, reg);
  452. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  453. if (bank->regs->irqstatus2) {
  454. reg = bank->base + bank->regs->irqstatus2;
  455. writel_relaxed(gpio_mask, reg);
  456. }
  457. /* Flush posted write for the irq status to avoid spurious interrupts */
  458. readl_relaxed(reg);
  459. }
  460. static inline void omap_clear_gpio_irqstatus(struct gpio_bank *bank,
  461. unsigned offset)
  462. {
  463. omap_clear_gpio_irqbank(bank, BIT(offset));
  464. }
  465. static u32 omap_get_gpio_irqbank_mask(struct gpio_bank *bank)
  466. {
  467. void __iomem *reg = bank->base;
  468. u32 l;
  469. u32 mask = (BIT(bank->width)) - 1;
  470. reg += bank->regs->irqenable;
  471. l = readl_relaxed(reg);
  472. if (bank->regs->irqenable_inv)
  473. l = ~l;
  474. l &= mask;
  475. return l;
  476. }
  477. static void omap_enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  478. {
  479. void __iomem *reg = bank->base;
  480. u32 l;
  481. if (bank->regs->set_irqenable) {
  482. reg += bank->regs->set_irqenable;
  483. l = gpio_mask;
  484. bank->context.irqenable1 |= gpio_mask;
  485. } else {
  486. reg += bank->regs->irqenable;
  487. l = readl_relaxed(reg);
  488. if (bank->regs->irqenable_inv)
  489. l &= ~gpio_mask;
  490. else
  491. l |= gpio_mask;
  492. bank->context.irqenable1 = l;
  493. }
  494. writel_relaxed(l, reg);
  495. }
  496. static void omap_disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  497. {
  498. void __iomem *reg = bank->base;
  499. u32 l;
  500. if (bank->regs->clr_irqenable) {
  501. reg += bank->regs->clr_irqenable;
  502. l = gpio_mask;
  503. bank->context.irqenable1 &= ~gpio_mask;
  504. } else {
  505. reg += bank->regs->irqenable;
  506. l = readl_relaxed(reg);
  507. if (bank->regs->irqenable_inv)
  508. l |= gpio_mask;
  509. else
  510. l &= ~gpio_mask;
  511. bank->context.irqenable1 = l;
  512. }
  513. writel_relaxed(l, reg);
  514. }
  515. static inline void omap_set_gpio_irqenable(struct gpio_bank *bank,
  516. unsigned offset, int enable)
  517. {
  518. if (enable)
  519. omap_enable_gpio_irqbank(bank, BIT(offset));
  520. else
  521. omap_disable_gpio_irqbank(bank, BIT(offset));
  522. }
  523. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  524. static int omap_gpio_wake_enable(struct irq_data *d, unsigned int enable)
  525. {
  526. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  527. return irq_set_irq_wake(bank->irq, enable);
  528. }
  529. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  530. {
  531. struct gpio_bank *bank = gpiochip_get_data(chip);
  532. unsigned long flags;
  533. /*
  534. * If this is the first gpio_request for the bank,
  535. * enable the bank module.
  536. */
  537. if (!BANK_USED(bank))
  538. pm_runtime_get_sync(chip->parent);
  539. raw_spin_lock_irqsave(&bank->lock, flags);
  540. omap_enable_gpio_module(bank, offset);
  541. bank->mod_usage |= BIT(offset);
  542. raw_spin_unlock_irqrestore(&bank->lock, flags);
  543. return 0;
  544. }
  545. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  546. {
  547. struct gpio_bank *bank = gpiochip_get_data(chip);
  548. unsigned long flags;
  549. raw_spin_lock_irqsave(&bank->lock, flags);
  550. bank->mod_usage &= ~(BIT(offset));
  551. if (!LINE_USED(bank->irq_usage, offset)) {
  552. omap_set_gpio_direction(bank, offset, 1);
  553. omap_clear_gpio_debounce(bank, offset);
  554. }
  555. omap_disable_gpio_module(bank, offset);
  556. raw_spin_unlock_irqrestore(&bank->lock, flags);
  557. /*
  558. * If this is the last gpio to be freed in the bank,
  559. * disable the bank module.
  560. */
  561. if (!BANK_USED(bank))
  562. pm_runtime_put(chip->parent);
  563. }
  564. /*
  565. * We need to unmask the GPIO bank interrupt as soon as possible to
  566. * avoid missing GPIO interrupts for other lines in the bank.
  567. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  568. * in the bank to avoid missing nested interrupts for a GPIO line.
  569. * If we wait to unmask individual GPIO lines in the bank after the
  570. * line's interrupt handler has been run, we may miss some nested
  571. * interrupts.
  572. */
  573. static irqreturn_t omap_gpio_irq_handler(int irq, void *gpiobank)
  574. {
  575. void __iomem *isr_reg = NULL;
  576. u32 isr;
  577. unsigned int bit;
  578. struct gpio_bank *bank = gpiobank;
  579. unsigned long wa_lock_flags;
  580. unsigned long lock_flags;
  581. isr_reg = bank->base + bank->regs->irqstatus;
  582. if (WARN_ON(!isr_reg))
  583. goto exit;
  584. pm_runtime_get_sync(bank->chip.parent);
  585. while (1) {
  586. u32 isr_saved, level_mask = 0;
  587. u32 enabled;
  588. raw_spin_lock_irqsave(&bank->lock, lock_flags);
  589. enabled = omap_get_gpio_irqbank_mask(bank);
  590. isr_saved = isr = readl_relaxed(isr_reg) & enabled;
  591. if (bank->level_mask)
  592. level_mask = bank->level_mask & enabled;
  593. /* clear edge sensitive interrupts before handler(s) are
  594. called so that we don't miss any interrupt occurred while
  595. executing them */
  596. omap_disable_gpio_irqbank(bank, isr_saved & ~level_mask);
  597. omap_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  598. omap_enable_gpio_irqbank(bank, isr_saved & ~level_mask);
  599. raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
  600. if (!isr)
  601. break;
  602. while (isr) {
  603. bit = __ffs(isr);
  604. isr &= ~(BIT(bit));
  605. raw_spin_lock_irqsave(&bank->lock, lock_flags);
  606. /*
  607. * Some chips can't respond to both rising and falling
  608. * at the same time. If this irq was requested with
  609. * both flags, we need to flip the ICR data for the IRQ
  610. * to respond to the IRQ for the opposite direction.
  611. * This will be indicated in the bank toggle_mask.
  612. */
  613. if (bank->toggle_mask & (BIT(bit)))
  614. omap_toggle_gpio_edge_triggering(bank, bit);
  615. raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
  616. raw_spin_lock_irqsave(&bank->wa_lock, wa_lock_flags);
  617. generic_handle_irq(irq_find_mapping(bank->chip.irqdomain,
  618. bit));
  619. raw_spin_unlock_irqrestore(&bank->wa_lock,
  620. wa_lock_flags);
  621. }
  622. }
  623. exit:
  624. pm_runtime_put(bank->chip.parent);
  625. return IRQ_HANDLED;
  626. }
  627. static unsigned int omap_gpio_irq_startup(struct irq_data *d)
  628. {
  629. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  630. unsigned long flags;
  631. unsigned offset = d->hwirq;
  632. raw_spin_lock_irqsave(&bank->lock, flags);
  633. if (!LINE_USED(bank->mod_usage, offset))
  634. omap_set_gpio_direction(bank, offset, 1);
  635. else if (!omap_gpio_is_input(bank, offset))
  636. goto err;
  637. omap_enable_gpio_module(bank, offset);
  638. bank->irq_usage |= BIT(offset);
  639. raw_spin_unlock_irqrestore(&bank->lock, flags);
  640. omap_gpio_unmask_irq(d);
  641. return 0;
  642. err:
  643. raw_spin_unlock_irqrestore(&bank->lock, flags);
  644. return -EINVAL;
  645. }
  646. static void omap_gpio_irq_shutdown(struct irq_data *d)
  647. {
  648. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  649. unsigned long flags;
  650. unsigned offset = d->hwirq;
  651. raw_spin_lock_irqsave(&bank->lock, flags);
  652. bank->irq_usage &= ~(BIT(offset));
  653. omap_set_gpio_irqenable(bank, offset, 0);
  654. omap_clear_gpio_irqstatus(bank, offset);
  655. omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  656. if (!LINE_USED(bank->mod_usage, offset))
  657. omap_clear_gpio_debounce(bank, offset);
  658. omap_disable_gpio_module(bank, offset);
  659. raw_spin_unlock_irqrestore(&bank->lock, flags);
  660. }
  661. static void omap_gpio_irq_bus_lock(struct irq_data *data)
  662. {
  663. struct gpio_bank *bank = omap_irq_data_get_bank(data);
  664. if (!BANK_USED(bank))
  665. pm_runtime_get_sync(bank->chip.parent);
  666. }
  667. static void gpio_irq_bus_sync_unlock(struct irq_data *data)
  668. {
  669. struct gpio_bank *bank = omap_irq_data_get_bank(data);
  670. /*
  671. * If this is the last IRQ to be freed in the bank,
  672. * disable the bank module.
  673. */
  674. if (!BANK_USED(bank))
  675. pm_runtime_put(bank->chip.parent);
  676. }
  677. static void omap_gpio_ack_irq(struct irq_data *d)
  678. {
  679. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  680. unsigned offset = d->hwirq;
  681. omap_clear_gpio_irqstatus(bank, offset);
  682. }
  683. static void omap_gpio_mask_irq(struct irq_data *d)
  684. {
  685. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  686. unsigned offset = d->hwirq;
  687. unsigned long flags;
  688. raw_spin_lock_irqsave(&bank->lock, flags);
  689. omap_set_gpio_irqenable(bank, offset, 0);
  690. omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  691. raw_spin_unlock_irqrestore(&bank->lock, flags);
  692. }
  693. static void omap_gpio_unmask_irq(struct irq_data *d)
  694. {
  695. struct gpio_bank *bank = omap_irq_data_get_bank(d);
  696. unsigned offset = d->hwirq;
  697. u32 trigger = irqd_get_trigger_type(d);
  698. unsigned long flags;
  699. raw_spin_lock_irqsave(&bank->lock, flags);
  700. if (trigger)
  701. omap_set_gpio_triggering(bank, offset, trigger);
  702. /* For level-triggered GPIOs, the clearing must be done after
  703. * the HW source is cleared, thus after the handler has run */
  704. if (bank->level_mask & BIT(offset)) {
  705. omap_set_gpio_irqenable(bank, offset, 0);
  706. omap_clear_gpio_irqstatus(bank, offset);
  707. }
  708. omap_set_gpio_irqenable(bank, offset, 1);
  709. raw_spin_unlock_irqrestore(&bank->lock, flags);
  710. }
  711. /*---------------------------------------------------------------------*/
  712. static int omap_mpuio_suspend_noirq(struct device *dev)
  713. {
  714. struct platform_device *pdev = to_platform_device(dev);
  715. struct gpio_bank *bank = platform_get_drvdata(pdev);
  716. void __iomem *mask_reg = bank->base +
  717. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  718. unsigned long flags;
  719. raw_spin_lock_irqsave(&bank->lock, flags);
  720. writel_relaxed(0xffff & ~bank->context.wake_en, mask_reg);
  721. raw_spin_unlock_irqrestore(&bank->lock, flags);
  722. return 0;
  723. }
  724. static int omap_mpuio_resume_noirq(struct device *dev)
  725. {
  726. struct platform_device *pdev = to_platform_device(dev);
  727. struct gpio_bank *bank = platform_get_drvdata(pdev);
  728. void __iomem *mask_reg = bank->base +
  729. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  730. unsigned long flags;
  731. raw_spin_lock_irqsave(&bank->lock, flags);
  732. writel_relaxed(bank->context.wake_en, mask_reg);
  733. raw_spin_unlock_irqrestore(&bank->lock, flags);
  734. return 0;
  735. }
  736. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  737. .suspend_noirq = omap_mpuio_suspend_noirq,
  738. .resume_noirq = omap_mpuio_resume_noirq,
  739. };
  740. /* use platform_driver for this. */
  741. static struct platform_driver omap_mpuio_driver = {
  742. .driver = {
  743. .name = "mpuio",
  744. .pm = &omap_mpuio_dev_pm_ops,
  745. },
  746. };
  747. static struct platform_device omap_mpuio_device = {
  748. .name = "mpuio",
  749. .id = -1,
  750. .dev = {
  751. .driver = &omap_mpuio_driver.driver,
  752. }
  753. /* could list the /proc/iomem resources */
  754. };
  755. static inline void omap_mpuio_init(struct gpio_bank *bank)
  756. {
  757. platform_set_drvdata(&omap_mpuio_device, bank);
  758. if (platform_driver_register(&omap_mpuio_driver) == 0)
  759. (void) platform_device_register(&omap_mpuio_device);
  760. }
  761. /*---------------------------------------------------------------------*/
  762. static int omap_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
  763. {
  764. struct gpio_bank *bank;
  765. unsigned long flags;
  766. void __iomem *reg;
  767. int dir;
  768. bank = gpiochip_get_data(chip);
  769. reg = bank->base + bank->regs->direction;
  770. raw_spin_lock_irqsave(&bank->lock, flags);
  771. dir = !!(readl_relaxed(reg) & BIT(offset));
  772. raw_spin_unlock_irqrestore(&bank->lock, flags);
  773. return dir;
  774. }
  775. static int omap_gpio_input(struct gpio_chip *chip, unsigned offset)
  776. {
  777. struct gpio_bank *bank;
  778. unsigned long flags;
  779. bank = gpiochip_get_data(chip);
  780. raw_spin_lock_irqsave(&bank->lock, flags);
  781. omap_set_gpio_direction(bank, offset, 1);
  782. raw_spin_unlock_irqrestore(&bank->lock, flags);
  783. return 0;
  784. }
  785. static int omap_gpio_get(struct gpio_chip *chip, unsigned offset)
  786. {
  787. struct gpio_bank *bank;
  788. bank = gpiochip_get_data(chip);
  789. if (omap_gpio_is_input(bank, offset))
  790. return omap_get_gpio_datain(bank, offset);
  791. else
  792. return omap_get_gpio_dataout(bank, offset);
  793. }
  794. static int omap_gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  795. {
  796. struct gpio_bank *bank;
  797. unsigned long flags;
  798. bank = gpiochip_get_data(chip);
  799. raw_spin_lock_irqsave(&bank->lock, flags);
  800. bank->set_dataout(bank, offset, value);
  801. omap_set_gpio_direction(bank, offset, 0);
  802. raw_spin_unlock_irqrestore(&bank->lock, flags);
  803. return 0;
  804. }
  805. static int omap_gpio_debounce(struct gpio_chip *chip, unsigned offset,
  806. unsigned debounce)
  807. {
  808. struct gpio_bank *bank;
  809. unsigned long flags;
  810. int ret;
  811. bank = gpiochip_get_data(chip);
  812. raw_spin_lock_irqsave(&bank->lock, flags);
  813. ret = omap2_set_gpio_debounce(bank, offset, debounce);
  814. raw_spin_unlock_irqrestore(&bank->lock, flags);
  815. if (ret)
  816. dev_info(chip->parent,
  817. "Could not set line %u debounce to %u microseconds (%d)",
  818. offset, debounce, ret);
  819. return ret;
  820. }
  821. static void omap_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  822. {
  823. struct gpio_bank *bank;
  824. unsigned long flags;
  825. bank = gpiochip_get_data(chip);
  826. raw_spin_lock_irqsave(&bank->lock, flags);
  827. bank->set_dataout(bank, offset, value);
  828. raw_spin_unlock_irqrestore(&bank->lock, flags);
  829. }
  830. /*---------------------------------------------------------------------*/
  831. static void __init omap_gpio_show_rev(struct gpio_bank *bank)
  832. {
  833. static bool called;
  834. u32 rev;
  835. if (called || bank->regs->revision == USHRT_MAX)
  836. return;
  837. rev = readw_relaxed(bank->base + bank->regs->revision);
  838. pr_info("OMAP GPIO hardware version %d.%d\n",
  839. (rev >> 4) & 0x0f, rev & 0x0f);
  840. called = true;
  841. }
  842. static void omap_gpio_mod_init(struct gpio_bank *bank)
  843. {
  844. void __iomem *base = bank->base;
  845. u32 l = 0xffffffff;
  846. if (bank->width == 16)
  847. l = 0xffff;
  848. if (bank->is_mpuio) {
  849. writel_relaxed(l, bank->base + bank->regs->irqenable);
  850. return;
  851. }
  852. omap_gpio_rmw(base, bank->regs->irqenable, l,
  853. bank->regs->irqenable_inv);
  854. omap_gpio_rmw(base, bank->regs->irqstatus, l,
  855. !bank->regs->irqenable_inv);
  856. if (bank->regs->debounce_en)
  857. writel_relaxed(0, base + bank->regs->debounce_en);
  858. /* Save OE default value (0xffffffff) in the context */
  859. bank->context.oe = readl_relaxed(bank->base + bank->regs->direction);
  860. /* Initialize interface clk ungated, module enabled */
  861. if (bank->regs->ctrl)
  862. writel_relaxed(0, base + bank->regs->ctrl);
  863. }
  864. static int omap_gpio_chip_init(struct gpio_bank *bank, struct irq_chip *irqc)
  865. {
  866. static int gpio;
  867. int irq_base = 0;
  868. int ret;
  869. /*
  870. * REVISIT eventually switch from OMAP-specific gpio structs
  871. * over to the generic ones
  872. */
  873. bank->chip.request = omap_gpio_request;
  874. bank->chip.free = omap_gpio_free;
  875. bank->chip.get_direction = omap_gpio_get_direction;
  876. bank->chip.direction_input = omap_gpio_input;
  877. bank->chip.get = omap_gpio_get;
  878. bank->chip.direction_output = omap_gpio_output;
  879. bank->chip.set_debounce = omap_gpio_debounce;
  880. bank->chip.set = omap_gpio_set;
  881. if (bank->is_mpuio) {
  882. bank->chip.label = "mpuio";
  883. if (bank->regs->wkup_en)
  884. bank->chip.parent = &omap_mpuio_device.dev;
  885. bank->chip.base = OMAP_MPUIO(0);
  886. } else {
  887. bank->chip.label = "gpio";
  888. bank->chip.base = gpio;
  889. }
  890. bank->chip.ngpio = bank->width;
  891. ret = gpiochip_add_data(&bank->chip, bank);
  892. if (ret) {
  893. dev_err(bank->chip.parent,
  894. "Could not register gpio chip %d\n", ret);
  895. return ret;
  896. }
  897. if (!bank->is_mpuio)
  898. gpio += bank->width;
  899. #ifdef CONFIG_ARCH_OMAP1
  900. /*
  901. * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop
  902. * irq_alloc_descs() since a base IRQ offset will no longer be needed.
  903. */
  904. irq_base = irq_alloc_descs(-1, 0, bank->width, 0);
  905. if (irq_base < 0) {
  906. dev_err(bank->chip.parent, "Couldn't allocate IRQ numbers\n");
  907. return -ENODEV;
  908. }
  909. #endif
  910. /* MPUIO is a bit different, reading IRQ status clears it */
  911. if (bank->is_mpuio) {
  912. irqc->irq_ack = dummy_irq_chip.irq_ack;
  913. if (!bank->regs->wkup_en)
  914. irqc->irq_set_wake = NULL;
  915. }
  916. ret = gpiochip_irqchip_add(&bank->chip, irqc,
  917. irq_base, handle_bad_irq,
  918. IRQ_TYPE_NONE);
  919. if (ret) {
  920. dev_err(bank->chip.parent,
  921. "Couldn't add irqchip to gpiochip %d\n", ret);
  922. gpiochip_remove(&bank->chip);
  923. return -ENODEV;
  924. }
  925. gpiochip_set_chained_irqchip(&bank->chip, irqc, bank->irq, NULL);
  926. ret = devm_request_irq(bank->chip.parent, bank->irq,
  927. omap_gpio_irq_handler,
  928. 0, dev_name(bank->chip.parent), bank);
  929. if (ret)
  930. gpiochip_remove(&bank->chip);
  931. return ret;
  932. }
  933. static const struct of_device_id omap_gpio_match[];
  934. static int omap_gpio_probe(struct platform_device *pdev)
  935. {
  936. struct device *dev = &pdev->dev;
  937. struct device_node *node = dev->of_node;
  938. const struct of_device_id *match;
  939. const struct omap_gpio_platform_data *pdata;
  940. struct resource *res;
  941. struct gpio_bank *bank;
  942. struct irq_chip *irqc;
  943. int ret;
  944. match = of_match_device(of_match_ptr(omap_gpio_match), dev);
  945. pdata = match ? match->data : dev_get_platdata(dev);
  946. if (!pdata)
  947. return -EINVAL;
  948. bank = devm_kzalloc(dev, sizeof(struct gpio_bank), GFP_KERNEL);
  949. if (!bank) {
  950. dev_err(dev, "Memory alloc failed\n");
  951. return -ENOMEM;
  952. }
  953. irqc = devm_kzalloc(dev, sizeof(*irqc), GFP_KERNEL);
  954. if (!irqc)
  955. return -ENOMEM;
  956. irqc->irq_startup = omap_gpio_irq_startup,
  957. irqc->irq_shutdown = omap_gpio_irq_shutdown,
  958. irqc->irq_ack = omap_gpio_ack_irq,
  959. irqc->irq_mask = omap_gpio_mask_irq,
  960. irqc->irq_unmask = omap_gpio_unmask_irq,
  961. irqc->irq_set_type = omap_gpio_irq_type,
  962. irqc->irq_set_wake = omap_gpio_wake_enable,
  963. irqc->irq_bus_lock = omap_gpio_irq_bus_lock,
  964. irqc->irq_bus_sync_unlock = gpio_irq_bus_sync_unlock,
  965. irqc->name = dev_name(&pdev->dev);
  966. irqc->flags = IRQCHIP_MASK_ON_SUSPEND;
  967. bank->irq = platform_get_irq(pdev, 0);
  968. if (bank->irq <= 0) {
  969. if (!bank->irq)
  970. bank->irq = -ENXIO;
  971. if (bank->irq != -EPROBE_DEFER)
  972. dev_err(dev,
  973. "can't get irq resource ret=%d\n", bank->irq);
  974. return bank->irq;
  975. }
  976. bank->chip.parent = dev;
  977. bank->chip.owner = THIS_MODULE;
  978. bank->dbck_flag = pdata->dbck_flag;
  979. bank->stride = pdata->bank_stride;
  980. bank->width = pdata->bank_width;
  981. bank->is_mpuio = pdata->is_mpuio;
  982. bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
  983. bank->regs = pdata->regs;
  984. #ifdef CONFIG_OF_GPIO
  985. bank->chip.of_node = of_node_get(node);
  986. #endif
  987. if (!node) {
  988. bank->get_context_loss_count =
  989. pdata->get_context_loss_count;
  990. }
  991. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  992. bank->set_dataout = omap_set_gpio_dataout_reg;
  993. else
  994. bank->set_dataout = omap_set_gpio_dataout_mask;
  995. raw_spin_lock_init(&bank->lock);
  996. raw_spin_lock_init(&bank->wa_lock);
  997. /* Static mapping, never released */
  998. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  999. bank->base = devm_ioremap_resource(dev, res);
  1000. if (IS_ERR(bank->base)) {
  1001. return PTR_ERR(bank->base);
  1002. }
  1003. if (bank->dbck_flag) {
  1004. bank->dbck = devm_clk_get(dev, "dbclk");
  1005. if (IS_ERR(bank->dbck)) {
  1006. dev_err(dev,
  1007. "Could not get gpio dbck. Disable debounce\n");
  1008. bank->dbck_flag = false;
  1009. } else {
  1010. clk_prepare(bank->dbck);
  1011. }
  1012. }
  1013. platform_set_drvdata(pdev, bank);
  1014. pm_runtime_enable(dev);
  1015. pm_runtime_irq_safe(dev);
  1016. pm_runtime_get_sync(dev);
  1017. if (bank->is_mpuio)
  1018. omap_mpuio_init(bank);
  1019. omap_gpio_mod_init(bank);
  1020. ret = omap_gpio_chip_init(bank, irqc);
  1021. if (ret) {
  1022. pm_runtime_put_sync(dev);
  1023. pm_runtime_disable(dev);
  1024. return ret;
  1025. }
  1026. omap_gpio_show_rev(bank);
  1027. pm_runtime_put(dev);
  1028. list_add_tail(&bank->node, &omap_gpio_list);
  1029. return 0;
  1030. }
  1031. static int omap_gpio_remove(struct platform_device *pdev)
  1032. {
  1033. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1034. list_del(&bank->node);
  1035. gpiochip_remove(&bank->chip);
  1036. pm_runtime_disable(&pdev->dev);
  1037. if (bank->dbck_flag)
  1038. clk_unprepare(bank->dbck);
  1039. return 0;
  1040. }
  1041. #ifdef CONFIG_ARCH_OMAP2PLUS
  1042. #if defined(CONFIG_PM)
  1043. static void omap_gpio_restore_context(struct gpio_bank *bank);
  1044. static int omap_gpio_runtime_suspend(struct device *dev)
  1045. {
  1046. struct platform_device *pdev = to_platform_device(dev);
  1047. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1048. u32 l1 = 0, l2 = 0;
  1049. unsigned long flags;
  1050. u32 wake_low, wake_hi;
  1051. raw_spin_lock_irqsave(&bank->lock, flags);
  1052. /*
  1053. * Only edges can generate a wakeup event to the PRCM.
  1054. *
  1055. * Therefore, ensure any wake-up capable GPIOs have
  1056. * edge-detection enabled before going idle to ensure a wakeup
  1057. * to the PRCM is generated on a GPIO transition. (c.f. 34xx
  1058. * NDA TRM 25.5.3.1)
  1059. *
  1060. * The normal values will be restored upon ->runtime_resume()
  1061. * by writing back the values saved in bank->context.
  1062. */
  1063. wake_low = bank->context.leveldetect0 & bank->context.wake_en;
  1064. if (wake_low)
  1065. writel_relaxed(wake_low | bank->context.fallingdetect,
  1066. bank->base + bank->regs->fallingdetect);
  1067. wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
  1068. if (wake_hi)
  1069. writel_relaxed(wake_hi | bank->context.risingdetect,
  1070. bank->base + bank->regs->risingdetect);
  1071. if (!bank->enabled_non_wakeup_gpios)
  1072. goto update_gpio_context_count;
  1073. if (bank->power_mode != OFF_MODE) {
  1074. bank->power_mode = 0;
  1075. goto update_gpio_context_count;
  1076. }
  1077. /*
  1078. * If going to OFF, remove triggering for all
  1079. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  1080. * generated. See OMAP2420 Errata item 1.101.
  1081. */
  1082. bank->saved_datain = readl_relaxed(bank->base +
  1083. bank->regs->datain);
  1084. l1 = bank->context.fallingdetect;
  1085. l2 = bank->context.risingdetect;
  1086. l1 &= ~bank->enabled_non_wakeup_gpios;
  1087. l2 &= ~bank->enabled_non_wakeup_gpios;
  1088. writel_relaxed(l1, bank->base + bank->regs->fallingdetect);
  1089. writel_relaxed(l2, bank->base + bank->regs->risingdetect);
  1090. bank->workaround_enabled = true;
  1091. update_gpio_context_count:
  1092. if (bank->get_context_loss_count)
  1093. bank->context_loss_count =
  1094. bank->get_context_loss_count(dev);
  1095. omap_gpio_dbck_disable(bank);
  1096. raw_spin_unlock_irqrestore(&bank->lock, flags);
  1097. return 0;
  1098. }
  1099. static void omap_gpio_init_context(struct gpio_bank *p);
  1100. static int omap_gpio_runtime_resume(struct device *dev)
  1101. {
  1102. struct platform_device *pdev = to_platform_device(dev);
  1103. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1104. u32 l = 0, gen, gen0, gen1;
  1105. unsigned long flags;
  1106. int c;
  1107. raw_spin_lock_irqsave(&bank->lock, flags);
  1108. /*
  1109. * On the first resume during the probe, the context has not
  1110. * been initialised and so initialise it now. Also initialise
  1111. * the context loss count.
  1112. */
  1113. if (!bank->context_valid) {
  1114. omap_gpio_init_context(bank);
  1115. if (bank->get_context_loss_count)
  1116. bank->context_loss_count =
  1117. bank->get_context_loss_count(dev);
  1118. }
  1119. omap_gpio_dbck_enable(bank);
  1120. /*
  1121. * In ->runtime_suspend(), level-triggered, wakeup-enabled
  1122. * GPIOs were set to edge trigger also in order to be able to
  1123. * generate a PRCM wakeup. Here we restore the
  1124. * pre-runtime_suspend() values for edge triggering.
  1125. */
  1126. writel_relaxed(bank->context.fallingdetect,
  1127. bank->base + bank->regs->fallingdetect);
  1128. writel_relaxed(bank->context.risingdetect,
  1129. bank->base + bank->regs->risingdetect);
  1130. if (!bank->get_context_loss_count) {
  1131. omap_gpio_restore_context(bank);
  1132. } else {
  1133. c = bank->get_context_loss_count(bank->chip.parent);
  1134. if (c != bank->context_loss_count) {
  1135. raw_spin_unlock_irqrestore(&bank->lock, flags);
  1136. return 0;
  1137. }
  1138. }
  1139. if (!bank->workaround_enabled) {
  1140. raw_spin_unlock_irqrestore(&bank->lock, flags);
  1141. return 0;
  1142. }
  1143. l = readl_relaxed(bank->base + bank->regs->datain);
  1144. /*
  1145. * Check if any of the non-wakeup interrupt GPIOs have changed
  1146. * state. If so, generate an IRQ by software. This is
  1147. * horribly racy, but it's the best we can do to work around
  1148. * this silicon bug.
  1149. */
  1150. l ^= bank->saved_datain;
  1151. l &= bank->enabled_non_wakeup_gpios;
  1152. /*
  1153. * No need to generate IRQs for the rising edge for gpio IRQs
  1154. * configured with falling edge only; and vice versa.
  1155. */
  1156. gen0 = l & bank->context.fallingdetect;
  1157. gen0 &= bank->saved_datain;
  1158. gen1 = l & bank->context.risingdetect;
  1159. gen1 &= ~(bank->saved_datain);
  1160. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1161. gen = l & (~(bank->context.fallingdetect) &
  1162. ~(bank->context.risingdetect));
  1163. /* Consider all GPIO IRQs needed to be updated */
  1164. gen |= gen0 | gen1;
  1165. if (gen) {
  1166. u32 old0, old1;
  1167. old0 = readl_relaxed(bank->base + bank->regs->leveldetect0);
  1168. old1 = readl_relaxed(bank->base + bank->regs->leveldetect1);
  1169. if (!bank->regs->irqstatus_raw0) {
  1170. writel_relaxed(old0 | gen, bank->base +
  1171. bank->regs->leveldetect0);
  1172. writel_relaxed(old1 | gen, bank->base +
  1173. bank->regs->leveldetect1);
  1174. }
  1175. if (bank->regs->irqstatus_raw0) {
  1176. writel_relaxed(old0 | l, bank->base +
  1177. bank->regs->leveldetect0);
  1178. writel_relaxed(old1 | l, bank->base +
  1179. bank->regs->leveldetect1);
  1180. }
  1181. writel_relaxed(old0, bank->base + bank->regs->leveldetect0);
  1182. writel_relaxed(old1, bank->base + bank->regs->leveldetect1);
  1183. }
  1184. bank->workaround_enabled = false;
  1185. raw_spin_unlock_irqrestore(&bank->lock, flags);
  1186. return 0;
  1187. }
  1188. #endif /* CONFIG_PM */
  1189. #if IS_BUILTIN(CONFIG_GPIO_OMAP)
  1190. void omap2_gpio_prepare_for_idle(int pwr_mode)
  1191. {
  1192. struct gpio_bank *bank;
  1193. list_for_each_entry(bank, &omap_gpio_list, node) {
  1194. if (!BANK_USED(bank))
  1195. continue;
  1196. bank->power_mode = pwr_mode;
  1197. pm_runtime_put_sync_suspend(bank->chip.parent);
  1198. }
  1199. }
  1200. void omap2_gpio_resume_after_idle(void)
  1201. {
  1202. struct gpio_bank *bank;
  1203. list_for_each_entry(bank, &omap_gpio_list, node) {
  1204. if (!BANK_USED(bank))
  1205. continue;
  1206. pm_runtime_get_sync(bank->chip.parent);
  1207. bank->power_mode = 0;
  1208. }
  1209. }
  1210. #endif
  1211. #if defined(CONFIG_PM)
  1212. static void omap_gpio_init_context(struct gpio_bank *p)
  1213. {
  1214. struct omap_gpio_reg_offs *regs = p->regs;
  1215. void __iomem *base = p->base;
  1216. p->context.ctrl = readl_relaxed(base + regs->ctrl);
  1217. p->context.oe = readl_relaxed(base + regs->direction);
  1218. p->context.wake_en = readl_relaxed(base + regs->wkup_en);
  1219. p->context.leveldetect0 = readl_relaxed(base + regs->leveldetect0);
  1220. p->context.leveldetect1 = readl_relaxed(base + regs->leveldetect1);
  1221. p->context.risingdetect = readl_relaxed(base + regs->risingdetect);
  1222. p->context.fallingdetect = readl_relaxed(base + regs->fallingdetect);
  1223. p->context.irqenable1 = readl_relaxed(base + regs->irqenable);
  1224. p->context.irqenable2 = readl_relaxed(base + regs->irqenable2);
  1225. if (regs->set_dataout && p->regs->clr_dataout)
  1226. p->context.dataout = readl_relaxed(base + regs->set_dataout);
  1227. else
  1228. p->context.dataout = readl_relaxed(base + regs->dataout);
  1229. p->context_valid = true;
  1230. }
  1231. static void omap_gpio_restore_context(struct gpio_bank *bank)
  1232. {
  1233. writel_relaxed(bank->context.wake_en,
  1234. bank->base + bank->regs->wkup_en);
  1235. writel_relaxed(bank->context.ctrl, bank->base + bank->regs->ctrl);
  1236. writel_relaxed(bank->context.leveldetect0,
  1237. bank->base + bank->regs->leveldetect0);
  1238. writel_relaxed(bank->context.leveldetect1,
  1239. bank->base + bank->regs->leveldetect1);
  1240. writel_relaxed(bank->context.risingdetect,
  1241. bank->base + bank->regs->risingdetect);
  1242. writel_relaxed(bank->context.fallingdetect,
  1243. bank->base + bank->regs->fallingdetect);
  1244. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  1245. writel_relaxed(bank->context.dataout,
  1246. bank->base + bank->regs->set_dataout);
  1247. else
  1248. writel_relaxed(bank->context.dataout,
  1249. bank->base + bank->regs->dataout);
  1250. writel_relaxed(bank->context.oe, bank->base + bank->regs->direction);
  1251. if (bank->dbck_enable_mask) {
  1252. writel_relaxed(bank->context.debounce, bank->base +
  1253. bank->regs->debounce);
  1254. writel_relaxed(bank->context.debounce_en,
  1255. bank->base + bank->regs->debounce_en);
  1256. }
  1257. writel_relaxed(bank->context.irqenable1,
  1258. bank->base + bank->regs->irqenable);
  1259. writel_relaxed(bank->context.irqenable2,
  1260. bank->base + bank->regs->irqenable2);
  1261. }
  1262. #endif /* CONFIG_PM */
  1263. #else
  1264. #define omap_gpio_runtime_suspend NULL
  1265. #define omap_gpio_runtime_resume NULL
  1266. static inline void omap_gpio_init_context(struct gpio_bank *p) {}
  1267. #endif
  1268. static const struct dev_pm_ops gpio_pm_ops = {
  1269. SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
  1270. NULL)
  1271. };
  1272. #if defined(CONFIG_OF)
  1273. static struct omap_gpio_reg_offs omap2_gpio_regs = {
  1274. .revision = OMAP24XX_GPIO_REVISION,
  1275. .direction = OMAP24XX_GPIO_OE,
  1276. .datain = OMAP24XX_GPIO_DATAIN,
  1277. .dataout = OMAP24XX_GPIO_DATAOUT,
  1278. .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
  1279. .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
  1280. .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
  1281. .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
  1282. .irqenable = OMAP24XX_GPIO_IRQENABLE1,
  1283. .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
  1284. .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
  1285. .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
  1286. .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
  1287. .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
  1288. .ctrl = OMAP24XX_GPIO_CTRL,
  1289. .wkup_en = OMAP24XX_GPIO_WAKE_EN,
  1290. .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
  1291. .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
  1292. .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
  1293. .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
  1294. };
  1295. static struct omap_gpio_reg_offs omap4_gpio_regs = {
  1296. .revision = OMAP4_GPIO_REVISION,
  1297. .direction = OMAP4_GPIO_OE,
  1298. .datain = OMAP4_GPIO_DATAIN,
  1299. .dataout = OMAP4_GPIO_DATAOUT,
  1300. .set_dataout = OMAP4_GPIO_SETDATAOUT,
  1301. .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
  1302. .irqstatus = OMAP4_GPIO_IRQSTATUS0,
  1303. .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
  1304. .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
  1305. .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
  1306. .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
  1307. .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
  1308. .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
  1309. .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
  1310. .ctrl = OMAP4_GPIO_CTRL,
  1311. .wkup_en = OMAP4_GPIO_IRQWAKEN0,
  1312. .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
  1313. .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
  1314. .risingdetect = OMAP4_GPIO_RISINGDETECT,
  1315. .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
  1316. };
  1317. static const struct omap_gpio_platform_data omap2_pdata = {
  1318. .regs = &omap2_gpio_regs,
  1319. .bank_width = 32,
  1320. .dbck_flag = false,
  1321. };
  1322. static const struct omap_gpio_platform_data omap3_pdata = {
  1323. .regs = &omap2_gpio_regs,
  1324. .bank_width = 32,
  1325. .dbck_flag = true,
  1326. };
  1327. static const struct omap_gpio_platform_data omap4_pdata = {
  1328. .regs = &omap4_gpio_regs,
  1329. .bank_width = 32,
  1330. .dbck_flag = true,
  1331. };
  1332. static const struct of_device_id omap_gpio_match[] = {
  1333. {
  1334. .compatible = "ti,omap4-gpio",
  1335. .data = &omap4_pdata,
  1336. },
  1337. {
  1338. .compatible = "ti,omap3-gpio",
  1339. .data = &omap3_pdata,
  1340. },
  1341. {
  1342. .compatible = "ti,omap2-gpio",
  1343. .data = &omap2_pdata,
  1344. },
  1345. { },
  1346. };
  1347. MODULE_DEVICE_TABLE(of, omap_gpio_match);
  1348. #endif
  1349. static struct platform_driver omap_gpio_driver = {
  1350. .probe = omap_gpio_probe,
  1351. .remove = omap_gpio_remove,
  1352. .driver = {
  1353. .name = "omap_gpio",
  1354. .pm = &gpio_pm_ops,
  1355. .of_match_table = of_match_ptr(omap_gpio_match),
  1356. },
  1357. };
  1358. /*
  1359. * gpio driver register needs to be done before
  1360. * machine_init functions access gpio APIs.
  1361. * Hence omap_gpio_drv_reg() is a postcore_initcall.
  1362. */
  1363. static int __init omap_gpio_drv_reg(void)
  1364. {
  1365. return platform_driver_register(&omap_gpio_driver);
  1366. }
  1367. postcore_initcall(omap_gpio_drv_reg);
  1368. static void __exit omap_gpio_exit(void)
  1369. {
  1370. platform_driver_unregister(&omap_gpio_driver);
  1371. }
  1372. module_exit(omap_gpio_exit);
  1373. MODULE_DESCRIPTION("omap gpio driver");
  1374. MODULE_ALIAS("platform:gpio-omap");
  1375. MODULE_LICENSE("GPL v2");