12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136 |
- #include <linux/module.h>
- #include <linux/dmaengine.h>
- #include <linux/dma-mapping.h>
- #include <linux/interrupt.h>
- #include <linux/io.h>
- #include <linux/slab.h>
- #include <linux/of_address.h>
- #include <linux/of_device.h>
- #include <linux/of_irq.h>
- #include <linux/of_dma.h>
- #include <linux/of_platform.h>
- #include <linux/random.h>
- #include "dmaengine.h"
- #define MPC_DMA_DESCRIPTORS 64
- #define MPC_DMA_TCD_OFFSET 0x1000
- #define MPC8308_DMACHAN_MAX 16
- #define MPC512x_DMACHAN_MAX 64
- #define MPC_DMA_CHANNELS 64
- #define MPC_DMA_DMACR_EDCG (1 << 31)
- #define MPC_DMA_DMACR_ERGA (1 << 3)
- #define MPC_DMA_DMACR_ERCA (1 << 2)
- #define MPC_DMA_DMAES_VLD (1 << 31)
- #define MPC_DMA_DMAES_GPE (1 << 15)
- #define MPC_DMA_DMAES_CPE (1 << 14)
- #define MPC_DMA_DMAES_ERRCHN(err) \
- (((err) >> 8) & 0x3f)
- #define MPC_DMA_DMAES_SAE (1 << 7)
- #define MPC_DMA_DMAES_SOE (1 << 6)
- #define MPC_DMA_DMAES_DAE (1 << 5)
- #define MPC_DMA_DMAES_DOE (1 << 4)
- #define MPC_DMA_DMAES_NCE (1 << 3)
- #define MPC_DMA_DMAES_SGE (1 << 2)
- #define MPC_DMA_DMAES_SBE (1 << 1)
- #define MPC_DMA_DMAES_DBE (1 << 0)
- #define MPC_DMA_DMAGPOR_SNOOP_ENABLE (1 << 6)
- #define MPC_DMA_TSIZE_1 0x00
- #define MPC_DMA_TSIZE_2 0x01
- #define MPC_DMA_TSIZE_4 0x02
- #define MPC_DMA_TSIZE_16 0x04
- #define MPC_DMA_TSIZE_32 0x05
- struct __attribute__ ((__packed__)) mpc_dma_regs {
-
- u32 dmacr;
- u32 dmaes;
-
- u32 dmaerqh;
- u32 dmaerql;
- u32 dmaeeih;
- u32 dmaeeil;
-
- u8 dmaserq;
- u8 dmacerq;
- u8 dmaseei;
- u8 dmaceei;
-
- u8 dmacint;
- u8 dmacerr;
- u8 dmassrt;
- u8 dmacdne;
-
- u32 dmainth;
- u32 dmaintl;
- u32 dmaerrh;
- u32 dmaerrl;
-
- u32 dmahrsh;
- u32 dmahrsl;
- union {
- u32 dmaihsa;
- u32 dmagpor;
- };
- u32 dmailsa;
-
- u32 reserve0[48];
-
- u8 dchpri[MPC_DMA_CHANNELS];
-
- };
- struct __attribute__ ((__packed__)) mpc_dma_tcd {
-
- u32 saddr;
- u32 smod:5;
- u32 ssize:3;
- u32 dmod:5;
- u32 dsize:3;
- u32 soff:16;
-
- u32 nbytes;
- u32 slast;
- u32 daddr;
-
- u32 citer_elink:1;
- u32 citer_linkch:6;
- u32 citer:9;
- u32 doff:16;
-
- u32 dlast_sga;
-
- u32 biter_elink:1;
- u32 biter_linkch:6;
- u32 biter:9;
- u32 bwc:2;
- u32 major_linkch:6;
- u32 done:1;
- u32 active:1;
- u32 major_elink:1;
- u32 e_sg:1;
- u32 d_req:1;
- u32 int_half:1;
- u32 int_maj:1;
- u32 start:1;
- };
- struct mpc_dma_desc {
- struct dma_async_tx_descriptor desc;
- struct mpc_dma_tcd *tcd;
- dma_addr_t tcd_paddr;
- int error;
- struct list_head node;
- int will_access_peripheral;
- };
- struct mpc_dma_chan {
- struct dma_chan chan;
- struct list_head free;
- struct list_head prepared;
- struct list_head queued;
- struct list_head active;
- struct list_head completed;
- struct mpc_dma_tcd *tcd;
- dma_addr_t tcd_paddr;
-
- dma_addr_t src_per_paddr;
- u32 src_tcd_nunits;
- u8 swidth;
- dma_addr_t dst_per_paddr;
- u32 dst_tcd_nunits;
- u8 dwidth;
-
- spinlock_t lock;
- };
- struct mpc_dma {
- struct dma_device dma;
- struct tasklet_struct tasklet;
- struct mpc_dma_chan channels[MPC_DMA_CHANNELS];
- struct mpc_dma_regs __iomem *regs;
- struct mpc_dma_tcd __iomem *tcd;
- int irq;
- int irq2;
- uint error_status;
- int is_mpc8308;
-
- spinlock_t error_status_lock;
- };
- #define DRV_NAME "mpc512x_dma"
- static inline struct mpc_dma_chan *dma_chan_to_mpc_dma_chan(struct dma_chan *c)
- {
- return container_of(c, struct mpc_dma_chan, chan);
- }
- static inline struct mpc_dma *dma_chan_to_mpc_dma(struct dma_chan *c)
- {
- struct mpc_dma_chan *mchan = dma_chan_to_mpc_dma_chan(c);
- return container_of(mchan, struct mpc_dma, channels[c->chan_id]);
- }
- static void mpc_dma_execute(struct mpc_dma_chan *mchan)
- {
- struct mpc_dma *mdma = dma_chan_to_mpc_dma(&mchan->chan);
- struct mpc_dma_desc *first = NULL;
- struct mpc_dma_desc *prev = NULL;
- struct mpc_dma_desc *mdesc;
- int cid = mchan->chan.chan_id;
- while (!list_empty(&mchan->queued)) {
- mdesc = list_first_entry(&mchan->queued,
- struct mpc_dma_desc, node);
-
- if (mdesc->will_access_peripheral) {
- if (list_empty(&mchan->active))
- list_move_tail(&mdesc->node, &mchan->active);
- break;
- } else {
- list_move_tail(&mdesc->node, &mchan->active);
- }
- }
-
- list_for_each_entry(mdesc, &mchan->active, node) {
- if (!first)
- first = mdesc;
- if (!prev) {
- prev = mdesc;
- continue;
- }
- prev->tcd->dlast_sga = mdesc->tcd_paddr;
- prev->tcd->e_sg = 1;
- mdesc->tcd->start = 1;
- prev = mdesc;
- }
- prev->tcd->int_maj = 1;
-
- memcpy_toio(&mdma->tcd[cid], first->tcd, sizeof(struct mpc_dma_tcd));
- if (first != prev)
- mdma->tcd[cid].e_sg = 1;
- if (mdma->is_mpc8308) {
-
- out_8(&mdma->regs->dmassrt, cid);
- } else if (first->will_access_peripheral) {
-
- out_8(&mdma->regs->dmaserq, cid);
- } else {
-
- out_8(&mdma->regs->dmassrt, cid);
- }
- }
- static void mpc_dma_irq_process(struct mpc_dma *mdma, u32 is, u32 es, int off)
- {
- struct mpc_dma_chan *mchan;
- struct mpc_dma_desc *mdesc;
- u32 status = is | es;
- int ch;
- while ((ch = fls(status) - 1) >= 0) {
- status &= ~(1 << ch);
- mchan = &mdma->channels[ch + off];
- spin_lock(&mchan->lock);
- out_8(&mdma->regs->dmacint, ch + off);
- out_8(&mdma->regs->dmacerr, ch + off);
-
- if (es & (1 << ch))
- list_for_each_entry(mdesc, &mchan->active, node)
- mdesc->error = -EIO;
-
- list_splice_tail_init(&mchan->active, &mchan->completed);
- if (!list_empty(&mchan->queued))
- mpc_dma_execute(mchan);
- spin_unlock(&mchan->lock);
- }
- }
- static irqreturn_t mpc_dma_irq(int irq, void *data)
- {
- struct mpc_dma *mdma = data;
- uint es;
-
- es = in_be32(&mdma->regs->dmaes);
- spin_lock(&mdma->error_status_lock);
- if ((es & MPC_DMA_DMAES_VLD) && mdma->error_status == 0)
- mdma->error_status = es;
- spin_unlock(&mdma->error_status_lock);
-
- if (mdma->dma.chancnt > 32) {
- mpc_dma_irq_process(mdma, in_be32(&mdma->regs->dmainth),
- in_be32(&mdma->regs->dmaerrh), 32);
- }
- mpc_dma_irq_process(mdma, in_be32(&mdma->regs->dmaintl),
- in_be32(&mdma->regs->dmaerrl), 0);
-
- tasklet_schedule(&mdma->tasklet);
- return IRQ_HANDLED;
- }
- static void mpc_dma_process_completed(struct mpc_dma *mdma)
- {
- dma_cookie_t last_cookie = 0;
- struct mpc_dma_chan *mchan;
- struct mpc_dma_desc *mdesc;
- struct dma_async_tx_descriptor *desc;
- unsigned long flags;
- LIST_HEAD(list);
- int i;
- for (i = 0; i < mdma->dma.chancnt; i++) {
- mchan = &mdma->channels[i];
-
- spin_lock_irqsave(&mchan->lock, flags);
- if (!list_empty(&mchan->completed))
- list_splice_tail_init(&mchan->completed, &list);
- spin_unlock_irqrestore(&mchan->lock, flags);
- if (list_empty(&list))
- continue;
-
- list_for_each_entry(mdesc, &list, node) {
- desc = &mdesc->desc;
- dmaengine_desc_get_callback_invoke(desc, NULL);
- last_cookie = desc->cookie;
- dma_run_dependencies(desc);
- }
-
- spin_lock_irqsave(&mchan->lock, flags);
- list_splice_tail_init(&list, &mchan->free);
- mchan->chan.completed_cookie = last_cookie;
- spin_unlock_irqrestore(&mchan->lock, flags);
- }
- }
- static void mpc_dma_tasklet(unsigned long data)
- {
- struct mpc_dma *mdma = (void *)data;
- unsigned long flags;
- uint es;
- spin_lock_irqsave(&mdma->error_status_lock, flags);
- es = mdma->error_status;
- mdma->error_status = 0;
- spin_unlock_irqrestore(&mdma->error_status_lock, flags);
-
- if (es) {
- dev_err(mdma->dma.dev,
- "Hardware reported following error(s) on channel %u:\n",
- MPC_DMA_DMAES_ERRCHN(es));
- if (es & MPC_DMA_DMAES_GPE)
- dev_err(mdma->dma.dev, "- Group Priority Error\n");
- if (es & MPC_DMA_DMAES_CPE)
- dev_err(mdma->dma.dev, "- Channel Priority Error\n");
- if (es & MPC_DMA_DMAES_SAE)
- dev_err(mdma->dma.dev, "- Source Address Error\n");
- if (es & MPC_DMA_DMAES_SOE)
- dev_err(mdma->dma.dev, "- Source Offset Configuration Error\n");
- if (es & MPC_DMA_DMAES_DAE)
- dev_err(mdma->dma.dev, "- Destination Address Error\n");
- if (es & MPC_DMA_DMAES_DOE)
- dev_err(mdma->dma.dev, "- Destination Offset Configuration Error\n");
- if (es & MPC_DMA_DMAES_NCE)
- dev_err(mdma->dma.dev, "- NBytes/Citter Configuration Error\n");
- if (es & MPC_DMA_DMAES_SGE)
- dev_err(mdma->dma.dev, "- Scatter/Gather Configuration Error\n");
- if (es & MPC_DMA_DMAES_SBE)
- dev_err(mdma->dma.dev, "- Source Bus Error\n");
- if (es & MPC_DMA_DMAES_DBE)
- dev_err(mdma->dma.dev, "- Destination Bus Error\n");
- }
- mpc_dma_process_completed(mdma);
- }
- static dma_cookie_t mpc_dma_tx_submit(struct dma_async_tx_descriptor *txd)
- {
- struct mpc_dma_chan *mchan = dma_chan_to_mpc_dma_chan(txd->chan);
- struct mpc_dma_desc *mdesc;
- unsigned long flags;
- dma_cookie_t cookie;
- mdesc = container_of(txd, struct mpc_dma_desc, desc);
- spin_lock_irqsave(&mchan->lock, flags);
-
- list_move_tail(&mdesc->node, &mchan->queued);
-
- if (list_empty(&mchan->active))
- mpc_dma_execute(mchan);
-
- cookie = dma_cookie_assign(txd);
- spin_unlock_irqrestore(&mchan->lock, flags);
- return cookie;
- }
- static int mpc_dma_alloc_chan_resources(struct dma_chan *chan)
- {
- struct mpc_dma *mdma = dma_chan_to_mpc_dma(chan);
- struct mpc_dma_chan *mchan = dma_chan_to_mpc_dma_chan(chan);
- struct mpc_dma_desc *mdesc;
- struct mpc_dma_tcd *tcd;
- dma_addr_t tcd_paddr;
- unsigned long flags;
- LIST_HEAD(descs);
- int i;
-
- tcd = dma_alloc_coherent(mdma->dma.dev,
- MPC_DMA_DESCRIPTORS * sizeof(struct mpc_dma_tcd),
- &tcd_paddr, GFP_KERNEL);
- if (!tcd)
- return -ENOMEM;
-
- for (i = 0; i < MPC_DMA_DESCRIPTORS; i++) {
- mdesc = kzalloc(sizeof(struct mpc_dma_desc), GFP_KERNEL);
- if (!mdesc) {
- dev_notice(mdma->dma.dev,
- "Memory allocation error. Allocated only %u descriptors\n", i);
- break;
- }
- dma_async_tx_descriptor_init(&mdesc->desc, chan);
- mdesc->desc.flags = DMA_CTRL_ACK;
- mdesc->desc.tx_submit = mpc_dma_tx_submit;
- mdesc->tcd = &tcd[i];
- mdesc->tcd_paddr = tcd_paddr + (i * sizeof(struct mpc_dma_tcd));
- list_add_tail(&mdesc->node, &descs);
- }
-
- if (i == 0) {
- dma_free_coherent(mdma->dma.dev,
- MPC_DMA_DESCRIPTORS * sizeof(struct mpc_dma_tcd),
- tcd, tcd_paddr);
- return -ENOMEM;
- }
- spin_lock_irqsave(&mchan->lock, flags);
- mchan->tcd = tcd;
- mchan->tcd_paddr = tcd_paddr;
- list_splice_tail_init(&descs, &mchan->free);
- spin_unlock_irqrestore(&mchan->lock, flags);
-
- out_8(&mdma->regs->dmaseei, chan->chan_id);
- return 0;
- }
- static void mpc_dma_free_chan_resources(struct dma_chan *chan)
- {
- struct mpc_dma *mdma = dma_chan_to_mpc_dma(chan);
- struct mpc_dma_chan *mchan = dma_chan_to_mpc_dma_chan(chan);
- struct mpc_dma_desc *mdesc, *tmp;
- struct mpc_dma_tcd *tcd;
- dma_addr_t tcd_paddr;
- unsigned long flags;
- LIST_HEAD(descs);
- spin_lock_irqsave(&mchan->lock, flags);
-
- BUG_ON(!list_empty(&mchan->prepared));
- BUG_ON(!list_empty(&mchan->queued));
- BUG_ON(!list_empty(&mchan->active));
- BUG_ON(!list_empty(&mchan->completed));
-
- list_splice_tail_init(&mchan->free, &descs);
- tcd = mchan->tcd;
- tcd_paddr = mchan->tcd_paddr;
- spin_unlock_irqrestore(&mchan->lock, flags);
-
- dma_free_coherent(mdma->dma.dev,
- MPC_DMA_DESCRIPTORS * sizeof(struct mpc_dma_tcd),
- tcd, tcd_paddr);
-
- list_for_each_entry_safe(mdesc, tmp, &descs, node)
- kfree(mdesc);
-
- out_8(&mdma->regs->dmaceei, chan->chan_id);
- }
- static void mpc_dma_issue_pending(struct dma_chan *chan)
- {
-
- }
- static enum dma_status
- mpc_dma_tx_status(struct dma_chan *chan, dma_cookie_t cookie,
- struct dma_tx_state *txstate)
- {
- return dma_cookie_status(chan, cookie, txstate);
- }
- static struct dma_async_tx_descriptor *
- mpc_dma_prep_memcpy(struct dma_chan *chan, dma_addr_t dst, dma_addr_t src,
- size_t len, unsigned long flags)
- {
- struct mpc_dma *mdma = dma_chan_to_mpc_dma(chan);
- struct mpc_dma_chan *mchan = dma_chan_to_mpc_dma_chan(chan);
- struct mpc_dma_desc *mdesc = NULL;
- struct mpc_dma_tcd *tcd;
- unsigned long iflags;
-
- spin_lock_irqsave(&mchan->lock, iflags);
- if (!list_empty(&mchan->free)) {
- mdesc = list_first_entry(&mchan->free, struct mpc_dma_desc,
- node);
- list_del(&mdesc->node);
- }
- spin_unlock_irqrestore(&mchan->lock, iflags);
- if (!mdesc) {
-
- mpc_dma_process_completed(mdma);
- return NULL;
- }
- mdesc->error = 0;
- mdesc->will_access_peripheral = 0;
- tcd = mdesc->tcd;
-
- memset(tcd, 0, sizeof(struct mpc_dma_tcd));
- if (IS_ALIGNED(src | dst | len, 32)) {
- tcd->ssize = MPC_DMA_TSIZE_32;
- tcd->dsize = MPC_DMA_TSIZE_32;
- tcd->soff = 32;
- tcd->doff = 32;
- } else if (!mdma->is_mpc8308 && IS_ALIGNED(src | dst | len, 16)) {
-
- tcd->ssize = MPC_DMA_TSIZE_16;
- tcd->dsize = MPC_DMA_TSIZE_16;
- tcd->soff = 16;
- tcd->doff = 16;
- } else if (IS_ALIGNED(src | dst | len, 4)) {
- tcd->ssize = MPC_DMA_TSIZE_4;
- tcd->dsize = MPC_DMA_TSIZE_4;
- tcd->soff = 4;
- tcd->doff = 4;
- } else if (IS_ALIGNED(src | dst | len, 2)) {
- tcd->ssize = MPC_DMA_TSIZE_2;
- tcd->dsize = MPC_DMA_TSIZE_2;
- tcd->soff = 2;
- tcd->doff = 2;
- } else {
- tcd->ssize = MPC_DMA_TSIZE_1;
- tcd->dsize = MPC_DMA_TSIZE_1;
- tcd->soff = 1;
- tcd->doff = 1;
- }
- tcd->saddr = src;
- tcd->daddr = dst;
- tcd->nbytes = len;
- tcd->biter = 1;
- tcd->citer = 1;
-
- spin_lock_irqsave(&mchan->lock, iflags);
- list_add_tail(&mdesc->node, &mchan->prepared);
- spin_unlock_irqrestore(&mchan->lock, iflags);
- return &mdesc->desc;
- }
- inline u8 buswidth_to_dmatsize(u8 buswidth)
- {
- u8 res;
- for (res = 0; buswidth > 1; buswidth /= 2)
- res++;
- return res;
- }
- static struct dma_async_tx_descriptor *
- mpc_dma_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
- unsigned int sg_len, enum dma_transfer_direction direction,
- unsigned long flags, void *context)
- {
- struct mpc_dma *mdma = dma_chan_to_mpc_dma(chan);
- struct mpc_dma_chan *mchan = dma_chan_to_mpc_dma_chan(chan);
- struct mpc_dma_desc *mdesc = NULL;
- dma_addr_t per_paddr;
- u32 tcd_nunits;
- struct mpc_dma_tcd *tcd;
- unsigned long iflags;
- struct scatterlist *sg;
- size_t len;
- int iter, i;
-
- if (sg_len != 1)
- return NULL;
- if (!is_slave_direction(direction))
- return NULL;
- for_each_sg(sgl, sg, sg_len, i) {
- spin_lock_irqsave(&mchan->lock, iflags);
- mdesc = list_first_entry(&mchan->free,
- struct mpc_dma_desc, node);
- if (!mdesc) {
- spin_unlock_irqrestore(&mchan->lock, iflags);
-
- mpc_dma_process_completed(mdma);
- return NULL;
- }
- list_del(&mdesc->node);
- if (direction == DMA_DEV_TO_MEM) {
- per_paddr = mchan->src_per_paddr;
- tcd_nunits = mchan->src_tcd_nunits;
- } else {
- per_paddr = mchan->dst_per_paddr;
- tcd_nunits = mchan->dst_tcd_nunits;
- }
- spin_unlock_irqrestore(&mchan->lock, iflags);
- if (per_paddr == 0 || tcd_nunits == 0)
- goto err_prep;
- mdesc->error = 0;
- mdesc->will_access_peripheral = 1;
-
- tcd = mdesc->tcd;
- memset(tcd, 0, sizeof(struct mpc_dma_tcd));
- if (direction == DMA_DEV_TO_MEM) {
- tcd->saddr = per_paddr;
- tcd->daddr = sg_dma_address(sg);
- if (!IS_ALIGNED(sg_dma_address(sg), mchan->dwidth))
- goto err_prep;
- tcd->soff = 0;
- tcd->doff = mchan->dwidth;
- } else {
- tcd->saddr = sg_dma_address(sg);
- tcd->daddr = per_paddr;
- if (!IS_ALIGNED(sg_dma_address(sg), mchan->swidth))
- goto err_prep;
- tcd->soff = mchan->swidth;
- tcd->doff = 0;
- }
- tcd->ssize = buswidth_to_dmatsize(mchan->swidth);
- tcd->dsize = buswidth_to_dmatsize(mchan->dwidth);
- if (mdma->is_mpc8308) {
- tcd->nbytes = sg_dma_len(sg);
- if (!IS_ALIGNED(tcd->nbytes, mchan->swidth))
- goto err_prep;
-
- tcd->biter = 1;
- tcd->citer = 1;
- } else {
- len = sg_dma_len(sg);
- tcd->nbytes = tcd_nunits * tcd->ssize;
- if (!IS_ALIGNED(len, tcd->nbytes))
- goto err_prep;
- iter = len / tcd->nbytes;
- if (iter >= 1 << 15) {
-
- goto err_prep;
- }
-
- tcd->biter = iter & 0x1ff;
- tcd->biter_linkch = iter >> 9;
- tcd->citer = tcd->biter;
- tcd->citer_linkch = tcd->biter_linkch;
- }
- tcd->e_sg = 0;
- tcd->d_req = 1;
-
- spin_lock_irqsave(&mchan->lock, iflags);
- list_add_tail(&mdesc->node, &mchan->prepared);
- spin_unlock_irqrestore(&mchan->lock, iflags);
- }
- return &mdesc->desc;
- err_prep:
-
- spin_lock_irqsave(&mchan->lock, iflags);
- list_add_tail(&mdesc->node, &mchan->free);
- spin_unlock_irqrestore(&mchan->lock, iflags);
- return NULL;
- }
- inline bool is_buswidth_valid(u8 buswidth, bool is_mpc8308)
- {
- switch (buswidth) {
- case 16:
- if (is_mpc8308)
- return false;
- case 1:
- case 2:
- case 4:
- case 32:
- break;
- default:
- return false;
- }
- return true;
- }
- static int mpc_dma_device_config(struct dma_chan *chan,
- struct dma_slave_config *cfg)
- {
- struct mpc_dma_chan *mchan = dma_chan_to_mpc_dma_chan(chan);
- struct mpc_dma *mdma = dma_chan_to_mpc_dma(&mchan->chan);
- unsigned long flags;
-
- if (!IS_ALIGNED(cfg->src_addr, cfg->src_addr_width) ||
- !IS_ALIGNED(cfg->dst_addr, cfg->dst_addr_width)) {
- return -EINVAL;
- }
- if (!is_buswidth_valid(cfg->src_addr_width, mdma->is_mpc8308) ||
- !is_buswidth_valid(cfg->dst_addr_width, mdma->is_mpc8308))
- return -EINVAL;
- spin_lock_irqsave(&mchan->lock, flags);
- mchan->src_per_paddr = cfg->src_addr;
- mchan->src_tcd_nunits = cfg->src_maxburst;
- mchan->swidth = cfg->src_addr_width;
- mchan->dst_per_paddr = cfg->dst_addr;
- mchan->dst_tcd_nunits = cfg->dst_maxburst;
- mchan->dwidth = cfg->dst_addr_width;
-
- if (mchan->src_tcd_nunits == 0)
- mchan->src_tcd_nunits = 1;
- if (mchan->dst_tcd_nunits == 0)
- mchan->dst_tcd_nunits = 1;
- spin_unlock_irqrestore(&mchan->lock, flags);
- return 0;
- }
- static int mpc_dma_device_terminate_all(struct dma_chan *chan)
- {
- struct mpc_dma_chan *mchan = dma_chan_to_mpc_dma_chan(chan);
- struct mpc_dma *mdma = dma_chan_to_mpc_dma(chan);
- unsigned long flags;
-
- spin_lock_irqsave(&mchan->lock, flags);
- out_8(&mdma->regs->dmacerq, chan->chan_id);
- list_splice_tail_init(&mchan->prepared, &mchan->free);
- list_splice_tail_init(&mchan->queued, &mchan->free);
- list_splice_tail_init(&mchan->active, &mchan->free);
- spin_unlock_irqrestore(&mchan->lock, flags);
- return 0;
- }
- static int mpc_dma_probe(struct platform_device *op)
- {
- struct device_node *dn = op->dev.of_node;
- struct device *dev = &op->dev;
- struct dma_device *dma;
- struct mpc_dma *mdma;
- struct mpc_dma_chan *mchan;
- struct resource res;
- ulong regs_start, regs_size;
- int retval, i;
- u8 chancnt;
- mdma = devm_kzalloc(dev, sizeof(struct mpc_dma), GFP_KERNEL);
- if (!mdma) {
- retval = -ENOMEM;
- goto err;
- }
- mdma->irq = irq_of_parse_and_map(dn, 0);
- if (!mdma->irq) {
- dev_err(dev, "Error mapping IRQ!\n");
- retval = -EINVAL;
- goto err;
- }
- if (of_device_is_compatible(dn, "fsl,mpc8308-dma")) {
- mdma->is_mpc8308 = 1;
- mdma->irq2 = irq_of_parse_and_map(dn, 1);
- if (!mdma->irq2) {
- dev_err(dev, "Error mapping IRQ!\n");
- retval = -EINVAL;
- goto err_dispose1;
- }
- }
- retval = of_address_to_resource(dn, 0, &res);
- if (retval) {
- dev_err(dev, "Error parsing memory region!\n");
- goto err_dispose2;
- }
- regs_start = res.start;
- regs_size = resource_size(&res);
- if (!devm_request_mem_region(dev, regs_start, regs_size, DRV_NAME)) {
- dev_err(dev, "Error requesting memory region!\n");
- retval = -EBUSY;
- goto err_dispose2;
- }
- mdma->regs = devm_ioremap(dev, regs_start, regs_size);
- if (!mdma->regs) {
- dev_err(dev, "Error mapping memory region!\n");
- retval = -ENOMEM;
- goto err_dispose2;
- }
- mdma->tcd = (struct mpc_dma_tcd *)((u8 *)(mdma->regs)
- + MPC_DMA_TCD_OFFSET);
- retval = request_irq(mdma->irq, &mpc_dma_irq, 0, DRV_NAME, mdma);
- if (retval) {
- dev_err(dev, "Error requesting IRQ!\n");
- retval = -EINVAL;
- goto err_dispose2;
- }
- if (mdma->is_mpc8308) {
- retval = request_irq(mdma->irq2, &mpc_dma_irq, 0,
- DRV_NAME, mdma);
- if (retval) {
- dev_err(dev, "Error requesting IRQ2!\n");
- retval = -EINVAL;
- goto err_free1;
- }
- }
- spin_lock_init(&mdma->error_status_lock);
- dma = &mdma->dma;
- dma->dev = dev;
- dma->device_alloc_chan_resources = mpc_dma_alloc_chan_resources;
- dma->device_free_chan_resources = mpc_dma_free_chan_resources;
- dma->device_issue_pending = mpc_dma_issue_pending;
- dma->device_tx_status = mpc_dma_tx_status;
- dma->device_prep_dma_memcpy = mpc_dma_prep_memcpy;
- dma->device_prep_slave_sg = mpc_dma_prep_slave_sg;
- dma->device_config = mpc_dma_device_config;
- dma->device_terminate_all = mpc_dma_device_terminate_all;
- INIT_LIST_HEAD(&dma->channels);
- dma_cap_set(DMA_MEMCPY, dma->cap_mask);
- dma_cap_set(DMA_SLAVE, dma->cap_mask);
- if (mdma->is_mpc8308)
- chancnt = MPC8308_DMACHAN_MAX;
- else
- chancnt = MPC512x_DMACHAN_MAX;
- for (i = 0; i < chancnt; i++) {
- mchan = &mdma->channels[i];
- mchan->chan.device = dma;
- dma_cookie_init(&mchan->chan);
- INIT_LIST_HEAD(&mchan->free);
- INIT_LIST_HEAD(&mchan->prepared);
- INIT_LIST_HEAD(&mchan->queued);
- INIT_LIST_HEAD(&mchan->active);
- INIT_LIST_HEAD(&mchan->completed);
- spin_lock_init(&mchan->lock);
- list_add_tail(&mchan->chan.device_node, &dma->channels);
- }
- tasklet_init(&mdma->tasklet, mpc_dma_tasklet, (unsigned long)mdma);
-
- if (mdma->is_mpc8308) {
-
- out_be32(&mdma->regs->dmacr, MPC_DMA_DMACR_ERCA);
-
- out_be32(&mdma->regs->dmagpor, MPC_DMA_DMAGPOR_SNOOP_ENABLE);
-
- out_be32(&mdma->regs->dmaeeil, 0);
-
- out_be32(&mdma->regs->dmaintl, 0xFFFF);
- out_be32(&mdma->regs->dmaerrl, 0xFFFF);
- } else {
- out_be32(&mdma->regs->dmacr, MPC_DMA_DMACR_EDCG |
- MPC_DMA_DMACR_ERGA |
- MPC_DMA_DMACR_ERCA);
-
- out_be32(&mdma->regs->dmaerqh, 0);
- out_be32(&mdma->regs->dmaerql, 0);
-
- out_be32(&mdma->regs->dmaeeih, 0);
- out_be32(&mdma->regs->dmaeeil, 0);
-
- out_be32(&mdma->regs->dmainth, 0xFFFFFFFF);
- out_be32(&mdma->regs->dmaintl, 0xFFFFFFFF);
- out_be32(&mdma->regs->dmaerrh, 0xFFFFFFFF);
- out_be32(&mdma->regs->dmaerrl, 0xFFFFFFFF);
-
- out_be32(&mdma->regs->dmaihsa, 0);
- out_be32(&mdma->regs->dmailsa, 0);
- }
-
- dev_set_drvdata(dev, mdma);
- retval = dma_async_device_register(dma);
- if (retval)
- goto err_free2;
-
- if (dev->of_node) {
- retval = of_dma_controller_register(dev->of_node,
- of_dma_xlate_by_chan_id, mdma);
- if (retval)
- dev_warn(dev, "Could not register for OF lookup\n");
- }
- return 0;
- err_free2:
- if (mdma->is_mpc8308)
- free_irq(mdma->irq2, mdma);
- err_free1:
- free_irq(mdma->irq, mdma);
- err_dispose2:
- if (mdma->is_mpc8308)
- irq_dispose_mapping(mdma->irq2);
- err_dispose1:
- irq_dispose_mapping(mdma->irq);
- err:
- return retval;
- }
- static int mpc_dma_remove(struct platform_device *op)
- {
- struct device *dev = &op->dev;
- struct mpc_dma *mdma = dev_get_drvdata(dev);
- if (dev->of_node)
- of_dma_controller_free(dev->of_node);
- dma_async_device_unregister(&mdma->dma);
- if (mdma->is_mpc8308) {
- free_irq(mdma->irq2, mdma);
- irq_dispose_mapping(mdma->irq2);
- }
- free_irq(mdma->irq, mdma);
- irq_dispose_mapping(mdma->irq);
- tasklet_kill(&mdma->tasklet);
- return 0;
- }
- static const struct of_device_id mpc_dma_match[] = {
- { .compatible = "fsl,mpc5121-dma", },
- { .compatible = "fsl,mpc8308-dma", },
- {},
- };
- MODULE_DEVICE_TABLE(of, mpc_dma_match);
- static struct platform_driver mpc_dma_driver = {
- .probe = mpc_dma_probe,
- .remove = mpc_dma_remove,
- .driver = {
- .name = DRV_NAME,
- .of_match_table = mpc_dma_match,
- },
- };
- module_platform_driver(mpc_dma_driver);
- MODULE_LICENSE("GPL");
- MODULE_AUTHOR("Piotr Ziecik <kosmo@semihalf.com>");
|