omap-sham.c 54 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287
  1. /*
  2. * Cryptographic API.
  3. *
  4. * Support for OMAP SHA1/MD5 HW acceleration.
  5. *
  6. * Copyright (c) 2010 Nokia Corporation
  7. * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
  8. * Copyright (c) 2011 Texas Instruments Incorporated
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as published
  12. * by the Free Software Foundation.
  13. *
  14. * Some ideas are from old omap-sha1-md5.c driver.
  15. */
  16. #define pr_fmt(fmt) "%s: " fmt, __func__
  17. #include <linux/err.h>
  18. #include <linux/device.h>
  19. #include <linux/module.h>
  20. #include <linux/init.h>
  21. #include <linux/errno.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/kernel.h>
  24. #include <linux/irq.h>
  25. #include <linux/io.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/scatterlist.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/dmaengine.h>
  30. #include <linux/pm_runtime.h>
  31. #include <linux/of.h>
  32. #include <linux/of_device.h>
  33. #include <linux/of_address.h>
  34. #include <linux/of_irq.h>
  35. #include <linux/delay.h>
  36. #include <linux/crypto.h>
  37. #include <linux/cryptohash.h>
  38. #include <crypto/scatterwalk.h>
  39. #include <crypto/algapi.h>
  40. #include <crypto/sha.h>
  41. #include <crypto/hash.h>
  42. #include <crypto/internal/hash.h>
  43. #define MD5_DIGEST_SIZE 16
  44. #define SHA_REG_IDIGEST(dd, x) ((dd)->pdata->idigest_ofs + ((x)*0x04))
  45. #define SHA_REG_DIN(dd, x) ((dd)->pdata->din_ofs + ((x) * 0x04))
  46. #define SHA_REG_DIGCNT(dd) ((dd)->pdata->digcnt_ofs)
  47. #define SHA_REG_ODIGEST(dd, x) ((dd)->pdata->odigest_ofs + (x * 0x04))
  48. #define SHA_REG_CTRL 0x18
  49. #define SHA_REG_CTRL_LENGTH (0xFFFFFFFF << 5)
  50. #define SHA_REG_CTRL_CLOSE_HASH (1 << 4)
  51. #define SHA_REG_CTRL_ALGO_CONST (1 << 3)
  52. #define SHA_REG_CTRL_ALGO (1 << 2)
  53. #define SHA_REG_CTRL_INPUT_READY (1 << 1)
  54. #define SHA_REG_CTRL_OUTPUT_READY (1 << 0)
  55. #define SHA_REG_REV(dd) ((dd)->pdata->rev_ofs)
  56. #define SHA_REG_MASK(dd) ((dd)->pdata->mask_ofs)
  57. #define SHA_REG_MASK_DMA_EN (1 << 3)
  58. #define SHA_REG_MASK_IT_EN (1 << 2)
  59. #define SHA_REG_MASK_SOFTRESET (1 << 1)
  60. #define SHA_REG_AUTOIDLE (1 << 0)
  61. #define SHA_REG_SYSSTATUS(dd) ((dd)->pdata->sysstatus_ofs)
  62. #define SHA_REG_SYSSTATUS_RESETDONE (1 << 0)
  63. #define SHA_REG_MODE(dd) ((dd)->pdata->mode_ofs)
  64. #define SHA_REG_MODE_HMAC_OUTER_HASH (1 << 7)
  65. #define SHA_REG_MODE_HMAC_KEY_PROC (1 << 5)
  66. #define SHA_REG_MODE_CLOSE_HASH (1 << 4)
  67. #define SHA_REG_MODE_ALGO_CONSTANT (1 << 3)
  68. #define SHA_REG_MODE_ALGO_MASK (7 << 0)
  69. #define SHA_REG_MODE_ALGO_MD5_128 (0 << 1)
  70. #define SHA_REG_MODE_ALGO_SHA1_160 (1 << 1)
  71. #define SHA_REG_MODE_ALGO_SHA2_224 (2 << 1)
  72. #define SHA_REG_MODE_ALGO_SHA2_256 (3 << 1)
  73. #define SHA_REG_MODE_ALGO_SHA2_384 (1 << 0)
  74. #define SHA_REG_MODE_ALGO_SHA2_512 (3 << 0)
  75. #define SHA_REG_LENGTH(dd) ((dd)->pdata->length_ofs)
  76. #define SHA_REG_IRQSTATUS 0x118
  77. #define SHA_REG_IRQSTATUS_CTX_RDY (1 << 3)
  78. #define SHA_REG_IRQSTATUS_PARTHASH_RDY (1 << 2)
  79. #define SHA_REG_IRQSTATUS_INPUT_RDY (1 << 1)
  80. #define SHA_REG_IRQSTATUS_OUTPUT_RDY (1 << 0)
  81. #define SHA_REG_IRQENA 0x11C
  82. #define SHA_REG_IRQENA_CTX_RDY (1 << 3)
  83. #define SHA_REG_IRQENA_PARTHASH_RDY (1 << 2)
  84. #define SHA_REG_IRQENA_INPUT_RDY (1 << 1)
  85. #define SHA_REG_IRQENA_OUTPUT_RDY (1 << 0)
  86. #define DEFAULT_TIMEOUT_INTERVAL HZ
  87. #define DEFAULT_AUTOSUSPEND_DELAY 1000
  88. /* mostly device flags */
  89. #define FLAGS_BUSY 0
  90. #define FLAGS_FINAL 1
  91. #define FLAGS_DMA_ACTIVE 2
  92. #define FLAGS_OUTPUT_READY 3
  93. #define FLAGS_INIT 4
  94. #define FLAGS_CPU 5
  95. #define FLAGS_DMA_READY 6
  96. #define FLAGS_AUTO_XOR 7
  97. #define FLAGS_BE32_SHA1 8
  98. #define FLAGS_SGS_COPIED 9
  99. #define FLAGS_SGS_ALLOCED 10
  100. /* context flags */
  101. #define FLAGS_FINUP 16
  102. #define FLAGS_MODE_SHIFT 18
  103. #define FLAGS_MODE_MASK (SHA_REG_MODE_ALGO_MASK << FLAGS_MODE_SHIFT)
  104. #define FLAGS_MODE_MD5 (SHA_REG_MODE_ALGO_MD5_128 << FLAGS_MODE_SHIFT)
  105. #define FLAGS_MODE_SHA1 (SHA_REG_MODE_ALGO_SHA1_160 << FLAGS_MODE_SHIFT)
  106. #define FLAGS_MODE_SHA224 (SHA_REG_MODE_ALGO_SHA2_224 << FLAGS_MODE_SHIFT)
  107. #define FLAGS_MODE_SHA256 (SHA_REG_MODE_ALGO_SHA2_256 << FLAGS_MODE_SHIFT)
  108. #define FLAGS_MODE_SHA384 (SHA_REG_MODE_ALGO_SHA2_384 << FLAGS_MODE_SHIFT)
  109. #define FLAGS_MODE_SHA512 (SHA_REG_MODE_ALGO_SHA2_512 << FLAGS_MODE_SHIFT)
  110. #define FLAGS_HMAC 21
  111. #define FLAGS_ERROR 22
  112. #define OP_UPDATE 1
  113. #define OP_FINAL 2
  114. #define OMAP_ALIGN_MASK (sizeof(u32)-1)
  115. #define OMAP_ALIGNED __attribute__((aligned(sizeof(u32))))
  116. #define BUFLEN SHA512_BLOCK_SIZE
  117. #define OMAP_SHA_DMA_THRESHOLD 256
  118. struct omap_sham_dev;
  119. struct omap_sham_reqctx {
  120. struct omap_sham_dev *dd;
  121. unsigned long flags;
  122. unsigned long op;
  123. u8 digest[SHA512_DIGEST_SIZE] OMAP_ALIGNED;
  124. size_t digcnt;
  125. size_t bufcnt;
  126. size_t buflen;
  127. /* walk state */
  128. struct scatterlist *sg;
  129. struct scatterlist sgl[2];
  130. int offset; /* offset in current sg */
  131. int sg_len;
  132. unsigned int total; /* total request */
  133. u8 buffer[0] OMAP_ALIGNED;
  134. };
  135. struct omap_sham_hmac_ctx {
  136. struct crypto_shash *shash;
  137. u8 ipad[SHA512_BLOCK_SIZE] OMAP_ALIGNED;
  138. u8 opad[SHA512_BLOCK_SIZE] OMAP_ALIGNED;
  139. };
  140. struct omap_sham_ctx {
  141. struct omap_sham_dev *dd;
  142. unsigned long flags;
  143. /* fallback stuff */
  144. struct crypto_shash *fallback;
  145. struct omap_sham_hmac_ctx base[0];
  146. };
  147. #define OMAP_SHAM_QUEUE_LENGTH 10
  148. struct omap_sham_algs_info {
  149. struct ahash_alg *algs_list;
  150. unsigned int size;
  151. unsigned int registered;
  152. };
  153. struct omap_sham_pdata {
  154. struct omap_sham_algs_info *algs_info;
  155. unsigned int algs_info_size;
  156. unsigned long flags;
  157. int digest_size;
  158. void (*copy_hash)(struct ahash_request *req, int out);
  159. void (*write_ctrl)(struct omap_sham_dev *dd, size_t length,
  160. int final, int dma);
  161. void (*trigger)(struct omap_sham_dev *dd, size_t length);
  162. int (*poll_irq)(struct omap_sham_dev *dd);
  163. irqreturn_t (*intr_hdlr)(int irq, void *dev_id);
  164. u32 odigest_ofs;
  165. u32 idigest_ofs;
  166. u32 din_ofs;
  167. u32 digcnt_ofs;
  168. u32 rev_ofs;
  169. u32 mask_ofs;
  170. u32 sysstatus_ofs;
  171. u32 mode_ofs;
  172. u32 length_ofs;
  173. u32 major_mask;
  174. u32 major_shift;
  175. u32 minor_mask;
  176. u32 minor_shift;
  177. };
  178. struct omap_sham_dev {
  179. struct list_head list;
  180. unsigned long phys_base;
  181. struct device *dev;
  182. void __iomem *io_base;
  183. int irq;
  184. spinlock_t lock;
  185. int err;
  186. struct dma_chan *dma_lch;
  187. struct tasklet_struct done_task;
  188. u8 polling_mode;
  189. u8 xmit_buf[BUFLEN];
  190. unsigned long flags;
  191. int fallback_sz;
  192. struct crypto_queue queue;
  193. struct ahash_request *req;
  194. const struct omap_sham_pdata *pdata;
  195. };
  196. struct omap_sham_drv {
  197. struct list_head dev_list;
  198. spinlock_t lock;
  199. unsigned long flags;
  200. };
  201. static struct omap_sham_drv sham = {
  202. .dev_list = LIST_HEAD_INIT(sham.dev_list),
  203. .lock = __SPIN_LOCK_UNLOCKED(sham.lock),
  204. };
  205. static inline u32 omap_sham_read(struct omap_sham_dev *dd, u32 offset)
  206. {
  207. return __raw_readl(dd->io_base + offset);
  208. }
  209. static inline void omap_sham_write(struct omap_sham_dev *dd,
  210. u32 offset, u32 value)
  211. {
  212. __raw_writel(value, dd->io_base + offset);
  213. }
  214. static inline void omap_sham_write_mask(struct omap_sham_dev *dd, u32 address,
  215. u32 value, u32 mask)
  216. {
  217. u32 val;
  218. val = omap_sham_read(dd, address);
  219. val &= ~mask;
  220. val |= value;
  221. omap_sham_write(dd, address, val);
  222. }
  223. static inline int omap_sham_wait(struct omap_sham_dev *dd, u32 offset, u32 bit)
  224. {
  225. unsigned long timeout = jiffies + DEFAULT_TIMEOUT_INTERVAL;
  226. while (!(omap_sham_read(dd, offset) & bit)) {
  227. if (time_is_before_jiffies(timeout))
  228. return -ETIMEDOUT;
  229. }
  230. return 0;
  231. }
  232. static void omap_sham_copy_hash_omap2(struct ahash_request *req, int out)
  233. {
  234. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  235. struct omap_sham_dev *dd = ctx->dd;
  236. u32 *hash = (u32 *)ctx->digest;
  237. int i;
  238. for (i = 0; i < dd->pdata->digest_size / sizeof(u32); i++) {
  239. if (out)
  240. hash[i] = omap_sham_read(dd, SHA_REG_IDIGEST(dd, i));
  241. else
  242. omap_sham_write(dd, SHA_REG_IDIGEST(dd, i), hash[i]);
  243. }
  244. }
  245. static void omap_sham_copy_hash_omap4(struct ahash_request *req, int out)
  246. {
  247. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  248. struct omap_sham_dev *dd = ctx->dd;
  249. int i;
  250. if (ctx->flags & BIT(FLAGS_HMAC)) {
  251. struct crypto_ahash *tfm = crypto_ahash_reqtfm(dd->req);
  252. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  253. struct omap_sham_hmac_ctx *bctx = tctx->base;
  254. u32 *opad = (u32 *)bctx->opad;
  255. for (i = 0; i < dd->pdata->digest_size / sizeof(u32); i++) {
  256. if (out)
  257. opad[i] = omap_sham_read(dd,
  258. SHA_REG_ODIGEST(dd, i));
  259. else
  260. omap_sham_write(dd, SHA_REG_ODIGEST(dd, i),
  261. opad[i]);
  262. }
  263. }
  264. omap_sham_copy_hash_omap2(req, out);
  265. }
  266. static void omap_sham_copy_ready_hash(struct ahash_request *req)
  267. {
  268. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  269. u32 *in = (u32 *)ctx->digest;
  270. u32 *hash = (u32 *)req->result;
  271. int i, d, big_endian = 0;
  272. if (!hash)
  273. return;
  274. switch (ctx->flags & FLAGS_MODE_MASK) {
  275. case FLAGS_MODE_MD5:
  276. d = MD5_DIGEST_SIZE / sizeof(u32);
  277. break;
  278. case FLAGS_MODE_SHA1:
  279. /* OMAP2 SHA1 is big endian */
  280. if (test_bit(FLAGS_BE32_SHA1, &ctx->dd->flags))
  281. big_endian = 1;
  282. d = SHA1_DIGEST_SIZE / sizeof(u32);
  283. break;
  284. case FLAGS_MODE_SHA224:
  285. d = SHA224_DIGEST_SIZE / sizeof(u32);
  286. break;
  287. case FLAGS_MODE_SHA256:
  288. d = SHA256_DIGEST_SIZE / sizeof(u32);
  289. break;
  290. case FLAGS_MODE_SHA384:
  291. d = SHA384_DIGEST_SIZE / sizeof(u32);
  292. break;
  293. case FLAGS_MODE_SHA512:
  294. d = SHA512_DIGEST_SIZE / sizeof(u32);
  295. break;
  296. default:
  297. d = 0;
  298. }
  299. if (big_endian)
  300. for (i = 0; i < d; i++)
  301. hash[i] = be32_to_cpu(in[i]);
  302. else
  303. for (i = 0; i < d; i++)
  304. hash[i] = le32_to_cpu(in[i]);
  305. }
  306. static int omap_sham_hw_init(struct omap_sham_dev *dd)
  307. {
  308. int err;
  309. err = pm_runtime_get_sync(dd->dev);
  310. if (err < 0) {
  311. dev_err(dd->dev, "failed to get sync: %d\n", err);
  312. return err;
  313. }
  314. if (!test_bit(FLAGS_INIT, &dd->flags)) {
  315. set_bit(FLAGS_INIT, &dd->flags);
  316. dd->err = 0;
  317. }
  318. return 0;
  319. }
  320. static void omap_sham_write_ctrl_omap2(struct omap_sham_dev *dd, size_t length,
  321. int final, int dma)
  322. {
  323. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  324. u32 val = length << 5, mask;
  325. if (likely(ctx->digcnt))
  326. omap_sham_write(dd, SHA_REG_DIGCNT(dd), ctx->digcnt);
  327. omap_sham_write_mask(dd, SHA_REG_MASK(dd),
  328. SHA_REG_MASK_IT_EN | (dma ? SHA_REG_MASK_DMA_EN : 0),
  329. SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
  330. /*
  331. * Setting ALGO_CONST only for the first iteration
  332. * and CLOSE_HASH only for the last one.
  333. */
  334. if ((ctx->flags & FLAGS_MODE_MASK) == FLAGS_MODE_SHA1)
  335. val |= SHA_REG_CTRL_ALGO;
  336. if (!ctx->digcnt)
  337. val |= SHA_REG_CTRL_ALGO_CONST;
  338. if (final)
  339. val |= SHA_REG_CTRL_CLOSE_HASH;
  340. mask = SHA_REG_CTRL_ALGO_CONST | SHA_REG_CTRL_CLOSE_HASH |
  341. SHA_REG_CTRL_ALGO | SHA_REG_CTRL_LENGTH;
  342. omap_sham_write_mask(dd, SHA_REG_CTRL, val, mask);
  343. }
  344. static void omap_sham_trigger_omap2(struct omap_sham_dev *dd, size_t length)
  345. {
  346. }
  347. static int omap_sham_poll_irq_omap2(struct omap_sham_dev *dd)
  348. {
  349. return omap_sham_wait(dd, SHA_REG_CTRL, SHA_REG_CTRL_INPUT_READY);
  350. }
  351. static int get_block_size(struct omap_sham_reqctx *ctx)
  352. {
  353. int d;
  354. switch (ctx->flags & FLAGS_MODE_MASK) {
  355. case FLAGS_MODE_MD5:
  356. case FLAGS_MODE_SHA1:
  357. d = SHA1_BLOCK_SIZE;
  358. break;
  359. case FLAGS_MODE_SHA224:
  360. case FLAGS_MODE_SHA256:
  361. d = SHA256_BLOCK_SIZE;
  362. break;
  363. case FLAGS_MODE_SHA384:
  364. case FLAGS_MODE_SHA512:
  365. d = SHA512_BLOCK_SIZE;
  366. break;
  367. default:
  368. d = 0;
  369. }
  370. return d;
  371. }
  372. static void omap_sham_write_n(struct omap_sham_dev *dd, u32 offset,
  373. u32 *value, int count)
  374. {
  375. for (; count--; value++, offset += 4)
  376. omap_sham_write(dd, offset, *value);
  377. }
  378. static void omap_sham_write_ctrl_omap4(struct omap_sham_dev *dd, size_t length,
  379. int final, int dma)
  380. {
  381. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  382. u32 val, mask;
  383. /*
  384. * Setting ALGO_CONST only for the first iteration and
  385. * CLOSE_HASH only for the last one. Note that flags mode bits
  386. * correspond to algorithm encoding in mode register.
  387. */
  388. val = (ctx->flags & FLAGS_MODE_MASK) >> (FLAGS_MODE_SHIFT);
  389. if (!ctx->digcnt) {
  390. struct crypto_ahash *tfm = crypto_ahash_reqtfm(dd->req);
  391. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  392. struct omap_sham_hmac_ctx *bctx = tctx->base;
  393. int bs, nr_dr;
  394. val |= SHA_REG_MODE_ALGO_CONSTANT;
  395. if (ctx->flags & BIT(FLAGS_HMAC)) {
  396. bs = get_block_size(ctx);
  397. nr_dr = bs / (2 * sizeof(u32));
  398. val |= SHA_REG_MODE_HMAC_KEY_PROC;
  399. omap_sham_write_n(dd, SHA_REG_ODIGEST(dd, 0),
  400. (u32 *)bctx->ipad, nr_dr);
  401. omap_sham_write_n(dd, SHA_REG_IDIGEST(dd, 0),
  402. (u32 *)bctx->ipad + nr_dr, nr_dr);
  403. ctx->digcnt += bs;
  404. }
  405. }
  406. if (final) {
  407. val |= SHA_REG_MODE_CLOSE_HASH;
  408. if (ctx->flags & BIT(FLAGS_HMAC))
  409. val |= SHA_REG_MODE_HMAC_OUTER_HASH;
  410. }
  411. mask = SHA_REG_MODE_ALGO_CONSTANT | SHA_REG_MODE_CLOSE_HASH |
  412. SHA_REG_MODE_ALGO_MASK | SHA_REG_MODE_HMAC_OUTER_HASH |
  413. SHA_REG_MODE_HMAC_KEY_PROC;
  414. dev_dbg(dd->dev, "ctrl: %08x, flags: %08lx\n", val, ctx->flags);
  415. omap_sham_write_mask(dd, SHA_REG_MODE(dd), val, mask);
  416. omap_sham_write(dd, SHA_REG_IRQENA, SHA_REG_IRQENA_OUTPUT_RDY);
  417. omap_sham_write_mask(dd, SHA_REG_MASK(dd),
  418. SHA_REG_MASK_IT_EN |
  419. (dma ? SHA_REG_MASK_DMA_EN : 0),
  420. SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
  421. }
  422. static void omap_sham_trigger_omap4(struct omap_sham_dev *dd, size_t length)
  423. {
  424. omap_sham_write(dd, SHA_REG_LENGTH(dd), length);
  425. }
  426. static int omap_sham_poll_irq_omap4(struct omap_sham_dev *dd)
  427. {
  428. return omap_sham_wait(dd, SHA_REG_IRQSTATUS,
  429. SHA_REG_IRQSTATUS_INPUT_RDY);
  430. }
  431. static int omap_sham_xmit_cpu(struct omap_sham_dev *dd, size_t length,
  432. int final)
  433. {
  434. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  435. int count, len32, bs32, offset = 0;
  436. const u32 *buffer;
  437. int mlen;
  438. struct sg_mapping_iter mi;
  439. dev_dbg(dd->dev, "xmit_cpu: digcnt: %d, length: %d, final: %d\n",
  440. ctx->digcnt, length, final);
  441. dd->pdata->write_ctrl(dd, length, final, 0);
  442. dd->pdata->trigger(dd, length);
  443. /* should be non-zero before next lines to disable clocks later */
  444. ctx->digcnt += length;
  445. ctx->total -= length;
  446. if (final)
  447. set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
  448. set_bit(FLAGS_CPU, &dd->flags);
  449. len32 = DIV_ROUND_UP(length, sizeof(u32));
  450. bs32 = get_block_size(ctx) / sizeof(u32);
  451. sg_miter_start(&mi, ctx->sg, ctx->sg_len,
  452. SG_MITER_FROM_SG | SG_MITER_ATOMIC);
  453. mlen = 0;
  454. while (len32) {
  455. if (dd->pdata->poll_irq(dd))
  456. return -ETIMEDOUT;
  457. for (count = 0; count < min(len32, bs32); count++, offset++) {
  458. if (!mlen) {
  459. sg_miter_next(&mi);
  460. mlen = mi.length;
  461. if (!mlen) {
  462. pr_err("sg miter failure.\n");
  463. return -EINVAL;
  464. }
  465. offset = 0;
  466. buffer = mi.addr;
  467. }
  468. omap_sham_write(dd, SHA_REG_DIN(dd, count),
  469. buffer[offset]);
  470. mlen -= 4;
  471. }
  472. len32 -= min(len32, bs32);
  473. }
  474. sg_miter_stop(&mi);
  475. return -EINPROGRESS;
  476. }
  477. static void omap_sham_dma_callback(void *param)
  478. {
  479. struct omap_sham_dev *dd = param;
  480. set_bit(FLAGS_DMA_READY, &dd->flags);
  481. tasklet_schedule(&dd->done_task);
  482. }
  483. static int omap_sham_xmit_dma(struct omap_sham_dev *dd, size_t length,
  484. int final)
  485. {
  486. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  487. struct dma_async_tx_descriptor *tx;
  488. struct dma_slave_config cfg;
  489. int ret;
  490. dev_dbg(dd->dev, "xmit_dma: digcnt: %d, length: %d, final: %d\n",
  491. ctx->digcnt, length, final);
  492. if (!dma_map_sg(dd->dev, ctx->sg, ctx->sg_len, DMA_TO_DEVICE)) {
  493. dev_err(dd->dev, "dma_map_sg error\n");
  494. return -EINVAL;
  495. }
  496. memset(&cfg, 0, sizeof(cfg));
  497. cfg.dst_addr = dd->phys_base + SHA_REG_DIN(dd, 0);
  498. cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  499. cfg.dst_maxburst = get_block_size(ctx) / DMA_SLAVE_BUSWIDTH_4_BYTES;
  500. ret = dmaengine_slave_config(dd->dma_lch, &cfg);
  501. if (ret) {
  502. pr_err("omap-sham: can't configure dmaengine slave: %d\n", ret);
  503. return ret;
  504. }
  505. tx = dmaengine_prep_slave_sg(dd->dma_lch, ctx->sg, ctx->sg_len,
  506. DMA_MEM_TO_DEV,
  507. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  508. if (!tx) {
  509. dev_err(dd->dev, "prep_slave_sg failed\n");
  510. return -EINVAL;
  511. }
  512. tx->callback = omap_sham_dma_callback;
  513. tx->callback_param = dd;
  514. dd->pdata->write_ctrl(dd, length, final, 1);
  515. ctx->digcnt += length;
  516. ctx->total -= length;
  517. if (final)
  518. set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
  519. set_bit(FLAGS_DMA_ACTIVE, &dd->flags);
  520. dmaengine_submit(tx);
  521. dma_async_issue_pending(dd->dma_lch);
  522. dd->pdata->trigger(dd, length);
  523. return -EINPROGRESS;
  524. }
  525. static int omap_sham_copy_sg_lists(struct omap_sham_reqctx *ctx,
  526. struct scatterlist *sg, int bs, int new_len)
  527. {
  528. int n = sg_nents(sg);
  529. struct scatterlist *tmp;
  530. int offset = ctx->offset;
  531. if (ctx->bufcnt)
  532. n++;
  533. ctx->sg = kmalloc_array(n, sizeof(*sg), GFP_KERNEL);
  534. if (!ctx->sg)
  535. return -ENOMEM;
  536. sg_init_table(ctx->sg, n);
  537. tmp = ctx->sg;
  538. ctx->sg_len = 0;
  539. if (ctx->bufcnt) {
  540. sg_set_buf(tmp, ctx->dd->xmit_buf, ctx->bufcnt);
  541. tmp = sg_next(tmp);
  542. ctx->sg_len++;
  543. }
  544. while (sg && new_len) {
  545. int len = sg->length - offset;
  546. if (offset) {
  547. offset -= sg->length;
  548. if (offset < 0)
  549. offset = 0;
  550. }
  551. if (new_len < len)
  552. len = new_len;
  553. if (len > 0) {
  554. new_len -= len;
  555. sg_set_page(tmp, sg_page(sg), len, sg->offset);
  556. if (new_len <= 0)
  557. sg_mark_end(tmp);
  558. tmp = sg_next(tmp);
  559. ctx->sg_len++;
  560. }
  561. sg = sg_next(sg);
  562. }
  563. set_bit(FLAGS_SGS_ALLOCED, &ctx->dd->flags);
  564. ctx->bufcnt = 0;
  565. return 0;
  566. }
  567. static int omap_sham_copy_sgs(struct omap_sham_reqctx *ctx,
  568. struct scatterlist *sg, int bs, int new_len)
  569. {
  570. int pages;
  571. void *buf;
  572. int len;
  573. len = new_len + ctx->bufcnt;
  574. pages = get_order(ctx->total);
  575. buf = (void *)__get_free_pages(GFP_ATOMIC, pages);
  576. if (!buf) {
  577. pr_err("Couldn't allocate pages for unaligned cases.\n");
  578. return -ENOMEM;
  579. }
  580. if (ctx->bufcnt)
  581. memcpy(buf, ctx->dd->xmit_buf, ctx->bufcnt);
  582. scatterwalk_map_and_copy(buf + ctx->bufcnt, sg, ctx->offset,
  583. ctx->total - ctx->bufcnt, 0);
  584. sg_init_table(ctx->sgl, 1);
  585. sg_set_buf(ctx->sgl, buf, len);
  586. ctx->sg = ctx->sgl;
  587. set_bit(FLAGS_SGS_COPIED, &ctx->dd->flags);
  588. ctx->sg_len = 1;
  589. ctx->bufcnt = 0;
  590. ctx->offset = 0;
  591. return 0;
  592. }
  593. static int omap_sham_align_sgs(struct scatterlist *sg,
  594. int nbytes, int bs, bool final,
  595. struct omap_sham_reqctx *rctx)
  596. {
  597. int n = 0;
  598. bool aligned = true;
  599. bool list_ok = true;
  600. struct scatterlist *sg_tmp = sg;
  601. int new_len;
  602. int offset = rctx->offset;
  603. if (!sg || !sg->length || !nbytes)
  604. return 0;
  605. new_len = nbytes;
  606. if (offset)
  607. list_ok = false;
  608. if (final)
  609. new_len = DIV_ROUND_UP(new_len, bs) * bs;
  610. else
  611. new_len = (new_len - 1) / bs * bs;
  612. if (nbytes != new_len)
  613. list_ok = false;
  614. while (nbytes > 0 && sg_tmp) {
  615. n++;
  616. #ifdef CONFIG_ZONE_DMA
  617. if (page_zonenum(sg_page(sg_tmp)) != ZONE_DMA) {
  618. aligned = false;
  619. break;
  620. }
  621. #endif
  622. if (offset < sg_tmp->length) {
  623. if (!IS_ALIGNED(offset + sg_tmp->offset, 4)) {
  624. aligned = false;
  625. break;
  626. }
  627. if (!IS_ALIGNED(sg_tmp->length - offset, bs)) {
  628. aligned = false;
  629. break;
  630. }
  631. }
  632. if (offset) {
  633. offset -= sg_tmp->length;
  634. if (offset < 0) {
  635. nbytes += offset;
  636. offset = 0;
  637. }
  638. } else {
  639. nbytes -= sg_tmp->length;
  640. }
  641. sg_tmp = sg_next(sg_tmp);
  642. if (nbytes < 0) {
  643. list_ok = false;
  644. break;
  645. }
  646. }
  647. if (!aligned)
  648. return omap_sham_copy_sgs(rctx, sg, bs, new_len);
  649. else if (!list_ok)
  650. return omap_sham_copy_sg_lists(rctx, sg, bs, new_len);
  651. rctx->sg_len = n;
  652. rctx->sg = sg;
  653. return 0;
  654. }
  655. static int omap_sham_prepare_request(struct ahash_request *req, bool update)
  656. {
  657. struct omap_sham_reqctx *rctx = ahash_request_ctx(req);
  658. int bs;
  659. int ret;
  660. int nbytes;
  661. bool final = rctx->flags & BIT(FLAGS_FINUP);
  662. int xmit_len, hash_later;
  663. if (!req)
  664. return 0;
  665. bs = get_block_size(rctx);
  666. if (update)
  667. nbytes = req->nbytes;
  668. else
  669. nbytes = 0;
  670. rctx->total = nbytes + rctx->bufcnt;
  671. if (!rctx->total)
  672. return 0;
  673. if (nbytes && (!IS_ALIGNED(rctx->bufcnt, bs))) {
  674. int len = bs - rctx->bufcnt % bs;
  675. if (len > nbytes)
  676. len = nbytes;
  677. scatterwalk_map_and_copy(rctx->buffer + rctx->bufcnt, req->src,
  678. 0, len, 0);
  679. rctx->bufcnt += len;
  680. nbytes -= len;
  681. rctx->offset = len;
  682. }
  683. if (rctx->bufcnt)
  684. memcpy(rctx->dd->xmit_buf, rctx->buffer, rctx->bufcnt);
  685. ret = omap_sham_align_sgs(req->src, nbytes, bs, final, rctx);
  686. if (ret)
  687. return ret;
  688. xmit_len = rctx->total;
  689. if (!IS_ALIGNED(xmit_len, bs)) {
  690. if (final)
  691. xmit_len = DIV_ROUND_UP(xmit_len, bs) * bs;
  692. else
  693. xmit_len = xmit_len / bs * bs;
  694. } else if (!final) {
  695. xmit_len -= bs;
  696. }
  697. hash_later = rctx->total - xmit_len;
  698. if (hash_later < 0)
  699. hash_later = 0;
  700. if (rctx->bufcnt && nbytes) {
  701. /* have data from previous operation and current */
  702. sg_init_table(rctx->sgl, 2);
  703. sg_set_buf(rctx->sgl, rctx->dd->xmit_buf, rctx->bufcnt);
  704. sg_chain(rctx->sgl, 2, req->src);
  705. rctx->sg = rctx->sgl;
  706. rctx->sg_len++;
  707. } else if (rctx->bufcnt) {
  708. /* have buffered data only */
  709. sg_init_table(rctx->sgl, 1);
  710. sg_set_buf(rctx->sgl, rctx->dd->xmit_buf, xmit_len);
  711. rctx->sg = rctx->sgl;
  712. rctx->sg_len = 1;
  713. }
  714. if (hash_later) {
  715. int offset = 0;
  716. if (hash_later > req->nbytes) {
  717. memcpy(rctx->buffer, rctx->buffer + xmit_len,
  718. hash_later - req->nbytes);
  719. offset = hash_later - req->nbytes;
  720. }
  721. if (req->nbytes) {
  722. scatterwalk_map_and_copy(rctx->buffer + offset,
  723. req->src,
  724. offset + req->nbytes -
  725. hash_later, hash_later, 0);
  726. }
  727. rctx->bufcnt = hash_later;
  728. } else {
  729. rctx->bufcnt = 0;
  730. }
  731. if (!final)
  732. rctx->total = xmit_len;
  733. return 0;
  734. }
  735. static int omap_sham_update_dma_stop(struct omap_sham_dev *dd)
  736. {
  737. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  738. dma_unmap_sg(dd->dev, ctx->sg, ctx->sg_len, DMA_TO_DEVICE);
  739. clear_bit(FLAGS_DMA_ACTIVE, &dd->flags);
  740. return 0;
  741. }
  742. static int omap_sham_init(struct ahash_request *req)
  743. {
  744. struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
  745. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  746. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  747. struct omap_sham_dev *dd = NULL, *tmp;
  748. int bs = 0;
  749. spin_lock_bh(&sham.lock);
  750. if (!tctx->dd) {
  751. list_for_each_entry(tmp, &sham.dev_list, list) {
  752. dd = tmp;
  753. break;
  754. }
  755. tctx->dd = dd;
  756. } else {
  757. dd = tctx->dd;
  758. }
  759. spin_unlock_bh(&sham.lock);
  760. ctx->dd = dd;
  761. ctx->flags = 0;
  762. dev_dbg(dd->dev, "init: digest size: %d\n",
  763. crypto_ahash_digestsize(tfm));
  764. switch (crypto_ahash_digestsize(tfm)) {
  765. case MD5_DIGEST_SIZE:
  766. ctx->flags |= FLAGS_MODE_MD5;
  767. bs = SHA1_BLOCK_SIZE;
  768. break;
  769. case SHA1_DIGEST_SIZE:
  770. ctx->flags |= FLAGS_MODE_SHA1;
  771. bs = SHA1_BLOCK_SIZE;
  772. break;
  773. case SHA224_DIGEST_SIZE:
  774. ctx->flags |= FLAGS_MODE_SHA224;
  775. bs = SHA224_BLOCK_SIZE;
  776. break;
  777. case SHA256_DIGEST_SIZE:
  778. ctx->flags |= FLAGS_MODE_SHA256;
  779. bs = SHA256_BLOCK_SIZE;
  780. break;
  781. case SHA384_DIGEST_SIZE:
  782. ctx->flags |= FLAGS_MODE_SHA384;
  783. bs = SHA384_BLOCK_SIZE;
  784. break;
  785. case SHA512_DIGEST_SIZE:
  786. ctx->flags |= FLAGS_MODE_SHA512;
  787. bs = SHA512_BLOCK_SIZE;
  788. break;
  789. }
  790. ctx->bufcnt = 0;
  791. ctx->digcnt = 0;
  792. ctx->total = 0;
  793. ctx->offset = 0;
  794. ctx->buflen = BUFLEN;
  795. if (tctx->flags & BIT(FLAGS_HMAC)) {
  796. if (!test_bit(FLAGS_AUTO_XOR, &dd->flags)) {
  797. struct omap_sham_hmac_ctx *bctx = tctx->base;
  798. memcpy(ctx->buffer, bctx->ipad, bs);
  799. ctx->bufcnt = bs;
  800. }
  801. ctx->flags |= BIT(FLAGS_HMAC);
  802. }
  803. return 0;
  804. }
  805. static int omap_sham_update_req(struct omap_sham_dev *dd)
  806. {
  807. struct ahash_request *req = dd->req;
  808. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  809. int err;
  810. bool final = ctx->flags & BIT(FLAGS_FINUP);
  811. dev_dbg(dd->dev, "update_req: total: %u, digcnt: %d, finup: %d\n",
  812. ctx->total, ctx->digcnt, (ctx->flags & BIT(FLAGS_FINUP)) != 0);
  813. if (ctx->total < get_block_size(ctx) ||
  814. ctx->total < dd->fallback_sz)
  815. ctx->flags |= BIT(FLAGS_CPU);
  816. if (ctx->flags & BIT(FLAGS_CPU))
  817. err = omap_sham_xmit_cpu(dd, ctx->total, final);
  818. else
  819. err = omap_sham_xmit_dma(dd, ctx->total, final);
  820. /* wait for dma completion before can take more data */
  821. dev_dbg(dd->dev, "update: err: %d, digcnt: %d\n", err, ctx->digcnt);
  822. return err;
  823. }
  824. static int omap_sham_final_req(struct omap_sham_dev *dd)
  825. {
  826. struct ahash_request *req = dd->req;
  827. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  828. int err = 0, use_dma = 1;
  829. if ((ctx->total <= get_block_size(ctx)) || dd->polling_mode)
  830. /*
  831. * faster to handle last block with cpu or
  832. * use cpu when dma is not present.
  833. */
  834. use_dma = 0;
  835. if (use_dma)
  836. err = omap_sham_xmit_dma(dd, ctx->total, 1);
  837. else
  838. err = omap_sham_xmit_cpu(dd, ctx->total, 1);
  839. ctx->bufcnt = 0;
  840. dev_dbg(dd->dev, "final_req: err: %d\n", err);
  841. return err;
  842. }
  843. static int omap_sham_finish_hmac(struct ahash_request *req)
  844. {
  845. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  846. struct omap_sham_hmac_ctx *bctx = tctx->base;
  847. int bs = crypto_shash_blocksize(bctx->shash);
  848. int ds = crypto_shash_digestsize(bctx->shash);
  849. SHASH_DESC_ON_STACK(shash, bctx->shash);
  850. shash->tfm = bctx->shash;
  851. shash->flags = 0; /* not CRYPTO_TFM_REQ_MAY_SLEEP */
  852. return crypto_shash_init(shash) ?:
  853. crypto_shash_update(shash, bctx->opad, bs) ?:
  854. crypto_shash_finup(shash, req->result, ds, req->result);
  855. }
  856. static int omap_sham_finish(struct ahash_request *req)
  857. {
  858. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  859. struct omap_sham_dev *dd = ctx->dd;
  860. int err = 0;
  861. if (ctx->digcnt) {
  862. omap_sham_copy_ready_hash(req);
  863. if ((ctx->flags & BIT(FLAGS_HMAC)) &&
  864. !test_bit(FLAGS_AUTO_XOR, &dd->flags))
  865. err = omap_sham_finish_hmac(req);
  866. }
  867. dev_dbg(dd->dev, "digcnt: %d, bufcnt: %d\n", ctx->digcnt, ctx->bufcnt);
  868. return err;
  869. }
  870. static void omap_sham_finish_req(struct ahash_request *req, int err)
  871. {
  872. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  873. struct omap_sham_dev *dd = ctx->dd;
  874. if (test_bit(FLAGS_SGS_COPIED, &dd->flags))
  875. free_pages((unsigned long)sg_virt(ctx->sg),
  876. get_order(ctx->sg->length));
  877. if (test_bit(FLAGS_SGS_ALLOCED, &dd->flags))
  878. kfree(ctx->sg);
  879. ctx->sg = NULL;
  880. dd->flags &= ~(BIT(FLAGS_SGS_ALLOCED) | BIT(FLAGS_SGS_COPIED));
  881. if (!err) {
  882. dd->pdata->copy_hash(req, 1);
  883. if (test_bit(FLAGS_FINAL, &dd->flags))
  884. err = omap_sham_finish(req);
  885. } else {
  886. ctx->flags |= BIT(FLAGS_ERROR);
  887. }
  888. /* atomic operation is not needed here */
  889. dd->flags &= ~(BIT(FLAGS_BUSY) | BIT(FLAGS_FINAL) | BIT(FLAGS_CPU) |
  890. BIT(FLAGS_DMA_READY) | BIT(FLAGS_OUTPUT_READY));
  891. pm_runtime_mark_last_busy(dd->dev);
  892. pm_runtime_put_autosuspend(dd->dev);
  893. if (req->base.complete)
  894. req->base.complete(&req->base, err);
  895. }
  896. static int omap_sham_handle_queue(struct omap_sham_dev *dd,
  897. struct ahash_request *req)
  898. {
  899. struct crypto_async_request *async_req, *backlog;
  900. struct omap_sham_reqctx *ctx;
  901. unsigned long flags;
  902. int err = 0, ret = 0;
  903. retry:
  904. spin_lock_irqsave(&dd->lock, flags);
  905. if (req)
  906. ret = ahash_enqueue_request(&dd->queue, req);
  907. if (test_bit(FLAGS_BUSY, &dd->flags)) {
  908. spin_unlock_irqrestore(&dd->lock, flags);
  909. return ret;
  910. }
  911. backlog = crypto_get_backlog(&dd->queue);
  912. async_req = crypto_dequeue_request(&dd->queue);
  913. if (async_req)
  914. set_bit(FLAGS_BUSY, &dd->flags);
  915. spin_unlock_irqrestore(&dd->lock, flags);
  916. if (!async_req)
  917. return ret;
  918. if (backlog)
  919. backlog->complete(backlog, -EINPROGRESS);
  920. req = ahash_request_cast(async_req);
  921. dd->req = req;
  922. ctx = ahash_request_ctx(req);
  923. err = omap_sham_prepare_request(req, ctx->op == OP_UPDATE);
  924. if (err || !ctx->total)
  925. goto err1;
  926. dev_dbg(dd->dev, "handling new req, op: %lu, nbytes: %d\n",
  927. ctx->op, req->nbytes);
  928. err = omap_sham_hw_init(dd);
  929. if (err)
  930. goto err1;
  931. if (ctx->digcnt)
  932. /* request has changed - restore hash */
  933. dd->pdata->copy_hash(req, 0);
  934. if (ctx->op == OP_UPDATE) {
  935. err = omap_sham_update_req(dd);
  936. if (err != -EINPROGRESS && (ctx->flags & BIT(FLAGS_FINUP)))
  937. /* no final() after finup() */
  938. err = omap_sham_final_req(dd);
  939. } else if (ctx->op == OP_FINAL) {
  940. err = omap_sham_final_req(dd);
  941. }
  942. err1:
  943. dev_dbg(dd->dev, "exit, err: %d\n", err);
  944. if (err != -EINPROGRESS) {
  945. /* done_task will not finish it, so do it here */
  946. omap_sham_finish_req(req, err);
  947. req = NULL;
  948. /*
  949. * Execute next request immediately if there is anything
  950. * in queue.
  951. */
  952. goto retry;
  953. }
  954. return ret;
  955. }
  956. static int omap_sham_enqueue(struct ahash_request *req, unsigned int op)
  957. {
  958. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  959. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  960. struct omap_sham_dev *dd = tctx->dd;
  961. ctx->op = op;
  962. return omap_sham_handle_queue(dd, req);
  963. }
  964. static int omap_sham_update(struct ahash_request *req)
  965. {
  966. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  967. struct omap_sham_dev *dd = ctx->dd;
  968. if (!req->nbytes)
  969. return 0;
  970. if (ctx->bufcnt + req->nbytes <= ctx->buflen) {
  971. scatterwalk_map_and_copy(ctx->buffer + ctx->bufcnt, req->src,
  972. 0, req->nbytes, 0);
  973. ctx->bufcnt += req->nbytes;
  974. return 0;
  975. }
  976. if (dd->polling_mode)
  977. ctx->flags |= BIT(FLAGS_CPU);
  978. return omap_sham_enqueue(req, OP_UPDATE);
  979. }
  980. static int omap_sham_shash_digest(struct crypto_shash *tfm, u32 flags,
  981. const u8 *data, unsigned int len, u8 *out)
  982. {
  983. SHASH_DESC_ON_STACK(shash, tfm);
  984. shash->tfm = tfm;
  985. shash->flags = flags & CRYPTO_TFM_REQ_MAY_SLEEP;
  986. return crypto_shash_digest(shash, data, len, out);
  987. }
  988. static int omap_sham_final_shash(struct ahash_request *req)
  989. {
  990. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  991. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  992. int offset = 0;
  993. /*
  994. * If we are running HMAC on limited hardware support, skip
  995. * the ipad in the beginning of the buffer if we are going for
  996. * software fallback algorithm.
  997. */
  998. if (test_bit(FLAGS_HMAC, &ctx->flags) &&
  999. !test_bit(FLAGS_AUTO_XOR, &ctx->dd->flags))
  1000. offset = get_block_size(ctx);
  1001. return omap_sham_shash_digest(tctx->fallback, req->base.flags,
  1002. ctx->buffer + offset,
  1003. ctx->bufcnt - offset, req->result);
  1004. }
  1005. static int omap_sham_final(struct ahash_request *req)
  1006. {
  1007. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  1008. ctx->flags |= BIT(FLAGS_FINUP);
  1009. if (ctx->flags & BIT(FLAGS_ERROR))
  1010. return 0; /* uncompleted hash is not needed */
  1011. /*
  1012. * OMAP HW accel works only with buffers >= 9.
  1013. * HMAC is always >= 9 because ipad == block size.
  1014. * If buffersize is less than fallback_sz, we use fallback
  1015. * SW encoding, as using DMA + HW in this case doesn't provide
  1016. * any benefit.
  1017. */
  1018. if (!ctx->digcnt && ctx->bufcnt < ctx->dd->fallback_sz)
  1019. return omap_sham_final_shash(req);
  1020. else if (ctx->bufcnt)
  1021. return omap_sham_enqueue(req, OP_FINAL);
  1022. /* copy ready hash (+ finalize hmac) */
  1023. return omap_sham_finish(req);
  1024. }
  1025. static int omap_sham_finup(struct ahash_request *req)
  1026. {
  1027. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  1028. int err1, err2;
  1029. ctx->flags |= BIT(FLAGS_FINUP);
  1030. err1 = omap_sham_update(req);
  1031. if (err1 == -EINPROGRESS || err1 == -EBUSY)
  1032. return err1;
  1033. /*
  1034. * final() has to be always called to cleanup resources
  1035. * even if udpate() failed, except EINPROGRESS
  1036. */
  1037. err2 = omap_sham_final(req);
  1038. return err1 ?: err2;
  1039. }
  1040. static int omap_sham_digest(struct ahash_request *req)
  1041. {
  1042. return omap_sham_init(req) ?: omap_sham_finup(req);
  1043. }
  1044. static int omap_sham_setkey(struct crypto_ahash *tfm, const u8 *key,
  1045. unsigned int keylen)
  1046. {
  1047. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  1048. struct omap_sham_hmac_ctx *bctx = tctx->base;
  1049. int bs = crypto_shash_blocksize(bctx->shash);
  1050. int ds = crypto_shash_digestsize(bctx->shash);
  1051. struct omap_sham_dev *dd = NULL, *tmp;
  1052. int err, i;
  1053. spin_lock_bh(&sham.lock);
  1054. if (!tctx->dd) {
  1055. list_for_each_entry(tmp, &sham.dev_list, list) {
  1056. dd = tmp;
  1057. break;
  1058. }
  1059. tctx->dd = dd;
  1060. } else {
  1061. dd = tctx->dd;
  1062. }
  1063. spin_unlock_bh(&sham.lock);
  1064. err = crypto_shash_setkey(tctx->fallback, key, keylen);
  1065. if (err)
  1066. return err;
  1067. if (keylen > bs) {
  1068. err = omap_sham_shash_digest(bctx->shash,
  1069. crypto_shash_get_flags(bctx->shash),
  1070. key, keylen, bctx->ipad);
  1071. if (err)
  1072. return err;
  1073. keylen = ds;
  1074. } else {
  1075. memcpy(bctx->ipad, key, keylen);
  1076. }
  1077. memset(bctx->ipad + keylen, 0, bs - keylen);
  1078. if (!test_bit(FLAGS_AUTO_XOR, &dd->flags)) {
  1079. memcpy(bctx->opad, bctx->ipad, bs);
  1080. for (i = 0; i < bs; i++) {
  1081. bctx->ipad[i] ^= 0x36;
  1082. bctx->opad[i] ^= 0x5c;
  1083. }
  1084. }
  1085. return err;
  1086. }
  1087. static int omap_sham_cra_init_alg(struct crypto_tfm *tfm, const char *alg_base)
  1088. {
  1089. struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
  1090. const char *alg_name = crypto_tfm_alg_name(tfm);
  1091. /* Allocate a fallback and abort if it failed. */
  1092. tctx->fallback = crypto_alloc_shash(alg_name, 0,
  1093. CRYPTO_ALG_NEED_FALLBACK);
  1094. if (IS_ERR(tctx->fallback)) {
  1095. pr_err("omap-sham: fallback driver '%s' "
  1096. "could not be loaded.\n", alg_name);
  1097. return PTR_ERR(tctx->fallback);
  1098. }
  1099. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  1100. sizeof(struct omap_sham_reqctx) + BUFLEN);
  1101. if (alg_base) {
  1102. struct omap_sham_hmac_ctx *bctx = tctx->base;
  1103. tctx->flags |= BIT(FLAGS_HMAC);
  1104. bctx->shash = crypto_alloc_shash(alg_base, 0,
  1105. CRYPTO_ALG_NEED_FALLBACK);
  1106. if (IS_ERR(bctx->shash)) {
  1107. pr_err("omap-sham: base driver '%s' "
  1108. "could not be loaded.\n", alg_base);
  1109. crypto_free_shash(tctx->fallback);
  1110. return PTR_ERR(bctx->shash);
  1111. }
  1112. }
  1113. return 0;
  1114. }
  1115. static int omap_sham_cra_init(struct crypto_tfm *tfm)
  1116. {
  1117. return omap_sham_cra_init_alg(tfm, NULL);
  1118. }
  1119. static int omap_sham_cra_sha1_init(struct crypto_tfm *tfm)
  1120. {
  1121. return omap_sham_cra_init_alg(tfm, "sha1");
  1122. }
  1123. static int omap_sham_cra_sha224_init(struct crypto_tfm *tfm)
  1124. {
  1125. return omap_sham_cra_init_alg(tfm, "sha224");
  1126. }
  1127. static int omap_sham_cra_sha256_init(struct crypto_tfm *tfm)
  1128. {
  1129. return omap_sham_cra_init_alg(tfm, "sha256");
  1130. }
  1131. static int omap_sham_cra_md5_init(struct crypto_tfm *tfm)
  1132. {
  1133. return omap_sham_cra_init_alg(tfm, "md5");
  1134. }
  1135. static int omap_sham_cra_sha384_init(struct crypto_tfm *tfm)
  1136. {
  1137. return omap_sham_cra_init_alg(tfm, "sha384");
  1138. }
  1139. static int omap_sham_cra_sha512_init(struct crypto_tfm *tfm)
  1140. {
  1141. return omap_sham_cra_init_alg(tfm, "sha512");
  1142. }
  1143. static void omap_sham_cra_exit(struct crypto_tfm *tfm)
  1144. {
  1145. struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
  1146. crypto_free_shash(tctx->fallback);
  1147. tctx->fallback = NULL;
  1148. if (tctx->flags & BIT(FLAGS_HMAC)) {
  1149. struct omap_sham_hmac_ctx *bctx = tctx->base;
  1150. crypto_free_shash(bctx->shash);
  1151. }
  1152. }
  1153. static int omap_sham_export(struct ahash_request *req, void *out)
  1154. {
  1155. struct omap_sham_reqctx *rctx = ahash_request_ctx(req);
  1156. memcpy(out, rctx, sizeof(*rctx) + rctx->bufcnt);
  1157. return 0;
  1158. }
  1159. static int omap_sham_import(struct ahash_request *req, const void *in)
  1160. {
  1161. struct omap_sham_reqctx *rctx = ahash_request_ctx(req);
  1162. const struct omap_sham_reqctx *ctx_in = in;
  1163. memcpy(rctx, in, sizeof(*rctx) + ctx_in->bufcnt);
  1164. return 0;
  1165. }
  1166. static struct ahash_alg algs_sha1_md5[] = {
  1167. {
  1168. .init = omap_sham_init,
  1169. .update = omap_sham_update,
  1170. .final = omap_sham_final,
  1171. .finup = omap_sham_finup,
  1172. .digest = omap_sham_digest,
  1173. .halg.digestsize = SHA1_DIGEST_SIZE,
  1174. .halg.base = {
  1175. .cra_name = "sha1",
  1176. .cra_driver_name = "omap-sha1",
  1177. .cra_priority = 400,
  1178. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1179. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1180. CRYPTO_ALG_ASYNC |
  1181. CRYPTO_ALG_NEED_FALLBACK,
  1182. .cra_blocksize = SHA1_BLOCK_SIZE,
  1183. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1184. .cra_alignmask = OMAP_ALIGN_MASK,
  1185. .cra_module = THIS_MODULE,
  1186. .cra_init = omap_sham_cra_init,
  1187. .cra_exit = omap_sham_cra_exit,
  1188. }
  1189. },
  1190. {
  1191. .init = omap_sham_init,
  1192. .update = omap_sham_update,
  1193. .final = omap_sham_final,
  1194. .finup = omap_sham_finup,
  1195. .digest = omap_sham_digest,
  1196. .halg.digestsize = MD5_DIGEST_SIZE,
  1197. .halg.base = {
  1198. .cra_name = "md5",
  1199. .cra_driver_name = "omap-md5",
  1200. .cra_priority = 400,
  1201. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1202. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1203. CRYPTO_ALG_ASYNC |
  1204. CRYPTO_ALG_NEED_FALLBACK,
  1205. .cra_blocksize = SHA1_BLOCK_SIZE,
  1206. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1207. .cra_alignmask = OMAP_ALIGN_MASK,
  1208. .cra_module = THIS_MODULE,
  1209. .cra_init = omap_sham_cra_init,
  1210. .cra_exit = omap_sham_cra_exit,
  1211. }
  1212. },
  1213. {
  1214. .init = omap_sham_init,
  1215. .update = omap_sham_update,
  1216. .final = omap_sham_final,
  1217. .finup = omap_sham_finup,
  1218. .digest = omap_sham_digest,
  1219. .setkey = omap_sham_setkey,
  1220. .halg.digestsize = SHA1_DIGEST_SIZE,
  1221. .halg.base = {
  1222. .cra_name = "hmac(sha1)",
  1223. .cra_driver_name = "omap-hmac-sha1",
  1224. .cra_priority = 400,
  1225. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1226. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1227. CRYPTO_ALG_ASYNC |
  1228. CRYPTO_ALG_NEED_FALLBACK,
  1229. .cra_blocksize = SHA1_BLOCK_SIZE,
  1230. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1231. sizeof(struct omap_sham_hmac_ctx),
  1232. .cra_alignmask = OMAP_ALIGN_MASK,
  1233. .cra_module = THIS_MODULE,
  1234. .cra_init = omap_sham_cra_sha1_init,
  1235. .cra_exit = omap_sham_cra_exit,
  1236. }
  1237. },
  1238. {
  1239. .init = omap_sham_init,
  1240. .update = omap_sham_update,
  1241. .final = omap_sham_final,
  1242. .finup = omap_sham_finup,
  1243. .digest = omap_sham_digest,
  1244. .setkey = omap_sham_setkey,
  1245. .halg.digestsize = MD5_DIGEST_SIZE,
  1246. .halg.base = {
  1247. .cra_name = "hmac(md5)",
  1248. .cra_driver_name = "omap-hmac-md5",
  1249. .cra_priority = 400,
  1250. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1251. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1252. CRYPTO_ALG_ASYNC |
  1253. CRYPTO_ALG_NEED_FALLBACK,
  1254. .cra_blocksize = SHA1_BLOCK_SIZE,
  1255. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1256. sizeof(struct omap_sham_hmac_ctx),
  1257. .cra_alignmask = OMAP_ALIGN_MASK,
  1258. .cra_module = THIS_MODULE,
  1259. .cra_init = omap_sham_cra_md5_init,
  1260. .cra_exit = omap_sham_cra_exit,
  1261. }
  1262. }
  1263. };
  1264. /* OMAP4 has some algs in addition to what OMAP2 has */
  1265. static struct ahash_alg algs_sha224_sha256[] = {
  1266. {
  1267. .init = omap_sham_init,
  1268. .update = omap_sham_update,
  1269. .final = omap_sham_final,
  1270. .finup = omap_sham_finup,
  1271. .digest = omap_sham_digest,
  1272. .halg.digestsize = SHA224_DIGEST_SIZE,
  1273. .halg.base = {
  1274. .cra_name = "sha224",
  1275. .cra_driver_name = "omap-sha224",
  1276. .cra_priority = 400,
  1277. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1278. CRYPTO_ALG_ASYNC |
  1279. CRYPTO_ALG_NEED_FALLBACK,
  1280. .cra_blocksize = SHA224_BLOCK_SIZE,
  1281. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1282. .cra_alignmask = OMAP_ALIGN_MASK,
  1283. .cra_module = THIS_MODULE,
  1284. .cra_init = omap_sham_cra_init,
  1285. .cra_exit = omap_sham_cra_exit,
  1286. }
  1287. },
  1288. {
  1289. .init = omap_sham_init,
  1290. .update = omap_sham_update,
  1291. .final = omap_sham_final,
  1292. .finup = omap_sham_finup,
  1293. .digest = omap_sham_digest,
  1294. .halg.digestsize = SHA256_DIGEST_SIZE,
  1295. .halg.base = {
  1296. .cra_name = "sha256",
  1297. .cra_driver_name = "omap-sha256",
  1298. .cra_priority = 400,
  1299. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1300. CRYPTO_ALG_ASYNC |
  1301. CRYPTO_ALG_NEED_FALLBACK,
  1302. .cra_blocksize = SHA256_BLOCK_SIZE,
  1303. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1304. .cra_alignmask = OMAP_ALIGN_MASK,
  1305. .cra_module = THIS_MODULE,
  1306. .cra_init = omap_sham_cra_init,
  1307. .cra_exit = omap_sham_cra_exit,
  1308. }
  1309. },
  1310. {
  1311. .init = omap_sham_init,
  1312. .update = omap_sham_update,
  1313. .final = omap_sham_final,
  1314. .finup = omap_sham_finup,
  1315. .digest = omap_sham_digest,
  1316. .setkey = omap_sham_setkey,
  1317. .halg.digestsize = SHA224_DIGEST_SIZE,
  1318. .halg.base = {
  1319. .cra_name = "hmac(sha224)",
  1320. .cra_driver_name = "omap-hmac-sha224",
  1321. .cra_priority = 400,
  1322. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1323. CRYPTO_ALG_ASYNC |
  1324. CRYPTO_ALG_NEED_FALLBACK,
  1325. .cra_blocksize = SHA224_BLOCK_SIZE,
  1326. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1327. sizeof(struct omap_sham_hmac_ctx),
  1328. .cra_alignmask = OMAP_ALIGN_MASK,
  1329. .cra_module = THIS_MODULE,
  1330. .cra_init = omap_sham_cra_sha224_init,
  1331. .cra_exit = omap_sham_cra_exit,
  1332. }
  1333. },
  1334. {
  1335. .init = omap_sham_init,
  1336. .update = omap_sham_update,
  1337. .final = omap_sham_final,
  1338. .finup = omap_sham_finup,
  1339. .digest = omap_sham_digest,
  1340. .setkey = omap_sham_setkey,
  1341. .halg.digestsize = SHA256_DIGEST_SIZE,
  1342. .halg.base = {
  1343. .cra_name = "hmac(sha256)",
  1344. .cra_driver_name = "omap-hmac-sha256",
  1345. .cra_priority = 400,
  1346. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1347. CRYPTO_ALG_ASYNC |
  1348. CRYPTO_ALG_NEED_FALLBACK,
  1349. .cra_blocksize = SHA256_BLOCK_SIZE,
  1350. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1351. sizeof(struct omap_sham_hmac_ctx),
  1352. .cra_alignmask = OMAP_ALIGN_MASK,
  1353. .cra_module = THIS_MODULE,
  1354. .cra_init = omap_sham_cra_sha256_init,
  1355. .cra_exit = omap_sham_cra_exit,
  1356. }
  1357. },
  1358. };
  1359. static struct ahash_alg algs_sha384_sha512[] = {
  1360. {
  1361. .init = omap_sham_init,
  1362. .update = omap_sham_update,
  1363. .final = omap_sham_final,
  1364. .finup = omap_sham_finup,
  1365. .digest = omap_sham_digest,
  1366. .halg.digestsize = SHA384_DIGEST_SIZE,
  1367. .halg.base = {
  1368. .cra_name = "sha384",
  1369. .cra_driver_name = "omap-sha384",
  1370. .cra_priority = 400,
  1371. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1372. CRYPTO_ALG_ASYNC |
  1373. CRYPTO_ALG_NEED_FALLBACK,
  1374. .cra_blocksize = SHA384_BLOCK_SIZE,
  1375. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1376. .cra_alignmask = OMAP_ALIGN_MASK,
  1377. .cra_module = THIS_MODULE,
  1378. .cra_init = omap_sham_cra_init,
  1379. .cra_exit = omap_sham_cra_exit,
  1380. }
  1381. },
  1382. {
  1383. .init = omap_sham_init,
  1384. .update = omap_sham_update,
  1385. .final = omap_sham_final,
  1386. .finup = omap_sham_finup,
  1387. .digest = omap_sham_digest,
  1388. .halg.digestsize = SHA512_DIGEST_SIZE,
  1389. .halg.base = {
  1390. .cra_name = "sha512",
  1391. .cra_driver_name = "omap-sha512",
  1392. .cra_priority = 400,
  1393. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1394. CRYPTO_ALG_ASYNC |
  1395. CRYPTO_ALG_NEED_FALLBACK,
  1396. .cra_blocksize = SHA512_BLOCK_SIZE,
  1397. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1398. .cra_alignmask = OMAP_ALIGN_MASK,
  1399. .cra_module = THIS_MODULE,
  1400. .cra_init = omap_sham_cra_init,
  1401. .cra_exit = omap_sham_cra_exit,
  1402. }
  1403. },
  1404. {
  1405. .init = omap_sham_init,
  1406. .update = omap_sham_update,
  1407. .final = omap_sham_final,
  1408. .finup = omap_sham_finup,
  1409. .digest = omap_sham_digest,
  1410. .setkey = omap_sham_setkey,
  1411. .halg.digestsize = SHA384_DIGEST_SIZE,
  1412. .halg.base = {
  1413. .cra_name = "hmac(sha384)",
  1414. .cra_driver_name = "omap-hmac-sha384",
  1415. .cra_priority = 400,
  1416. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1417. CRYPTO_ALG_ASYNC |
  1418. CRYPTO_ALG_NEED_FALLBACK,
  1419. .cra_blocksize = SHA384_BLOCK_SIZE,
  1420. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1421. sizeof(struct omap_sham_hmac_ctx),
  1422. .cra_alignmask = OMAP_ALIGN_MASK,
  1423. .cra_module = THIS_MODULE,
  1424. .cra_init = omap_sham_cra_sha384_init,
  1425. .cra_exit = omap_sham_cra_exit,
  1426. }
  1427. },
  1428. {
  1429. .init = omap_sham_init,
  1430. .update = omap_sham_update,
  1431. .final = omap_sham_final,
  1432. .finup = omap_sham_finup,
  1433. .digest = omap_sham_digest,
  1434. .setkey = omap_sham_setkey,
  1435. .halg.digestsize = SHA512_DIGEST_SIZE,
  1436. .halg.base = {
  1437. .cra_name = "hmac(sha512)",
  1438. .cra_driver_name = "omap-hmac-sha512",
  1439. .cra_priority = 400,
  1440. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1441. CRYPTO_ALG_ASYNC |
  1442. CRYPTO_ALG_NEED_FALLBACK,
  1443. .cra_blocksize = SHA512_BLOCK_SIZE,
  1444. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1445. sizeof(struct omap_sham_hmac_ctx),
  1446. .cra_alignmask = OMAP_ALIGN_MASK,
  1447. .cra_module = THIS_MODULE,
  1448. .cra_init = omap_sham_cra_sha512_init,
  1449. .cra_exit = omap_sham_cra_exit,
  1450. }
  1451. },
  1452. };
  1453. static void omap_sham_done_task(unsigned long data)
  1454. {
  1455. struct omap_sham_dev *dd = (struct omap_sham_dev *)data;
  1456. int err = 0;
  1457. if (!test_bit(FLAGS_BUSY, &dd->flags)) {
  1458. omap_sham_handle_queue(dd, NULL);
  1459. return;
  1460. }
  1461. if (test_bit(FLAGS_CPU, &dd->flags)) {
  1462. if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags))
  1463. goto finish;
  1464. } else if (test_bit(FLAGS_DMA_READY, &dd->flags)) {
  1465. if (test_and_clear_bit(FLAGS_DMA_ACTIVE, &dd->flags)) {
  1466. omap_sham_update_dma_stop(dd);
  1467. if (dd->err) {
  1468. err = dd->err;
  1469. goto finish;
  1470. }
  1471. }
  1472. if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags)) {
  1473. /* hash or semi-hash ready */
  1474. clear_bit(FLAGS_DMA_READY, &dd->flags);
  1475. goto finish;
  1476. }
  1477. }
  1478. return;
  1479. finish:
  1480. dev_dbg(dd->dev, "update done: err: %d\n", err);
  1481. /* finish curent request */
  1482. omap_sham_finish_req(dd->req, err);
  1483. /* If we are not busy, process next req */
  1484. if (!test_bit(FLAGS_BUSY, &dd->flags))
  1485. omap_sham_handle_queue(dd, NULL);
  1486. }
  1487. static irqreturn_t omap_sham_irq_common(struct omap_sham_dev *dd)
  1488. {
  1489. if (!test_bit(FLAGS_BUSY, &dd->flags)) {
  1490. dev_warn(dd->dev, "Interrupt when no active requests.\n");
  1491. } else {
  1492. set_bit(FLAGS_OUTPUT_READY, &dd->flags);
  1493. tasklet_schedule(&dd->done_task);
  1494. }
  1495. return IRQ_HANDLED;
  1496. }
  1497. static irqreturn_t omap_sham_irq_omap2(int irq, void *dev_id)
  1498. {
  1499. struct omap_sham_dev *dd = dev_id;
  1500. if (unlikely(test_bit(FLAGS_FINAL, &dd->flags)))
  1501. /* final -> allow device to go to power-saving mode */
  1502. omap_sham_write_mask(dd, SHA_REG_CTRL, 0, SHA_REG_CTRL_LENGTH);
  1503. omap_sham_write_mask(dd, SHA_REG_CTRL, SHA_REG_CTRL_OUTPUT_READY,
  1504. SHA_REG_CTRL_OUTPUT_READY);
  1505. omap_sham_read(dd, SHA_REG_CTRL);
  1506. return omap_sham_irq_common(dd);
  1507. }
  1508. static irqreturn_t omap_sham_irq_omap4(int irq, void *dev_id)
  1509. {
  1510. struct omap_sham_dev *dd = dev_id;
  1511. omap_sham_write_mask(dd, SHA_REG_MASK(dd), 0, SHA_REG_MASK_IT_EN);
  1512. return omap_sham_irq_common(dd);
  1513. }
  1514. static struct omap_sham_algs_info omap_sham_algs_info_omap2[] = {
  1515. {
  1516. .algs_list = algs_sha1_md5,
  1517. .size = ARRAY_SIZE(algs_sha1_md5),
  1518. },
  1519. };
  1520. static const struct omap_sham_pdata omap_sham_pdata_omap2 = {
  1521. .algs_info = omap_sham_algs_info_omap2,
  1522. .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap2),
  1523. .flags = BIT(FLAGS_BE32_SHA1),
  1524. .digest_size = SHA1_DIGEST_SIZE,
  1525. .copy_hash = omap_sham_copy_hash_omap2,
  1526. .write_ctrl = omap_sham_write_ctrl_omap2,
  1527. .trigger = omap_sham_trigger_omap2,
  1528. .poll_irq = omap_sham_poll_irq_omap2,
  1529. .intr_hdlr = omap_sham_irq_omap2,
  1530. .idigest_ofs = 0x00,
  1531. .din_ofs = 0x1c,
  1532. .digcnt_ofs = 0x14,
  1533. .rev_ofs = 0x5c,
  1534. .mask_ofs = 0x60,
  1535. .sysstatus_ofs = 0x64,
  1536. .major_mask = 0xf0,
  1537. .major_shift = 4,
  1538. .minor_mask = 0x0f,
  1539. .minor_shift = 0,
  1540. };
  1541. #ifdef CONFIG_OF
  1542. static struct omap_sham_algs_info omap_sham_algs_info_omap4[] = {
  1543. {
  1544. .algs_list = algs_sha1_md5,
  1545. .size = ARRAY_SIZE(algs_sha1_md5),
  1546. },
  1547. {
  1548. .algs_list = algs_sha224_sha256,
  1549. .size = ARRAY_SIZE(algs_sha224_sha256),
  1550. },
  1551. };
  1552. static const struct omap_sham_pdata omap_sham_pdata_omap4 = {
  1553. .algs_info = omap_sham_algs_info_omap4,
  1554. .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap4),
  1555. .flags = BIT(FLAGS_AUTO_XOR),
  1556. .digest_size = SHA256_DIGEST_SIZE,
  1557. .copy_hash = omap_sham_copy_hash_omap4,
  1558. .write_ctrl = omap_sham_write_ctrl_omap4,
  1559. .trigger = omap_sham_trigger_omap4,
  1560. .poll_irq = omap_sham_poll_irq_omap4,
  1561. .intr_hdlr = omap_sham_irq_omap4,
  1562. .idigest_ofs = 0x020,
  1563. .odigest_ofs = 0x0,
  1564. .din_ofs = 0x080,
  1565. .digcnt_ofs = 0x040,
  1566. .rev_ofs = 0x100,
  1567. .mask_ofs = 0x110,
  1568. .sysstatus_ofs = 0x114,
  1569. .mode_ofs = 0x44,
  1570. .length_ofs = 0x48,
  1571. .major_mask = 0x0700,
  1572. .major_shift = 8,
  1573. .minor_mask = 0x003f,
  1574. .minor_shift = 0,
  1575. };
  1576. static struct omap_sham_algs_info omap_sham_algs_info_omap5[] = {
  1577. {
  1578. .algs_list = algs_sha1_md5,
  1579. .size = ARRAY_SIZE(algs_sha1_md5),
  1580. },
  1581. {
  1582. .algs_list = algs_sha224_sha256,
  1583. .size = ARRAY_SIZE(algs_sha224_sha256),
  1584. },
  1585. {
  1586. .algs_list = algs_sha384_sha512,
  1587. .size = ARRAY_SIZE(algs_sha384_sha512),
  1588. },
  1589. };
  1590. static const struct omap_sham_pdata omap_sham_pdata_omap5 = {
  1591. .algs_info = omap_sham_algs_info_omap5,
  1592. .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap5),
  1593. .flags = BIT(FLAGS_AUTO_XOR),
  1594. .digest_size = SHA512_DIGEST_SIZE,
  1595. .copy_hash = omap_sham_copy_hash_omap4,
  1596. .write_ctrl = omap_sham_write_ctrl_omap4,
  1597. .trigger = omap_sham_trigger_omap4,
  1598. .poll_irq = omap_sham_poll_irq_omap4,
  1599. .intr_hdlr = omap_sham_irq_omap4,
  1600. .idigest_ofs = 0x240,
  1601. .odigest_ofs = 0x200,
  1602. .din_ofs = 0x080,
  1603. .digcnt_ofs = 0x280,
  1604. .rev_ofs = 0x100,
  1605. .mask_ofs = 0x110,
  1606. .sysstatus_ofs = 0x114,
  1607. .mode_ofs = 0x284,
  1608. .length_ofs = 0x288,
  1609. .major_mask = 0x0700,
  1610. .major_shift = 8,
  1611. .minor_mask = 0x003f,
  1612. .minor_shift = 0,
  1613. };
  1614. static const struct of_device_id omap_sham_of_match[] = {
  1615. {
  1616. .compatible = "ti,omap2-sham",
  1617. .data = &omap_sham_pdata_omap2,
  1618. },
  1619. {
  1620. .compatible = "ti,omap3-sham",
  1621. .data = &omap_sham_pdata_omap2,
  1622. },
  1623. {
  1624. .compatible = "ti,omap4-sham",
  1625. .data = &omap_sham_pdata_omap4,
  1626. },
  1627. {
  1628. .compatible = "ti,omap5-sham",
  1629. .data = &omap_sham_pdata_omap5,
  1630. },
  1631. {},
  1632. };
  1633. MODULE_DEVICE_TABLE(of, omap_sham_of_match);
  1634. static int omap_sham_get_res_of(struct omap_sham_dev *dd,
  1635. struct device *dev, struct resource *res)
  1636. {
  1637. struct device_node *node = dev->of_node;
  1638. const struct of_device_id *match;
  1639. int err = 0;
  1640. match = of_match_device(of_match_ptr(omap_sham_of_match), dev);
  1641. if (!match) {
  1642. dev_err(dev, "no compatible OF match\n");
  1643. err = -EINVAL;
  1644. goto err;
  1645. }
  1646. err = of_address_to_resource(node, 0, res);
  1647. if (err < 0) {
  1648. dev_err(dev, "can't translate OF node address\n");
  1649. err = -EINVAL;
  1650. goto err;
  1651. }
  1652. dd->irq = irq_of_parse_and_map(node, 0);
  1653. if (!dd->irq) {
  1654. dev_err(dev, "can't translate OF irq value\n");
  1655. err = -EINVAL;
  1656. goto err;
  1657. }
  1658. dd->pdata = match->data;
  1659. err:
  1660. return err;
  1661. }
  1662. #else
  1663. static const struct of_device_id omap_sham_of_match[] = {
  1664. {},
  1665. };
  1666. static int omap_sham_get_res_of(struct omap_sham_dev *dd,
  1667. struct device *dev, struct resource *res)
  1668. {
  1669. return -EINVAL;
  1670. }
  1671. #endif
  1672. static int omap_sham_get_res_pdev(struct omap_sham_dev *dd,
  1673. struct platform_device *pdev, struct resource *res)
  1674. {
  1675. struct device *dev = &pdev->dev;
  1676. struct resource *r;
  1677. int err = 0;
  1678. /* Get the base address */
  1679. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1680. if (!r) {
  1681. dev_err(dev, "no MEM resource info\n");
  1682. err = -ENODEV;
  1683. goto err;
  1684. }
  1685. memcpy(res, r, sizeof(*res));
  1686. /* Get the IRQ */
  1687. dd->irq = platform_get_irq(pdev, 0);
  1688. if (dd->irq < 0) {
  1689. dev_err(dev, "no IRQ resource info\n");
  1690. err = dd->irq;
  1691. goto err;
  1692. }
  1693. /* Only OMAP2/3 can be non-DT */
  1694. dd->pdata = &omap_sham_pdata_omap2;
  1695. err:
  1696. return err;
  1697. }
  1698. static ssize_t fallback_show(struct device *dev, struct device_attribute *attr,
  1699. char *buf)
  1700. {
  1701. struct omap_sham_dev *dd = dev_get_drvdata(dev);
  1702. return sprintf(buf, "%d\n", dd->fallback_sz);
  1703. }
  1704. static ssize_t fallback_store(struct device *dev, struct device_attribute *attr,
  1705. const char *buf, size_t size)
  1706. {
  1707. struct omap_sham_dev *dd = dev_get_drvdata(dev);
  1708. ssize_t status;
  1709. long value;
  1710. status = kstrtol(buf, 0, &value);
  1711. if (status)
  1712. return status;
  1713. /* HW accelerator only works with buffers > 9 */
  1714. if (value < 9) {
  1715. dev_err(dev, "minimum fallback size 9\n");
  1716. return -EINVAL;
  1717. }
  1718. dd->fallback_sz = value;
  1719. return size;
  1720. }
  1721. static ssize_t queue_len_show(struct device *dev, struct device_attribute *attr,
  1722. char *buf)
  1723. {
  1724. struct omap_sham_dev *dd = dev_get_drvdata(dev);
  1725. return sprintf(buf, "%d\n", dd->queue.max_qlen);
  1726. }
  1727. static ssize_t queue_len_store(struct device *dev,
  1728. struct device_attribute *attr, const char *buf,
  1729. size_t size)
  1730. {
  1731. struct omap_sham_dev *dd = dev_get_drvdata(dev);
  1732. ssize_t status;
  1733. long value;
  1734. unsigned long flags;
  1735. status = kstrtol(buf, 0, &value);
  1736. if (status)
  1737. return status;
  1738. if (value < 1)
  1739. return -EINVAL;
  1740. /*
  1741. * Changing the queue size in fly is safe, if size becomes smaller
  1742. * than current size, it will just not accept new entries until
  1743. * it has shrank enough.
  1744. */
  1745. spin_lock_irqsave(&dd->lock, flags);
  1746. dd->queue.max_qlen = value;
  1747. spin_unlock_irqrestore(&dd->lock, flags);
  1748. return size;
  1749. }
  1750. static DEVICE_ATTR_RW(queue_len);
  1751. static DEVICE_ATTR_RW(fallback);
  1752. static struct attribute *omap_sham_attrs[] = {
  1753. &dev_attr_queue_len.attr,
  1754. &dev_attr_fallback.attr,
  1755. NULL,
  1756. };
  1757. static struct attribute_group omap_sham_attr_group = {
  1758. .attrs = omap_sham_attrs,
  1759. };
  1760. static int omap_sham_probe(struct platform_device *pdev)
  1761. {
  1762. struct omap_sham_dev *dd;
  1763. struct device *dev = &pdev->dev;
  1764. struct resource res;
  1765. dma_cap_mask_t mask;
  1766. int err, i, j;
  1767. u32 rev;
  1768. dd = devm_kzalloc(dev, sizeof(struct omap_sham_dev), GFP_KERNEL);
  1769. if (dd == NULL) {
  1770. dev_err(dev, "unable to alloc data struct.\n");
  1771. err = -ENOMEM;
  1772. goto data_err;
  1773. }
  1774. dd->dev = dev;
  1775. platform_set_drvdata(pdev, dd);
  1776. INIT_LIST_HEAD(&dd->list);
  1777. spin_lock_init(&dd->lock);
  1778. tasklet_init(&dd->done_task, omap_sham_done_task, (unsigned long)dd);
  1779. crypto_init_queue(&dd->queue, OMAP_SHAM_QUEUE_LENGTH);
  1780. err = (dev->of_node) ? omap_sham_get_res_of(dd, dev, &res) :
  1781. omap_sham_get_res_pdev(dd, pdev, &res);
  1782. if (err)
  1783. goto data_err;
  1784. dd->io_base = devm_ioremap_resource(dev, &res);
  1785. if (IS_ERR(dd->io_base)) {
  1786. err = PTR_ERR(dd->io_base);
  1787. goto data_err;
  1788. }
  1789. dd->phys_base = res.start;
  1790. err = devm_request_irq(dev, dd->irq, dd->pdata->intr_hdlr,
  1791. IRQF_TRIGGER_NONE, dev_name(dev), dd);
  1792. if (err) {
  1793. dev_err(dev, "unable to request irq %d, err = %d\n",
  1794. dd->irq, err);
  1795. goto data_err;
  1796. }
  1797. dma_cap_zero(mask);
  1798. dma_cap_set(DMA_SLAVE, mask);
  1799. dd->dma_lch = dma_request_chan(dev, "rx");
  1800. if (IS_ERR(dd->dma_lch)) {
  1801. err = PTR_ERR(dd->dma_lch);
  1802. if (err == -EPROBE_DEFER)
  1803. goto data_err;
  1804. dd->polling_mode = 1;
  1805. dev_dbg(dev, "using polling mode instead of dma\n");
  1806. }
  1807. dd->flags |= dd->pdata->flags;
  1808. pm_runtime_use_autosuspend(dev);
  1809. pm_runtime_set_autosuspend_delay(dev, DEFAULT_AUTOSUSPEND_DELAY);
  1810. dd->fallback_sz = OMAP_SHA_DMA_THRESHOLD;
  1811. pm_runtime_enable(dev);
  1812. pm_runtime_irq_safe(dev);
  1813. err = pm_runtime_get_sync(dev);
  1814. if (err < 0) {
  1815. dev_err(dev, "failed to get sync: %d\n", err);
  1816. goto err_pm;
  1817. }
  1818. rev = omap_sham_read(dd, SHA_REG_REV(dd));
  1819. pm_runtime_put_sync(&pdev->dev);
  1820. dev_info(dev, "hw accel on OMAP rev %u.%u\n",
  1821. (rev & dd->pdata->major_mask) >> dd->pdata->major_shift,
  1822. (rev & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
  1823. spin_lock(&sham.lock);
  1824. list_add_tail(&dd->list, &sham.dev_list);
  1825. spin_unlock(&sham.lock);
  1826. for (i = 0; i < dd->pdata->algs_info_size; i++) {
  1827. for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
  1828. struct ahash_alg *alg;
  1829. alg = &dd->pdata->algs_info[i].algs_list[j];
  1830. alg->export = omap_sham_export;
  1831. alg->import = omap_sham_import;
  1832. alg->halg.statesize = sizeof(struct omap_sham_reqctx) +
  1833. BUFLEN;
  1834. err = crypto_register_ahash(alg);
  1835. if (err)
  1836. goto err_algs;
  1837. dd->pdata->algs_info[i].registered++;
  1838. }
  1839. }
  1840. err = sysfs_create_group(&dev->kobj, &omap_sham_attr_group);
  1841. if (err) {
  1842. dev_err(dev, "could not create sysfs device attrs\n");
  1843. goto err_algs;
  1844. }
  1845. return 0;
  1846. err_algs:
  1847. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  1848. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  1849. crypto_unregister_ahash(
  1850. &dd->pdata->algs_info[i].algs_list[j]);
  1851. err_pm:
  1852. pm_runtime_disable(dev);
  1853. if (!dd->polling_mode)
  1854. dma_release_channel(dd->dma_lch);
  1855. data_err:
  1856. dev_err(dev, "initialization failed.\n");
  1857. return err;
  1858. }
  1859. static int omap_sham_remove(struct platform_device *pdev)
  1860. {
  1861. static struct omap_sham_dev *dd;
  1862. int i, j;
  1863. dd = platform_get_drvdata(pdev);
  1864. if (!dd)
  1865. return -ENODEV;
  1866. spin_lock(&sham.lock);
  1867. list_del(&dd->list);
  1868. spin_unlock(&sham.lock);
  1869. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  1870. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  1871. crypto_unregister_ahash(
  1872. &dd->pdata->algs_info[i].algs_list[j]);
  1873. tasklet_kill(&dd->done_task);
  1874. pm_runtime_disable(&pdev->dev);
  1875. if (!dd->polling_mode)
  1876. dma_release_channel(dd->dma_lch);
  1877. return 0;
  1878. }
  1879. #ifdef CONFIG_PM_SLEEP
  1880. static int omap_sham_suspend(struct device *dev)
  1881. {
  1882. pm_runtime_put_sync(dev);
  1883. return 0;
  1884. }
  1885. static int omap_sham_resume(struct device *dev)
  1886. {
  1887. int err = pm_runtime_get_sync(dev);
  1888. if (err < 0) {
  1889. dev_err(dev, "failed to get sync: %d\n", err);
  1890. return err;
  1891. }
  1892. return 0;
  1893. }
  1894. #endif
  1895. static SIMPLE_DEV_PM_OPS(omap_sham_pm_ops, omap_sham_suspend, omap_sham_resume);
  1896. static struct platform_driver omap_sham_driver = {
  1897. .probe = omap_sham_probe,
  1898. .remove = omap_sham_remove,
  1899. .driver = {
  1900. .name = "omap-sham",
  1901. .pm = &omap_sham_pm_ops,
  1902. .of_match_table = omap_sham_of_match,
  1903. },
  1904. };
  1905. module_platform_driver(omap_sham_driver);
  1906. MODULE_DESCRIPTION("OMAP SHA1/MD5 hw acceleration support.");
  1907. MODULE_LICENSE("GPL v2");
  1908. MODULE_AUTHOR("Dmitry Kasatkin");
  1909. MODULE_ALIAS("platform:omap-sham");