omap-aes.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408
  1. /*
  2. * Cryptographic API.
  3. *
  4. * Support for OMAP AES HW acceleration.
  5. *
  6. * Copyright (c) 2010 Nokia Corporation
  7. * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
  8. * Copyright (c) 2011 Texas Instruments Incorporated
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as published
  12. * by the Free Software Foundation.
  13. *
  14. */
  15. #define pr_fmt(fmt) "%20s: " fmt, __func__
  16. #define prn(num) pr_debug(#num "=%d\n", num)
  17. #define prx(num) pr_debug(#num "=%x\n", num)
  18. #include <linux/err.h>
  19. #include <linux/module.h>
  20. #include <linux/init.h>
  21. #include <linux/errno.h>
  22. #include <linux/kernel.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/scatterlist.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/dmaengine.h>
  27. #include <linux/pm_runtime.h>
  28. #include <linux/of.h>
  29. #include <linux/of_device.h>
  30. #include <linux/of_address.h>
  31. #include <linux/io.h>
  32. #include <linux/crypto.h>
  33. #include <linux/interrupt.h>
  34. #include <crypto/scatterwalk.h>
  35. #include <crypto/aes.h>
  36. #include <crypto/engine.h>
  37. #include <crypto/internal/skcipher.h>
  38. #include <crypto/internal/aead.h>
  39. #include "omap-aes.h"
  40. /* keep registered devices data here */
  41. static LIST_HEAD(dev_list);
  42. static DEFINE_SPINLOCK(list_lock);
  43. static int aes_fallback_sz = 200;
  44. #ifdef DEBUG
  45. #define omap_aes_read(dd, offset) \
  46. ({ \
  47. int _read_ret; \
  48. _read_ret = __raw_readl(dd->io_base + offset); \
  49. pr_debug("omap_aes_read(" #offset "=%#x)= %#x\n", \
  50. offset, _read_ret); \
  51. _read_ret; \
  52. })
  53. #else
  54. inline u32 omap_aes_read(struct omap_aes_dev *dd, u32 offset)
  55. {
  56. return __raw_readl(dd->io_base + offset);
  57. }
  58. #endif
  59. #ifdef DEBUG
  60. #define omap_aes_write(dd, offset, value) \
  61. do { \
  62. pr_debug("omap_aes_write(" #offset "=%#x) value=%#x\n", \
  63. offset, value); \
  64. __raw_writel(value, dd->io_base + offset); \
  65. } while (0)
  66. #else
  67. inline void omap_aes_write(struct omap_aes_dev *dd, u32 offset,
  68. u32 value)
  69. {
  70. __raw_writel(value, dd->io_base + offset);
  71. }
  72. #endif
  73. static inline void omap_aes_write_mask(struct omap_aes_dev *dd, u32 offset,
  74. u32 value, u32 mask)
  75. {
  76. u32 val;
  77. val = omap_aes_read(dd, offset);
  78. val &= ~mask;
  79. val |= value;
  80. omap_aes_write(dd, offset, val);
  81. }
  82. static void omap_aes_write_n(struct omap_aes_dev *dd, u32 offset,
  83. u32 *value, int count)
  84. {
  85. for (; count--; value++, offset += 4)
  86. omap_aes_write(dd, offset, *value);
  87. }
  88. static int omap_aes_hw_init(struct omap_aes_dev *dd)
  89. {
  90. int err;
  91. if (!(dd->flags & FLAGS_INIT)) {
  92. dd->flags |= FLAGS_INIT;
  93. dd->err = 0;
  94. }
  95. err = pm_runtime_get_sync(dd->dev);
  96. if (err < 0) {
  97. dev_err(dd->dev, "failed to get sync: %d\n", err);
  98. return err;
  99. }
  100. return 0;
  101. }
  102. int omap_aes_write_ctrl(struct omap_aes_dev *dd)
  103. {
  104. struct omap_aes_reqctx *rctx;
  105. unsigned int key32;
  106. int i, err;
  107. u32 val;
  108. err = omap_aes_hw_init(dd);
  109. if (err)
  110. return err;
  111. key32 = dd->ctx->keylen / sizeof(u32);
  112. /* RESET the key as previous HASH keys should not get affected*/
  113. if (dd->flags & FLAGS_GCM)
  114. for (i = 0; i < 0x40; i = i + 4)
  115. omap_aes_write(dd, i, 0x0);
  116. for (i = 0; i < key32; i++) {
  117. omap_aes_write(dd, AES_REG_KEY(dd, i),
  118. __le32_to_cpu(dd->ctx->key[i]));
  119. }
  120. if ((dd->flags & (FLAGS_CBC | FLAGS_CTR)) && dd->req->info)
  121. omap_aes_write_n(dd, AES_REG_IV(dd, 0), dd->req->info, 4);
  122. if ((dd->flags & (FLAGS_GCM)) && dd->aead_req->iv) {
  123. rctx = aead_request_ctx(dd->aead_req);
  124. omap_aes_write_n(dd, AES_REG_IV(dd, 0), (u32 *)rctx->iv, 4);
  125. }
  126. val = FLD_VAL(((dd->ctx->keylen >> 3) - 1), 4, 3);
  127. if (dd->flags & FLAGS_CBC)
  128. val |= AES_REG_CTRL_CBC;
  129. if (dd->flags & (FLAGS_CTR | FLAGS_GCM))
  130. val |= AES_REG_CTRL_CTR | AES_REG_CTRL_CTR_WIDTH_128;
  131. if (dd->flags & FLAGS_GCM)
  132. val |= AES_REG_CTRL_GCM;
  133. if (dd->flags & FLAGS_ENCRYPT)
  134. val |= AES_REG_CTRL_DIRECTION;
  135. omap_aes_write_mask(dd, AES_REG_CTRL(dd), val, AES_REG_CTRL_MASK);
  136. return 0;
  137. }
  138. static void omap_aes_dma_trigger_omap2(struct omap_aes_dev *dd, int length)
  139. {
  140. u32 mask, val;
  141. val = dd->pdata->dma_start;
  142. if (dd->dma_lch_out != NULL)
  143. val |= dd->pdata->dma_enable_out;
  144. if (dd->dma_lch_in != NULL)
  145. val |= dd->pdata->dma_enable_in;
  146. mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
  147. dd->pdata->dma_start;
  148. omap_aes_write_mask(dd, AES_REG_MASK(dd), val, mask);
  149. }
  150. static void omap_aes_dma_trigger_omap4(struct omap_aes_dev *dd, int length)
  151. {
  152. omap_aes_write(dd, AES_REG_LENGTH_N(0), length);
  153. omap_aes_write(dd, AES_REG_LENGTH_N(1), 0);
  154. if (dd->flags & FLAGS_GCM)
  155. omap_aes_write(dd, AES_REG_A_LEN, dd->assoc_len);
  156. omap_aes_dma_trigger_omap2(dd, length);
  157. }
  158. static void omap_aes_dma_stop(struct omap_aes_dev *dd)
  159. {
  160. u32 mask;
  161. mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
  162. dd->pdata->dma_start;
  163. omap_aes_write_mask(dd, AES_REG_MASK(dd), 0, mask);
  164. }
  165. struct omap_aes_dev *omap_aes_find_dev(struct omap_aes_reqctx *rctx)
  166. {
  167. struct omap_aes_dev *dd;
  168. spin_lock_bh(&list_lock);
  169. dd = list_first_entry(&dev_list, struct omap_aes_dev, list);
  170. list_move_tail(&dd->list, &dev_list);
  171. rctx->dd = dd;
  172. spin_unlock_bh(&list_lock);
  173. return dd;
  174. }
  175. static void omap_aes_dma_out_callback(void *data)
  176. {
  177. struct omap_aes_dev *dd = data;
  178. /* dma_lch_out - completed */
  179. tasklet_schedule(&dd->done_task);
  180. }
  181. static int omap_aes_dma_init(struct omap_aes_dev *dd)
  182. {
  183. int err;
  184. dd->dma_lch_out = NULL;
  185. dd->dma_lch_in = NULL;
  186. dd->dma_lch_in = dma_request_chan(dd->dev, "rx");
  187. if (IS_ERR(dd->dma_lch_in)) {
  188. dev_err(dd->dev, "Unable to request in DMA channel\n");
  189. return PTR_ERR(dd->dma_lch_in);
  190. }
  191. dd->dma_lch_out = dma_request_chan(dd->dev, "tx");
  192. if (IS_ERR(dd->dma_lch_out)) {
  193. dev_err(dd->dev, "Unable to request out DMA channel\n");
  194. err = PTR_ERR(dd->dma_lch_out);
  195. goto err_dma_out;
  196. }
  197. return 0;
  198. err_dma_out:
  199. dma_release_channel(dd->dma_lch_in);
  200. return err;
  201. }
  202. static void omap_aes_dma_cleanup(struct omap_aes_dev *dd)
  203. {
  204. if (dd->pio_only)
  205. return;
  206. dma_release_channel(dd->dma_lch_out);
  207. dma_release_channel(dd->dma_lch_in);
  208. }
  209. static void sg_copy_buf(void *buf, struct scatterlist *sg,
  210. unsigned int start, unsigned int nbytes, int out)
  211. {
  212. struct scatter_walk walk;
  213. if (!nbytes)
  214. return;
  215. scatterwalk_start(&walk, sg);
  216. scatterwalk_advance(&walk, start);
  217. scatterwalk_copychunks(buf, &walk, nbytes, out);
  218. scatterwalk_done(&walk, out, 0);
  219. }
  220. static int omap_aes_crypt_dma(struct omap_aes_dev *dd,
  221. struct scatterlist *in_sg,
  222. struct scatterlist *out_sg,
  223. int in_sg_len, int out_sg_len)
  224. {
  225. struct dma_async_tx_descriptor *tx_in, *tx_out;
  226. struct dma_slave_config cfg;
  227. int ret;
  228. if (dd->pio_only) {
  229. scatterwalk_start(&dd->in_walk, dd->in_sg);
  230. scatterwalk_start(&dd->out_walk, dd->out_sg);
  231. /* Enable DATAIN interrupt and let it take
  232. care of the rest */
  233. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x2);
  234. return 0;
  235. }
  236. dma_sync_sg_for_device(dd->dev, dd->in_sg, in_sg_len, DMA_TO_DEVICE);
  237. memset(&cfg, 0, sizeof(cfg));
  238. cfg.src_addr = dd->phys_base + AES_REG_DATA_N(dd, 0);
  239. cfg.dst_addr = dd->phys_base + AES_REG_DATA_N(dd, 0);
  240. cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  241. cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  242. cfg.src_maxburst = DST_MAXBURST;
  243. cfg.dst_maxburst = DST_MAXBURST;
  244. /* IN */
  245. ret = dmaengine_slave_config(dd->dma_lch_in, &cfg);
  246. if (ret) {
  247. dev_err(dd->dev, "can't configure IN dmaengine slave: %d\n",
  248. ret);
  249. return ret;
  250. }
  251. tx_in = dmaengine_prep_slave_sg(dd->dma_lch_in, in_sg, in_sg_len,
  252. DMA_MEM_TO_DEV,
  253. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  254. if (!tx_in) {
  255. dev_err(dd->dev, "IN prep_slave_sg() failed\n");
  256. return -EINVAL;
  257. }
  258. /* No callback necessary */
  259. tx_in->callback_param = dd;
  260. /* OUT */
  261. ret = dmaengine_slave_config(dd->dma_lch_out, &cfg);
  262. if (ret) {
  263. dev_err(dd->dev, "can't configure OUT dmaengine slave: %d\n",
  264. ret);
  265. return ret;
  266. }
  267. tx_out = dmaengine_prep_slave_sg(dd->dma_lch_out, out_sg, out_sg_len,
  268. DMA_DEV_TO_MEM,
  269. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  270. if (!tx_out) {
  271. dev_err(dd->dev, "OUT prep_slave_sg() failed\n");
  272. return -EINVAL;
  273. }
  274. if (dd->flags & FLAGS_GCM)
  275. tx_out->callback = omap_aes_gcm_dma_out_callback;
  276. else
  277. tx_out->callback = omap_aes_dma_out_callback;
  278. tx_out->callback_param = dd;
  279. dmaengine_submit(tx_in);
  280. dmaengine_submit(tx_out);
  281. dma_async_issue_pending(dd->dma_lch_in);
  282. dma_async_issue_pending(dd->dma_lch_out);
  283. /* start DMA */
  284. dd->pdata->trigger(dd, dd->total);
  285. return 0;
  286. }
  287. int omap_aes_crypt_dma_start(struct omap_aes_dev *dd)
  288. {
  289. int err;
  290. pr_debug("total: %d\n", dd->total);
  291. if (!dd->pio_only) {
  292. err = dma_map_sg(dd->dev, dd->in_sg, dd->in_sg_len,
  293. DMA_TO_DEVICE);
  294. if (!err) {
  295. dev_err(dd->dev, "dma_map_sg() error\n");
  296. return -EINVAL;
  297. }
  298. err = dma_map_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  299. DMA_FROM_DEVICE);
  300. if (!err) {
  301. dev_err(dd->dev, "dma_map_sg() error\n");
  302. return -EINVAL;
  303. }
  304. }
  305. err = omap_aes_crypt_dma(dd, dd->in_sg, dd->out_sg, dd->in_sg_len,
  306. dd->out_sg_len);
  307. if (err && !dd->pio_only) {
  308. dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
  309. dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  310. DMA_FROM_DEVICE);
  311. }
  312. return err;
  313. }
  314. static void omap_aes_finish_req(struct omap_aes_dev *dd, int err)
  315. {
  316. struct ablkcipher_request *req = dd->req;
  317. pr_debug("err: %d\n", err);
  318. crypto_finalize_cipher_request(dd->engine, req, err);
  319. pm_runtime_mark_last_busy(dd->dev);
  320. pm_runtime_put_autosuspend(dd->dev);
  321. }
  322. int omap_aes_crypt_dma_stop(struct omap_aes_dev *dd)
  323. {
  324. pr_debug("total: %d\n", dd->total);
  325. omap_aes_dma_stop(dd);
  326. return 0;
  327. }
  328. bool omap_aes_copy_needed(struct scatterlist *sg, int total)
  329. {
  330. int len = 0;
  331. if (!IS_ALIGNED(total, AES_BLOCK_SIZE))
  332. return true;
  333. while (sg) {
  334. if (!IS_ALIGNED(sg->offset, 4))
  335. return true;
  336. if (!IS_ALIGNED(sg->length, AES_BLOCK_SIZE))
  337. return true;
  338. #ifdef CONFIG_ZONE_DMA
  339. if (page_zonenum(sg_page(sg)) != ZONE_DMA)
  340. return true;
  341. #endif
  342. len += sg->length;
  343. sg = sg_next(sg);
  344. if (len >= total)
  345. break;
  346. }
  347. if (len != total)
  348. return true;
  349. return false;
  350. }
  351. static int omap_aes_copy_sgs(struct omap_aes_dev *dd)
  352. {
  353. void *buf_in, *buf_out;
  354. int pages, total;
  355. total = ALIGN(dd->total, AES_BLOCK_SIZE);
  356. pages = get_order(total);
  357. buf_in = (void *)__get_free_pages(GFP_ATOMIC, pages);
  358. buf_out = (void *)__get_free_pages(GFP_ATOMIC, pages);
  359. if (!buf_in || !buf_out) {
  360. pr_err("Couldn't allocated pages for unaligned cases.\n");
  361. return -1;
  362. }
  363. dd->orig_out = dd->out_sg;
  364. sg_copy_buf(buf_in, dd->in_sg, 0, dd->total, 0);
  365. sg_init_table(dd->in_sgl, 1);
  366. sg_set_buf(dd->in_sgl, buf_in, total);
  367. dd->in_sg = dd->in_sgl;
  368. dd->in_sg_len = 1;
  369. sg_init_table(&dd->out_sgl, 1);
  370. sg_set_buf(&dd->out_sgl, buf_out, total);
  371. dd->out_sg = &dd->out_sgl;
  372. dd->out_sg_len = 1;
  373. return 0;
  374. }
  375. static int omap_aes_handle_queue(struct omap_aes_dev *dd,
  376. struct ablkcipher_request *req)
  377. {
  378. if (req)
  379. return crypto_transfer_cipher_request_to_engine(dd->engine, req);
  380. return 0;
  381. }
  382. static int omap_aes_prepare_req(struct crypto_engine *engine,
  383. struct ablkcipher_request *req)
  384. {
  385. struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(
  386. crypto_ablkcipher_reqtfm(req));
  387. struct omap_aes_reqctx *rctx = ablkcipher_request_ctx(req);
  388. struct omap_aes_dev *dd = rctx->dd;
  389. if (!dd)
  390. return -ENODEV;
  391. /* assign new request to device */
  392. dd->req = req;
  393. dd->total = req->nbytes;
  394. dd->total_save = req->nbytes;
  395. dd->in_sg = req->src;
  396. dd->out_sg = req->dst;
  397. dd->in_sg_len = sg_nents_for_len(dd->in_sg, dd->total);
  398. if (dd->in_sg_len < 0)
  399. return dd->in_sg_len;
  400. dd->out_sg_len = sg_nents_for_len(dd->out_sg, dd->total);
  401. if (dd->out_sg_len < 0)
  402. return dd->out_sg_len;
  403. if (omap_aes_copy_needed(dd->in_sg, dd->total) ||
  404. omap_aes_copy_needed(dd->out_sg, dd->total)) {
  405. if (omap_aes_copy_sgs(dd))
  406. pr_err("Failed to copy SGs for unaligned cases\n");
  407. dd->sgs_copied = 1;
  408. } else {
  409. dd->sgs_copied = 0;
  410. }
  411. rctx->mode &= FLAGS_MODE_MASK;
  412. dd->flags = (dd->flags & ~FLAGS_MODE_MASK) | rctx->mode;
  413. dd->ctx = ctx;
  414. rctx->dd = dd;
  415. return omap_aes_write_ctrl(dd);
  416. }
  417. static int omap_aes_crypt_req(struct crypto_engine *engine,
  418. struct ablkcipher_request *req)
  419. {
  420. struct omap_aes_reqctx *rctx = ablkcipher_request_ctx(req);
  421. struct omap_aes_dev *dd = rctx->dd;
  422. if (!dd)
  423. return -ENODEV;
  424. return omap_aes_crypt_dma_start(dd);
  425. }
  426. static void omap_aes_done_task(unsigned long data)
  427. {
  428. struct omap_aes_dev *dd = (struct omap_aes_dev *)data;
  429. void *buf_in, *buf_out;
  430. int pages, len;
  431. pr_debug("enter done_task\n");
  432. if (!dd->pio_only) {
  433. dma_sync_sg_for_device(dd->dev, dd->out_sg, dd->out_sg_len,
  434. DMA_FROM_DEVICE);
  435. dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
  436. dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  437. DMA_FROM_DEVICE);
  438. omap_aes_crypt_dma_stop(dd);
  439. }
  440. if (dd->sgs_copied) {
  441. buf_in = sg_virt(dd->in_sgl);
  442. buf_out = sg_virt(&dd->out_sgl);
  443. sg_copy_buf(buf_out, dd->orig_out, 0, dd->total_save, 1);
  444. len = ALIGN(dd->total_save, AES_BLOCK_SIZE);
  445. pages = get_order(len);
  446. free_pages((unsigned long)buf_in, pages);
  447. free_pages((unsigned long)buf_out, pages);
  448. }
  449. omap_aes_finish_req(dd, 0);
  450. pr_debug("exit\n");
  451. }
  452. static int omap_aes_crypt(struct ablkcipher_request *req, unsigned long mode)
  453. {
  454. struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(
  455. crypto_ablkcipher_reqtfm(req));
  456. struct omap_aes_reqctx *rctx = ablkcipher_request_ctx(req);
  457. struct omap_aes_dev *dd;
  458. int ret;
  459. pr_debug("nbytes: %d, enc: %d, cbc: %d\n", req->nbytes,
  460. !!(mode & FLAGS_ENCRYPT),
  461. !!(mode & FLAGS_CBC));
  462. if (req->nbytes < aes_fallback_sz) {
  463. SKCIPHER_REQUEST_ON_STACK(subreq, ctx->fallback);
  464. skcipher_request_set_tfm(subreq, ctx->fallback);
  465. skcipher_request_set_callback(subreq, req->base.flags, NULL,
  466. NULL);
  467. skcipher_request_set_crypt(subreq, req->src, req->dst,
  468. req->nbytes, req->info);
  469. if (mode & FLAGS_ENCRYPT)
  470. ret = crypto_skcipher_encrypt(subreq);
  471. else
  472. ret = crypto_skcipher_decrypt(subreq);
  473. skcipher_request_zero(subreq);
  474. return ret;
  475. }
  476. dd = omap_aes_find_dev(rctx);
  477. if (!dd)
  478. return -ENODEV;
  479. rctx->mode = mode;
  480. return omap_aes_handle_queue(dd, req);
  481. }
  482. /* ********************** ALG API ************************************ */
  483. static int omap_aes_setkey(struct crypto_ablkcipher *tfm, const u8 *key,
  484. unsigned int keylen)
  485. {
  486. struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(tfm);
  487. int ret;
  488. if (keylen != AES_KEYSIZE_128 && keylen != AES_KEYSIZE_192 &&
  489. keylen != AES_KEYSIZE_256)
  490. return -EINVAL;
  491. pr_debug("enter, keylen: %d\n", keylen);
  492. memcpy(ctx->key, key, keylen);
  493. ctx->keylen = keylen;
  494. crypto_skcipher_clear_flags(ctx->fallback, CRYPTO_TFM_REQ_MASK);
  495. crypto_skcipher_set_flags(ctx->fallback, tfm->base.crt_flags &
  496. CRYPTO_TFM_REQ_MASK);
  497. ret = crypto_skcipher_setkey(ctx->fallback, key, keylen);
  498. if (!ret)
  499. return 0;
  500. return 0;
  501. }
  502. static int omap_aes_ecb_encrypt(struct ablkcipher_request *req)
  503. {
  504. return omap_aes_crypt(req, FLAGS_ENCRYPT);
  505. }
  506. static int omap_aes_ecb_decrypt(struct ablkcipher_request *req)
  507. {
  508. return omap_aes_crypt(req, 0);
  509. }
  510. static int omap_aes_cbc_encrypt(struct ablkcipher_request *req)
  511. {
  512. return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CBC);
  513. }
  514. static int omap_aes_cbc_decrypt(struct ablkcipher_request *req)
  515. {
  516. return omap_aes_crypt(req, FLAGS_CBC);
  517. }
  518. static int omap_aes_ctr_encrypt(struct ablkcipher_request *req)
  519. {
  520. return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CTR);
  521. }
  522. static int omap_aes_ctr_decrypt(struct ablkcipher_request *req)
  523. {
  524. return omap_aes_crypt(req, FLAGS_CTR);
  525. }
  526. static int omap_aes_cra_init(struct crypto_tfm *tfm)
  527. {
  528. const char *name = crypto_tfm_alg_name(tfm);
  529. const u32 flags = CRYPTO_ALG_ASYNC | CRYPTO_ALG_NEED_FALLBACK;
  530. struct omap_aes_ctx *ctx = crypto_tfm_ctx(tfm);
  531. struct crypto_skcipher *blk;
  532. blk = crypto_alloc_skcipher(name, 0, flags);
  533. if (IS_ERR(blk))
  534. return PTR_ERR(blk);
  535. ctx->fallback = blk;
  536. tfm->crt_ablkcipher.reqsize = sizeof(struct omap_aes_reqctx);
  537. return 0;
  538. }
  539. static int omap_aes_gcm_cra_init(struct crypto_aead *tfm)
  540. {
  541. struct omap_aes_dev *dd = NULL;
  542. struct omap_aes_ctx *ctx = crypto_aead_ctx(tfm);
  543. int err;
  544. /* Find AES device, currently picks the first device */
  545. spin_lock_bh(&list_lock);
  546. list_for_each_entry(dd, &dev_list, list) {
  547. break;
  548. }
  549. spin_unlock_bh(&list_lock);
  550. err = pm_runtime_get_sync(dd->dev);
  551. if (err < 0) {
  552. dev_err(dd->dev, "%s: failed to get_sync(%d)\n",
  553. __func__, err);
  554. return err;
  555. }
  556. tfm->reqsize = sizeof(struct omap_aes_reqctx);
  557. ctx->ctr = crypto_alloc_skcipher("ecb(aes)", 0, 0);
  558. if (IS_ERR(ctx->ctr)) {
  559. pr_warn("could not load aes driver for encrypting IV\n");
  560. return PTR_ERR(ctx->ctr);
  561. }
  562. return 0;
  563. }
  564. static void omap_aes_cra_exit(struct crypto_tfm *tfm)
  565. {
  566. struct omap_aes_ctx *ctx = crypto_tfm_ctx(tfm);
  567. if (ctx->fallback)
  568. crypto_free_skcipher(ctx->fallback);
  569. ctx->fallback = NULL;
  570. }
  571. static void omap_aes_gcm_cra_exit(struct crypto_aead *tfm)
  572. {
  573. struct omap_aes_ctx *ctx = crypto_aead_ctx(tfm);
  574. omap_aes_cra_exit(crypto_aead_tfm(tfm));
  575. if (ctx->ctr)
  576. crypto_free_skcipher(ctx->ctr);
  577. }
  578. /* ********************** ALGS ************************************ */
  579. static struct crypto_alg algs_ecb_cbc[] = {
  580. {
  581. .cra_name = "ecb(aes)",
  582. .cra_driver_name = "ecb-aes-omap",
  583. .cra_priority = 300,
  584. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  585. CRYPTO_ALG_KERN_DRIVER_ONLY |
  586. CRYPTO_ALG_ASYNC | CRYPTO_ALG_NEED_FALLBACK,
  587. .cra_blocksize = AES_BLOCK_SIZE,
  588. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  589. .cra_alignmask = 0,
  590. .cra_type = &crypto_ablkcipher_type,
  591. .cra_module = THIS_MODULE,
  592. .cra_init = omap_aes_cra_init,
  593. .cra_exit = omap_aes_cra_exit,
  594. .cra_u.ablkcipher = {
  595. .min_keysize = AES_MIN_KEY_SIZE,
  596. .max_keysize = AES_MAX_KEY_SIZE,
  597. .setkey = omap_aes_setkey,
  598. .encrypt = omap_aes_ecb_encrypt,
  599. .decrypt = omap_aes_ecb_decrypt,
  600. }
  601. },
  602. {
  603. .cra_name = "cbc(aes)",
  604. .cra_driver_name = "cbc-aes-omap",
  605. .cra_priority = 300,
  606. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  607. CRYPTO_ALG_KERN_DRIVER_ONLY |
  608. CRYPTO_ALG_ASYNC | CRYPTO_ALG_NEED_FALLBACK,
  609. .cra_blocksize = AES_BLOCK_SIZE,
  610. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  611. .cra_alignmask = 0,
  612. .cra_type = &crypto_ablkcipher_type,
  613. .cra_module = THIS_MODULE,
  614. .cra_init = omap_aes_cra_init,
  615. .cra_exit = omap_aes_cra_exit,
  616. .cra_u.ablkcipher = {
  617. .min_keysize = AES_MIN_KEY_SIZE,
  618. .max_keysize = AES_MAX_KEY_SIZE,
  619. .ivsize = AES_BLOCK_SIZE,
  620. .setkey = omap_aes_setkey,
  621. .encrypt = omap_aes_cbc_encrypt,
  622. .decrypt = omap_aes_cbc_decrypt,
  623. }
  624. }
  625. };
  626. static struct crypto_alg algs_ctr[] = {
  627. {
  628. .cra_name = "ctr(aes)",
  629. .cra_driver_name = "ctr-aes-omap",
  630. .cra_priority = 300,
  631. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  632. CRYPTO_ALG_KERN_DRIVER_ONLY |
  633. CRYPTO_ALG_ASYNC | CRYPTO_ALG_NEED_FALLBACK,
  634. .cra_blocksize = AES_BLOCK_SIZE,
  635. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  636. .cra_alignmask = 0,
  637. .cra_type = &crypto_ablkcipher_type,
  638. .cra_module = THIS_MODULE,
  639. .cra_init = omap_aes_cra_init,
  640. .cra_exit = omap_aes_cra_exit,
  641. .cra_u.ablkcipher = {
  642. .min_keysize = AES_MIN_KEY_SIZE,
  643. .max_keysize = AES_MAX_KEY_SIZE,
  644. .geniv = "eseqiv",
  645. .ivsize = AES_BLOCK_SIZE,
  646. .setkey = omap_aes_setkey,
  647. .encrypt = omap_aes_ctr_encrypt,
  648. .decrypt = omap_aes_ctr_decrypt,
  649. }
  650. } ,
  651. };
  652. static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc[] = {
  653. {
  654. .algs_list = algs_ecb_cbc,
  655. .size = ARRAY_SIZE(algs_ecb_cbc),
  656. },
  657. };
  658. static struct aead_alg algs_aead_gcm[] = {
  659. {
  660. .base = {
  661. .cra_name = "gcm(aes)",
  662. .cra_driver_name = "gcm-aes-omap",
  663. .cra_priority = 300,
  664. .cra_flags = CRYPTO_ALG_ASYNC |
  665. CRYPTO_ALG_KERN_DRIVER_ONLY,
  666. .cra_blocksize = 1,
  667. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  668. .cra_alignmask = 0xf,
  669. .cra_module = THIS_MODULE,
  670. },
  671. .init = omap_aes_gcm_cra_init,
  672. .exit = omap_aes_gcm_cra_exit,
  673. .ivsize = 12,
  674. .maxauthsize = AES_BLOCK_SIZE,
  675. .setkey = omap_aes_gcm_setkey,
  676. .encrypt = omap_aes_gcm_encrypt,
  677. .decrypt = omap_aes_gcm_decrypt,
  678. },
  679. {
  680. .base = {
  681. .cra_name = "rfc4106(gcm(aes))",
  682. .cra_driver_name = "rfc4106-gcm-aes-omap",
  683. .cra_priority = 300,
  684. .cra_flags = CRYPTO_ALG_ASYNC |
  685. CRYPTO_ALG_KERN_DRIVER_ONLY,
  686. .cra_blocksize = 1,
  687. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  688. .cra_alignmask = 0xf,
  689. .cra_module = THIS_MODULE,
  690. },
  691. .init = omap_aes_gcm_cra_init,
  692. .exit = omap_aes_gcm_cra_exit,
  693. .maxauthsize = AES_BLOCK_SIZE,
  694. .ivsize = 8,
  695. .setkey = omap_aes_4106gcm_setkey,
  696. .encrypt = omap_aes_4106gcm_encrypt,
  697. .decrypt = omap_aes_4106gcm_decrypt,
  698. },
  699. };
  700. static struct omap_aes_aead_algs omap_aes_aead_info = {
  701. .algs_list = algs_aead_gcm,
  702. .size = ARRAY_SIZE(algs_aead_gcm),
  703. };
  704. static const struct omap_aes_pdata omap_aes_pdata_omap2 = {
  705. .algs_info = omap_aes_algs_info_ecb_cbc,
  706. .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc),
  707. .trigger = omap_aes_dma_trigger_omap2,
  708. .key_ofs = 0x1c,
  709. .iv_ofs = 0x20,
  710. .ctrl_ofs = 0x30,
  711. .data_ofs = 0x34,
  712. .rev_ofs = 0x44,
  713. .mask_ofs = 0x48,
  714. .dma_enable_in = BIT(2),
  715. .dma_enable_out = BIT(3),
  716. .dma_start = BIT(5),
  717. .major_mask = 0xf0,
  718. .major_shift = 4,
  719. .minor_mask = 0x0f,
  720. .minor_shift = 0,
  721. };
  722. #ifdef CONFIG_OF
  723. static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc_ctr[] = {
  724. {
  725. .algs_list = algs_ecb_cbc,
  726. .size = ARRAY_SIZE(algs_ecb_cbc),
  727. },
  728. {
  729. .algs_list = algs_ctr,
  730. .size = ARRAY_SIZE(algs_ctr),
  731. },
  732. };
  733. static const struct omap_aes_pdata omap_aes_pdata_omap3 = {
  734. .algs_info = omap_aes_algs_info_ecb_cbc_ctr,
  735. .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr),
  736. .trigger = omap_aes_dma_trigger_omap2,
  737. .key_ofs = 0x1c,
  738. .iv_ofs = 0x20,
  739. .ctrl_ofs = 0x30,
  740. .data_ofs = 0x34,
  741. .rev_ofs = 0x44,
  742. .mask_ofs = 0x48,
  743. .dma_enable_in = BIT(2),
  744. .dma_enable_out = BIT(3),
  745. .dma_start = BIT(5),
  746. .major_mask = 0xf0,
  747. .major_shift = 4,
  748. .minor_mask = 0x0f,
  749. .minor_shift = 0,
  750. };
  751. static const struct omap_aes_pdata omap_aes_pdata_omap4 = {
  752. .algs_info = omap_aes_algs_info_ecb_cbc_ctr,
  753. .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr),
  754. .aead_algs_info = &omap_aes_aead_info,
  755. .trigger = omap_aes_dma_trigger_omap4,
  756. .key_ofs = 0x3c,
  757. .iv_ofs = 0x40,
  758. .ctrl_ofs = 0x50,
  759. .data_ofs = 0x60,
  760. .rev_ofs = 0x80,
  761. .mask_ofs = 0x84,
  762. .irq_status_ofs = 0x8c,
  763. .irq_enable_ofs = 0x90,
  764. .dma_enable_in = BIT(5),
  765. .dma_enable_out = BIT(6),
  766. .major_mask = 0x0700,
  767. .major_shift = 8,
  768. .minor_mask = 0x003f,
  769. .minor_shift = 0,
  770. };
  771. static irqreturn_t omap_aes_irq(int irq, void *dev_id)
  772. {
  773. struct omap_aes_dev *dd = dev_id;
  774. u32 status, i;
  775. u32 *src, *dst;
  776. status = omap_aes_read(dd, AES_REG_IRQ_STATUS(dd));
  777. if (status & AES_REG_IRQ_DATA_IN) {
  778. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x0);
  779. BUG_ON(!dd->in_sg);
  780. BUG_ON(_calc_walked(in) > dd->in_sg->length);
  781. src = sg_virt(dd->in_sg) + _calc_walked(in);
  782. for (i = 0; i < AES_BLOCK_WORDS; i++) {
  783. omap_aes_write(dd, AES_REG_DATA_N(dd, i), *src);
  784. scatterwalk_advance(&dd->in_walk, 4);
  785. if (dd->in_sg->length == _calc_walked(in)) {
  786. dd->in_sg = sg_next(dd->in_sg);
  787. if (dd->in_sg) {
  788. scatterwalk_start(&dd->in_walk,
  789. dd->in_sg);
  790. src = sg_virt(dd->in_sg) +
  791. _calc_walked(in);
  792. }
  793. } else {
  794. src++;
  795. }
  796. }
  797. /* Clear IRQ status */
  798. status &= ~AES_REG_IRQ_DATA_IN;
  799. omap_aes_write(dd, AES_REG_IRQ_STATUS(dd), status);
  800. /* Enable DATA_OUT interrupt */
  801. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x4);
  802. } else if (status & AES_REG_IRQ_DATA_OUT) {
  803. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x0);
  804. BUG_ON(!dd->out_sg);
  805. BUG_ON(_calc_walked(out) > dd->out_sg->length);
  806. dst = sg_virt(dd->out_sg) + _calc_walked(out);
  807. for (i = 0; i < AES_BLOCK_WORDS; i++) {
  808. *dst = omap_aes_read(dd, AES_REG_DATA_N(dd, i));
  809. scatterwalk_advance(&dd->out_walk, 4);
  810. if (dd->out_sg->length == _calc_walked(out)) {
  811. dd->out_sg = sg_next(dd->out_sg);
  812. if (dd->out_sg) {
  813. scatterwalk_start(&dd->out_walk,
  814. dd->out_sg);
  815. dst = sg_virt(dd->out_sg) +
  816. _calc_walked(out);
  817. }
  818. } else {
  819. dst++;
  820. }
  821. }
  822. dd->total -= min_t(size_t, AES_BLOCK_SIZE, dd->total);
  823. /* Clear IRQ status */
  824. status &= ~AES_REG_IRQ_DATA_OUT;
  825. omap_aes_write(dd, AES_REG_IRQ_STATUS(dd), status);
  826. if (!dd->total)
  827. /* All bytes read! */
  828. tasklet_schedule(&dd->done_task);
  829. else
  830. /* Enable DATA_IN interrupt for next block */
  831. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x2);
  832. }
  833. return IRQ_HANDLED;
  834. }
  835. static const struct of_device_id omap_aes_of_match[] = {
  836. {
  837. .compatible = "ti,omap2-aes",
  838. .data = &omap_aes_pdata_omap2,
  839. },
  840. {
  841. .compatible = "ti,omap3-aes",
  842. .data = &omap_aes_pdata_omap3,
  843. },
  844. {
  845. .compatible = "ti,omap4-aes",
  846. .data = &omap_aes_pdata_omap4,
  847. },
  848. {},
  849. };
  850. MODULE_DEVICE_TABLE(of, omap_aes_of_match);
  851. static int omap_aes_get_res_of(struct omap_aes_dev *dd,
  852. struct device *dev, struct resource *res)
  853. {
  854. struct device_node *node = dev->of_node;
  855. const struct of_device_id *match;
  856. int err = 0;
  857. match = of_match_device(of_match_ptr(omap_aes_of_match), dev);
  858. if (!match) {
  859. dev_err(dev, "no compatible OF match\n");
  860. err = -EINVAL;
  861. goto err;
  862. }
  863. err = of_address_to_resource(node, 0, res);
  864. if (err < 0) {
  865. dev_err(dev, "can't translate OF node address\n");
  866. err = -EINVAL;
  867. goto err;
  868. }
  869. dd->pdata = match->data;
  870. err:
  871. return err;
  872. }
  873. #else
  874. static const struct of_device_id omap_aes_of_match[] = {
  875. {},
  876. };
  877. static int omap_aes_get_res_of(struct omap_aes_dev *dd,
  878. struct device *dev, struct resource *res)
  879. {
  880. return -EINVAL;
  881. }
  882. #endif
  883. static int omap_aes_get_res_pdev(struct omap_aes_dev *dd,
  884. struct platform_device *pdev, struct resource *res)
  885. {
  886. struct device *dev = &pdev->dev;
  887. struct resource *r;
  888. int err = 0;
  889. /* Get the base address */
  890. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  891. if (!r) {
  892. dev_err(dev, "no MEM resource info\n");
  893. err = -ENODEV;
  894. goto err;
  895. }
  896. memcpy(res, r, sizeof(*res));
  897. /* Only OMAP2/3 can be non-DT */
  898. dd->pdata = &omap_aes_pdata_omap2;
  899. err:
  900. return err;
  901. }
  902. static ssize_t fallback_show(struct device *dev, struct device_attribute *attr,
  903. char *buf)
  904. {
  905. return sprintf(buf, "%d\n", aes_fallback_sz);
  906. }
  907. static ssize_t fallback_store(struct device *dev, struct device_attribute *attr,
  908. const char *buf, size_t size)
  909. {
  910. ssize_t status;
  911. long value;
  912. status = kstrtol(buf, 0, &value);
  913. if (status)
  914. return status;
  915. /* HW accelerator only works with buffers > 9 */
  916. if (value < 9) {
  917. dev_err(dev, "minimum fallback size 9\n");
  918. return -EINVAL;
  919. }
  920. aes_fallback_sz = value;
  921. return size;
  922. }
  923. static ssize_t queue_len_show(struct device *dev, struct device_attribute *attr,
  924. char *buf)
  925. {
  926. struct omap_aes_dev *dd = dev_get_drvdata(dev);
  927. return sprintf(buf, "%d\n", dd->engine->queue.max_qlen);
  928. }
  929. static ssize_t queue_len_store(struct device *dev,
  930. struct device_attribute *attr, const char *buf,
  931. size_t size)
  932. {
  933. struct omap_aes_dev *dd;
  934. ssize_t status;
  935. long value;
  936. unsigned long flags;
  937. status = kstrtol(buf, 0, &value);
  938. if (status)
  939. return status;
  940. if (value < 1)
  941. return -EINVAL;
  942. /*
  943. * Changing the queue size in fly is safe, if size becomes smaller
  944. * than current size, it will just not accept new entries until
  945. * it has shrank enough.
  946. */
  947. spin_lock_bh(&list_lock);
  948. list_for_each_entry(dd, &dev_list, list) {
  949. spin_lock_irqsave(&dd->lock, flags);
  950. dd->engine->queue.max_qlen = value;
  951. dd->aead_queue.base.max_qlen = value;
  952. spin_unlock_irqrestore(&dd->lock, flags);
  953. }
  954. spin_unlock_bh(&list_lock);
  955. return size;
  956. }
  957. static DEVICE_ATTR_RW(queue_len);
  958. static DEVICE_ATTR_RW(fallback);
  959. static struct attribute *omap_aes_attrs[] = {
  960. &dev_attr_queue_len.attr,
  961. &dev_attr_fallback.attr,
  962. NULL,
  963. };
  964. static struct attribute_group omap_aes_attr_group = {
  965. .attrs = omap_aes_attrs,
  966. };
  967. static int omap_aes_probe(struct platform_device *pdev)
  968. {
  969. struct device *dev = &pdev->dev;
  970. struct omap_aes_dev *dd;
  971. struct crypto_alg *algp;
  972. struct aead_alg *aalg;
  973. struct resource res;
  974. int err = -ENOMEM, i, j, irq = -1;
  975. u32 reg;
  976. dd = devm_kzalloc(dev, sizeof(struct omap_aes_dev), GFP_KERNEL);
  977. if (dd == NULL) {
  978. dev_err(dev, "unable to alloc data struct.\n");
  979. goto err_data;
  980. }
  981. dd->dev = dev;
  982. platform_set_drvdata(pdev, dd);
  983. aead_init_queue(&dd->aead_queue, OMAP_AES_QUEUE_LENGTH);
  984. err = (dev->of_node) ? omap_aes_get_res_of(dd, dev, &res) :
  985. omap_aes_get_res_pdev(dd, pdev, &res);
  986. if (err)
  987. goto err_res;
  988. dd->io_base = devm_ioremap_resource(dev, &res);
  989. if (IS_ERR(dd->io_base)) {
  990. err = PTR_ERR(dd->io_base);
  991. goto err_res;
  992. }
  993. dd->phys_base = res.start;
  994. pm_runtime_use_autosuspend(dev);
  995. pm_runtime_set_autosuspend_delay(dev, DEFAULT_AUTOSUSPEND_DELAY);
  996. pm_runtime_enable(dev);
  997. err = pm_runtime_get_sync(dev);
  998. if (err < 0) {
  999. dev_err(dev, "%s: failed to get_sync(%d)\n",
  1000. __func__, err);
  1001. goto err_res;
  1002. }
  1003. omap_aes_dma_stop(dd);
  1004. reg = omap_aes_read(dd, AES_REG_REV(dd));
  1005. pm_runtime_put_sync(dev);
  1006. dev_info(dev, "OMAP AES hw accel rev: %u.%u\n",
  1007. (reg & dd->pdata->major_mask) >> dd->pdata->major_shift,
  1008. (reg & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
  1009. tasklet_init(&dd->done_task, omap_aes_done_task, (unsigned long)dd);
  1010. err = omap_aes_dma_init(dd);
  1011. if (err == -EPROBE_DEFER) {
  1012. goto err_irq;
  1013. } else if (err && AES_REG_IRQ_STATUS(dd) && AES_REG_IRQ_ENABLE(dd)) {
  1014. dd->pio_only = 1;
  1015. irq = platform_get_irq(pdev, 0);
  1016. if (irq < 0) {
  1017. dev_err(dev, "can't get IRQ resource\n");
  1018. goto err_irq;
  1019. }
  1020. err = devm_request_irq(dev, irq, omap_aes_irq, 0,
  1021. dev_name(dev), dd);
  1022. if (err) {
  1023. dev_err(dev, "Unable to grab omap-aes IRQ\n");
  1024. goto err_irq;
  1025. }
  1026. }
  1027. spin_lock_init(&dd->lock);
  1028. INIT_LIST_HEAD(&dd->list);
  1029. spin_lock(&list_lock);
  1030. list_add_tail(&dd->list, &dev_list);
  1031. spin_unlock(&list_lock);
  1032. /* Initialize crypto engine */
  1033. dd->engine = crypto_engine_alloc_init(dev, 1);
  1034. if (!dd->engine) {
  1035. err = -ENOMEM;
  1036. goto err_engine;
  1037. }
  1038. dd->engine->prepare_cipher_request = omap_aes_prepare_req;
  1039. dd->engine->cipher_one_request = omap_aes_crypt_req;
  1040. err = crypto_engine_start(dd->engine);
  1041. if (err)
  1042. goto err_engine;
  1043. for (i = 0; i < dd->pdata->algs_info_size; i++) {
  1044. if (!dd->pdata->algs_info[i].registered) {
  1045. for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
  1046. algp = &dd->pdata->algs_info[i].algs_list[j];
  1047. pr_debug("reg alg: %s\n", algp->cra_name);
  1048. INIT_LIST_HEAD(&algp->cra_list);
  1049. err = crypto_register_alg(algp);
  1050. if (err)
  1051. goto err_algs;
  1052. dd->pdata->algs_info[i].registered++;
  1053. }
  1054. }
  1055. }
  1056. if (!dd->pdata->aead_algs_info->registered) {
  1057. for (i = 0; i < dd->pdata->aead_algs_info->size; i++) {
  1058. aalg = &dd->pdata->aead_algs_info->algs_list[i];
  1059. algp = &aalg->base;
  1060. pr_debug("reg alg: %s\n", algp->cra_name);
  1061. INIT_LIST_HEAD(&algp->cra_list);
  1062. err = crypto_register_aead(aalg);
  1063. if (err)
  1064. goto err_aead_algs;
  1065. dd->pdata->aead_algs_info->registered++;
  1066. }
  1067. }
  1068. err = sysfs_create_group(&dev->kobj, &omap_aes_attr_group);
  1069. if (err) {
  1070. dev_err(dev, "could not create sysfs device attrs\n");
  1071. goto err_aead_algs;
  1072. }
  1073. return 0;
  1074. err_aead_algs:
  1075. for (i = dd->pdata->aead_algs_info->registered - 1; i >= 0; i--) {
  1076. aalg = &dd->pdata->aead_algs_info->algs_list[i];
  1077. crypto_unregister_aead(aalg);
  1078. }
  1079. err_algs:
  1080. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  1081. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  1082. crypto_unregister_alg(
  1083. &dd->pdata->algs_info[i].algs_list[j]);
  1084. err_engine:
  1085. if (dd->engine)
  1086. crypto_engine_exit(dd->engine);
  1087. omap_aes_dma_cleanup(dd);
  1088. err_irq:
  1089. tasklet_kill(&dd->done_task);
  1090. pm_runtime_disable(dev);
  1091. err_res:
  1092. dd = NULL;
  1093. err_data:
  1094. dev_err(dev, "initialization failed.\n");
  1095. return err;
  1096. }
  1097. static int omap_aes_remove(struct platform_device *pdev)
  1098. {
  1099. struct omap_aes_dev *dd = platform_get_drvdata(pdev);
  1100. struct aead_alg *aalg;
  1101. int i, j;
  1102. if (!dd)
  1103. return -ENODEV;
  1104. spin_lock(&list_lock);
  1105. list_del(&dd->list);
  1106. spin_unlock(&list_lock);
  1107. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  1108. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  1109. crypto_unregister_alg(
  1110. &dd->pdata->algs_info[i].algs_list[j]);
  1111. for (i = dd->pdata->aead_algs_info->size - 1; i >= 0; i--) {
  1112. aalg = &dd->pdata->aead_algs_info->algs_list[i];
  1113. crypto_unregister_aead(aalg);
  1114. }
  1115. crypto_engine_exit(dd->engine);
  1116. tasklet_kill(&dd->done_task);
  1117. omap_aes_dma_cleanup(dd);
  1118. pm_runtime_disable(dd->dev);
  1119. dd = NULL;
  1120. return 0;
  1121. }
  1122. #ifdef CONFIG_PM_SLEEP
  1123. static int omap_aes_suspend(struct device *dev)
  1124. {
  1125. pm_runtime_put_sync(dev);
  1126. return 0;
  1127. }
  1128. static int omap_aes_resume(struct device *dev)
  1129. {
  1130. pm_runtime_get_sync(dev);
  1131. return 0;
  1132. }
  1133. #endif
  1134. static SIMPLE_DEV_PM_OPS(omap_aes_pm_ops, omap_aes_suspend, omap_aes_resume);
  1135. static struct platform_driver omap_aes_driver = {
  1136. .probe = omap_aes_probe,
  1137. .remove = omap_aes_remove,
  1138. .driver = {
  1139. .name = "omap-aes",
  1140. .pm = &omap_aes_pm_ops,
  1141. .of_match_table = omap_aes_of_match,
  1142. },
  1143. };
  1144. module_platform_driver(omap_aes_driver);
  1145. MODULE_DESCRIPTION("OMAP AES hw acceleration support.");
  1146. MODULE_LICENSE("GPL v2");
  1147. MODULE_AUTHOR("Dmitry Kasatkin");