tdma.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344
  1. /*
  2. * Provide TDMA helper functions used by cipher and hash algorithm
  3. * implementations.
  4. *
  5. * Author: Boris Brezillon <boris.brezillon@free-electrons.com>
  6. * Author: Arnaud Ebalard <arno@natisbad.org>
  7. *
  8. * This work is based on an initial version written by
  9. * Sebastian Andrzej Siewior < sebastian at breakpoint dot cc >
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License version 2 as published
  13. * by the Free Software Foundation.
  14. */
  15. #include "cesa.h"
  16. bool mv_cesa_req_dma_iter_next_transfer(struct mv_cesa_dma_iter *iter,
  17. struct mv_cesa_sg_dma_iter *sgiter,
  18. unsigned int len)
  19. {
  20. if (!sgiter->sg)
  21. return false;
  22. sgiter->op_offset += len;
  23. sgiter->offset += len;
  24. if (sgiter->offset == sg_dma_len(sgiter->sg)) {
  25. if (sg_is_last(sgiter->sg))
  26. return false;
  27. sgiter->offset = 0;
  28. sgiter->sg = sg_next(sgiter->sg);
  29. }
  30. if (sgiter->op_offset == iter->op_len)
  31. return false;
  32. return true;
  33. }
  34. void mv_cesa_dma_step(struct mv_cesa_req *dreq)
  35. {
  36. struct mv_cesa_engine *engine = dreq->engine;
  37. writel_relaxed(0, engine->regs + CESA_SA_CFG);
  38. mv_cesa_set_int_mask(engine, CESA_SA_INT_ACC0_IDMA_DONE);
  39. writel_relaxed(CESA_TDMA_DST_BURST_128B | CESA_TDMA_SRC_BURST_128B |
  40. CESA_TDMA_NO_BYTE_SWAP | CESA_TDMA_EN,
  41. engine->regs + CESA_TDMA_CONTROL);
  42. writel_relaxed(CESA_SA_CFG_ACT_CH0_IDMA | CESA_SA_CFG_MULTI_PKT |
  43. CESA_SA_CFG_CH0_W_IDMA | CESA_SA_CFG_PARA_DIS,
  44. engine->regs + CESA_SA_CFG);
  45. writel_relaxed(dreq->chain.first->cur_dma,
  46. engine->regs + CESA_TDMA_NEXT_ADDR);
  47. BUG_ON(readl(engine->regs + CESA_SA_CMD) &
  48. CESA_SA_CMD_EN_CESA_SA_ACCL0);
  49. writel(CESA_SA_CMD_EN_CESA_SA_ACCL0, engine->regs + CESA_SA_CMD);
  50. }
  51. void mv_cesa_dma_cleanup(struct mv_cesa_req *dreq)
  52. {
  53. struct mv_cesa_tdma_desc *tdma;
  54. for (tdma = dreq->chain.first; tdma;) {
  55. struct mv_cesa_tdma_desc *old_tdma = tdma;
  56. u32 type = tdma->flags & CESA_TDMA_TYPE_MSK;
  57. if (type == CESA_TDMA_OP)
  58. dma_pool_free(cesa_dev->dma->op_pool, tdma->op,
  59. le32_to_cpu(tdma->src));
  60. else if (type == CESA_TDMA_IV)
  61. dma_pool_free(cesa_dev->dma->iv_pool, tdma->data,
  62. le32_to_cpu(tdma->dst));
  63. tdma = tdma->next;
  64. dma_pool_free(cesa_dev->dma->tdma_desc_pool, old_tdma,
  65. old_tdma->cur_dma);
  66. }
  67. dreq->chain.first = NULL;
  68. dreq->chain.last = NULL;
  69. }
  70. void mv_cesa_dma_prepare(struct mv_cesa_req *dreq,
  71. struct mv_cesa_engine *engine)
  72. {
  73. struct mv_cesa_tdma_desc *tdma;
  74. for (tdma = dreq->chain.first; tdma; tdma = tdma->next) {
  75. if (tdma->flags & CESA_TDMA_DST_IN_SRAM)
  76. tdma->dst = cpu_to_le32(tdma->dst + engine->sram_dma);
  77. if (tdma->flags & CESA_TDMA_SRC_IN_SRAM)
  78. tdma->src = cpu_to_le32(tdma->src + engine->sram_dma);
  79. if ((tdma->flags & CESA_TDMA_TYPE_MSK) == CESA_TDMA_OP)
  80. mv_cesa_adjust_op(engine, tdma->op);
  81. }
  82. }
  83. void mv_cesa_tdma_chain(struct mv_cesa_engine *engine,
  84. struct mv_cesa_req *dreq)
  85. {
  86. if (engine->chain.first == NULL && engine->chain.last == NULL) {
  87. engine->chain.first = dreq->chain.first;
  88. engine->chain.last = dreq->chain.last;
  89. } else {
  90. struct mv_cesa_tdma_desc *last;
  91. last = engine->chain.last;
  92. last->next = dreq->chain.first;
  93. engine->chain.last = dreq->chain.last;
  94. if (!(last->flags & CESA_TDMA_BREAK_CHAIN))
  95. last->next_dma = dreq->chain.first->cur_dma;
  96. }
  97. }
  98. int mv_cesa_tdma_process(struct mv_cesa_engine *engine, u32 status)
  99. {
  100. struct crypto_async_request *req = NULL;
  101. struct mv_cesa_tdma_desc *tdma = NULL, *next = NULL;
  102. dma_addr_t tdma_cur;
  103. int res = 0;
  104. tdma_cur = readl(engine->regs + CESA_TDMA_CUR);
  105. for (tdma = engine->chain.first; tdma; tdma = next) {
  106. spin_lock_bh(&engine->lock);
  107. next = tdma->next;
  108. spin_unlock_bh(&engine->lock);
  109. if (tdma->flags & CESA_TDMA_END_OF_REQ) {
  110. struct crypto_async_request *backlog = NULL;
  111. struct mv_cesa_ctx *ctx;
  112. u32 current_status;
  113. spin_lock_bh(&engine->lock);
  114. /*
  115. * if req is NULL, this means we're processing the
  116. * request in engine->req.
  117. */
  118. if (!req)
  119. req = engine->req;
  120. else
  121. req = mv_cesa_dequeue_req_locked(engine,
  122. &backlog);
  123. /* Re-chaining to the next request */
  124. engine->chain.first = tdma->next;
  125. tdma->next = NULL;
  126. /* If this is the last request, clear the chain */
  127. if (engine->chain.first == NULL)
  128. engine->chain.last = NULL;
  129. spin_unlock_bh(&engine->lock);
  130. ctx = crypto_tfm_ctx(req->tfm);
  131. current_status = (tdma->cur_dma == tdma_cur) ?
  132. status : CESA_SA_INT_ACC0_IDMA_DONE;
  133. res = ctx->ops->process(req, current_status);
  134. ctx->ops->complete(req);
  135. if (res == 0)
  136. mv_cesa_engine_enqueue_complete_request(engine,
  137. req);
  138. if (backlog)
  139. backlog->complete(backlog, -EINPROGRESS);
  140. }
  141. if (res || tdma->cur_dma == tdma_cur)
  142. break;
  143. }
  144. /* Save the last request in error to engine->req, so that the core
  145. * knows which request was fautly */
  146. if (res) {
  147. spin_lock_bh(&engine->lock);
  148. engine->req = req;
  149. spin_unlock_bh(&engine->lock);
  150. }
  151. return res;
  152. }
  153. static struct mv_cesa_tdma_desc *
  154. mv_cesa_dma_add_desc(struct mv_cesa_tdma_chain *chain, gfp_t flags)
  155. {
  156. struct mv_cesa_tdma_desc *new_tdma = NULL;
  157. dma_addr_t dma_handle;
  158. new_tdma = dma_pool_zalloc(cesa_dev->dma->tdma_desc_pool, flags,
  159. &dma_handle);
  160. if (!new_tdma)
  161. return ERR_PTR(-ENOMEM);
  162. new_tdma->cur_dma = dma_handle;
  163. if (chain->last) {
  164. chain->last->next_dma = cpu_to_le32(dma_handle);
  165. chain->last->next = new_tdma;
  166. } else {
  167. chain->first = new_tdma;
  168. }
  169. chain->last = new_tdma;
  170. return new_tdma;
  171. }
  172. int mv_cesa_dma_add_iv_op(struct mv_cesa_tdma_chain *chain, dma_addr_t src,
  173. u32 size, u32 flags, gfp_t gfp_flags)
  174. {
  175. struct mv_cesa_tdma_desc *tdma;
  176. u8 *iv;
  177. dma_addr_t dma_handle;
  178. tdma = mv_cesa_dma_add_desc(chain, gfp_flags);
  179. if (IS_ERR(tdma))
  180. return PTR_ERR(tdma);
  181. iv = dma_pool_alloc(cesa_dev->dma->iv_pool, gfp_flags, &dma_handle);
  182. if (!iv)
  183. return -ENOMEM;
  184. tdma->byte_cnt = cpu_to_le32(size | BIT(31));
  185. tdma->src = src;
  186. tdma->dst = cpu_to_le32(dma_handle);
  187. tdma->data = iv;
  188. flags &= (CESA_TDMA_DST_IN_SRAM | CESA_TDMA_SRC_IN_SRAM);
  189. tdma->flags = flags | CESA_TDMA_IV;
  190. return 0;
  191. }
  192. struct mv_cesa_op_ctx *mv_cesa_dma_add_op(struct mv_cesa_tdma_chain *chain,
  193. const struct mv_cesa_op_ctx *op_templ,
  194. bool skip_ctx,
  195. gfp_t flags)
  196. {
  197. struct mv_cesa_tdma_desc *tdma;
  198. struct mv_cesa_op_ctx *op;
  199. dma_addr_t dma_handle;
  200. unsigned int size;
  201. tdma = mv_cesa_dma_add_desc(chain, flags);
  202. if (IS_ERR(tdma))
  203. return ERR_CAST(tdma);
  204. op = dma_pool_alloc(cesa_dev->dma->op_pool, flags, &dma_handle);
  205. if (!op)
  206. return ERR_PTR(-ENOMEM);
  207. *op = *op_templ;
  208. size = skip_ctx ? sizeof(op->desc) : sizeof(*op);
  209. tdma = chain->last;
  210. tdma->op = op;
  211. tdma->byte_cnt = cpu_to_le32(size | BIT(31));
  212. tdma->src = cpu_to_le32(dma_handle);
  213. tdma->dst = CESA_SA_CFG_SRAM_OFFSET;
  214. tdma->flags = CESA_TDMA_DST_IN_SRAM | CESA_TDMA_OP;
  215. return op;
  216. }
  217. int mv_cesa_dma_add_data_transfer(struct mv_cesa_tdma_chain *chain,
  218. dma_addr_t dst, dma_addr_t src, u32 size,
  219. u32 flags, gfp_t gfp_flags)
  220. {
  221. struct mv_cesa_tdma_desc *tdma;
  222. tdma = mv_cesa_dma_add_desc(chain, gfp_flags);
  223. if (IS_ERR(tdma))
  224. return PTR_ERR(tdma);
  225. tdma->byte_cnt = cpu_to_le32(size | BIT(31));
  226. tdma->src = src;
  227. tdma->dst = dst;
  228. flags &= (CESA_TDMA_DST_IN_SRAM | CESA_TDMA_SRC_IN_SRAM);
  229. tdma->flags = flags | CESA_TDMA_DATA;
  230. return 0;
  231. }
  232. int mv_cesa_dma_add_dummy_launch(struct mv_cesa_tdma_chain *chain, gfp_t flags)
  233. {
  234. struct mv_cesa_tdma_desc *tdma;
  235. tdma = mv_cesa_dma_add_desc(chain, flags);
  236. if (IS_ERR(tdma))
  237. return PTR_ERR(tdma);
  238. return 0;
  239. }
  240. int mv_cesa_dma_add_dummy_end(struct mv_cesa_tdma_chain *chain, gfp_t flags)
  241. {
  242. struct mv_cesa_tdma_desc *tdma;
  243. tdma = mv_cesa_dma_add_desc(chain, flags);
  244. if (IS_ERR(tdma))
  245. return PTR_ERR(tdma);
  246. tdma->byte_cnt = cpu_to_le32(BIT(31));
  247. return 0;
  248. }
  249. int mv_cesa_dma_add_op_transfers(struct mv_cesa_tdma_chain *chain,
  250. struct mv_cesa_dma_iter *dma_iter,
  251. struct mv_cesa_sg_dma_iter *sgiter,
  252. gfp_t gfp_flags)
  253. {
  254. u32 flags = sgiter->dir == DMA_TO_DEVICE ?
  255. CESA_TDMA_DST_IN_SRAM : CESA_TDMA_SRC_IN_SRAM;
  256. unsigned int len;
  257. do {
  258. dma_addr_t dst, src;
  259. int ret;
  260. len = mv_cesa_req_dma_iter_transfer_len(dma_iter, sgiter);
  261. if (sgiter->dir == DMA_TO_DEVICE) {
  262. dst = CESA_SA_DATA_SRAM_OFFSET + sgiter->op_offset;
  263. src = sg_dma_address(sgiter->sg) + sgiter->offset;
  264. } else {
  265. dst = sg_dma_address(sgiter->sg) + sgiter->offset;
  266. src = CESA_SA_DATA_SRAM_OFFSET + sgiter->op_offset;
  267. }
  268. ret = mv_cesa_dma_add_data_transfer(chain, dst, src, len,
  269. flags, gfp_flags);
  270. if (ret)
  271. return ret;
  272. } while (mv_cesa_req_dma_iter_next_transfer(dma_iter, sgiter, len));
  273. return 0;
  274. }