gate.c 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347
  1. /*
  2. * OMAP gate clock support
  3. *
  4. * Copyright (C) 2013 Texas Instruments, Inc.
  5. *
  6. * Tero Kristo <t-kristo@ti.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  13. * kind, whether express or implied; without even the implied warranty
  14. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. */
  17. #include <linux/clk-provider.h>
  18. #include <linux/slab.h>
  19. #include <linux/io.h>
  20. #include <linux/of.h>
  21. #include <linux/of_address.h>
  22. #include <linux/clk/ti.h>
  23. #include "clock.h"
  24. #undef pr_fmt
  25. #define pr_fmt(fmt) "%s: " fmt, __func__
  26. static int omap36xx_gate_clk_enable_with_hsdiv_restore(struct clk_hw *clk);
  27. static const struct clk_ops omap_gate_clkdm_clk_ops = {
  28. .init = &omap2_init_clk_clkdm,
  29. .enable = &omap2_clkops_enable_clkdm,
  30. .disable = &omap2_clkops_disable_clkdm,
  31. .restore_context = clk_dflt_restore_context,
  32. };
  33. const struct clk_ops omap_gate_clk_ops = {
  34. .init = &omap2_init_clk_clkdm,
  35. .enable = &omap2_dflt_clk_enable,
  36. .disable = &omap2_dflt_clk_disable,
  37. .is_enabled = &omap2_dflt_clk_is_enabled,
  38. .restore_context = clk_dflt_restore_context,
  39. };
  40. static const struct clk_ops omap_gate_clk_hsdiv_restore_ops = {
  41. .init = &omap2_init_clk_clkdm,
  42. .enable = &omap36xx_gate_clk_enable_with_hsdiv_restore,
  43. .disable = &omap2_dflt_clk_disable,
  44. .is_enabled = &omap2_dflt_clk_is_enabled,
  45. .restore_context = clk_dflt_restore_context,
  46. };
  47. /**
  48. * omap36xx_gate_clk_enable_with_hsdiv_restore - enable clocks suffering
  49. * from HSDivider PWRDN problem Implements Errata ID: i556.
  50. * @clk: DPLL output struct clk
  51. *
  52. * 3630 only: dpll3_m3_ck, dpll4_m2_ck, dpll4_m3_ck, dpll4_m4_ck,
  53. * dpll4_m5_ck & dpll4_m6_ck dividers gets loaded with reset
  54. * valueafter their respective PWRDN bits are set. Any dummy write
  55. * (Any other value different from the Read value) to the
  56. * corresponding CM_CLKSEL register will refresh the dividers.
  57. */
  58. static int omap36xx_gate_clk_enable_with_hsdiv_restore(struct clk_hw *hw)
  59. {
  60. struct clk_omap_divider *parent;
  61. struct clk_hw *parent_hw;
  62. u32 dummy_v, orig_v;
  63. int ret;
  64. /* Clear PWRDN bit of HSDIVIDER */
  65. ret = omap2_dflt_clk_enable(hw);
  66. /* Parent is the x2 node, get parent of parent for the m2 div */
  67. parent_hw = clk_hw_get_parent(clk_hw_get_parent(hw));
  68. parent = to_clk_omap_divider(parent_hw);
  69. /* Restore the dividers */
  70. if (!ret) {
  71. orig_v = ti_clk_ll_ops->clk_readl(&parent->reg);
  72. dummy_v = orig_v;
  73. /* Write any other value different from the Read value */
  74. dummy_v ^= (1 << parent->shift);
  75. ti_clk_ll_ops->clk_writel(dummy_v, &parent->reg);
  76. /* Write the original divider */
  77. ti_clk_ll_ops->clk_writel(orig_v, &parent->reg);
  78. }
  79. return ret;
  80. }
  81. static struct clk *_register_gate(struct device *dev, const char *name,
  82. const char *parent_name, unsigned long flags,
  83. struct clk_omap_reg *reg, u8 bit_idx,
  84. u8 clk_gate_flags, const struct clk_ops *ops,
  85. const struct clk_hw_omap_ops *hw_ops)
  86. {
  87. struct clk_init_data init = { NULL };
  88. struct clk_hw_omap *clk_hw;
  89. struct clk *clk;
  90. clk_hw = kzalloc(sizeof(*clk_hw), GFP_KERNEL);
  91. if (!clk_hw)
  92. return ERR_PTR(-ENOMEM);
  93. clk_hw->hw.init = &init;
  94. init.name = name;
  95. init.ops = ops;
  96. memcpy(&clk_hw->enable_reg, reg, sizeof(*reg));
  97. clk_hw->enable_bit = bit_idx;
  98. clk_hw->ops = hw_ops;
  99. clk_hw->flags = clk_gate_flags;
  100. init.parent_names = &parent_name;
  101. init.num_parents = 1;
  102. init.flags = flags;
  103. clk = ti_clk_register(NULL, &clk_hw->hw, name);
  104. if (IS_ERR(clk))
  105. kfree(clk_hw);
  106. return clk;
  107. }
  108. #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_ATAGS)
  109. struct clk *ti_clk_register_gate(struct ti_clk *setup)
  110. {
  111. const struct clk_ops *ops = &omap_gate_clk_ops;
  112. const struct clk_hw_omap_ops *hw_ops = NULL;
  113. struct clk_omap_reg reg;
  114. u32 flags = 0;
  115. u8 clk_gate_flags = 0;
  116. struct ti_clk_gate *gate;
  117. gate = setup->data;
  118. if (gate->flags & CLKF_INTERFACE)
  119. return ti_clk_register_interface(setup);
  120. if (gate->flags & CLKF_SET_RATE_PARENT)
  121. flags |= CLK_SET_RATE_PARENT;
  122. if (gate->flags & CLKF_SET_BIT_TO_DISABLE)
  123. clk_gate_flags |= INVERT_ENABLE;
  124. if (gate->flags & CLKF_HSDIV) {
  125. ops = &omap_gate_clk_hsdiv_restore_ops;
  126. hw_ops = &clkhwops_wait;
  127. }
  128. if (gate->flags & CLKF_DSS)
  129. hw_ops = &clkhwops_omap3430es2_dss_usbhost_wait;
  130. if (gate->flags & CLKF_WAIT)
  131. hw_ops = &clkhwops_wait;
  132. if (gate->flags & CLKF_CLKDM)
  133. ops = &omap_gate_clkdm_clk_ops;
  134. if (gate->flags & CLKF_AM35XX)
  135. hw_ops = &clkhwops_am35xx_ipss_module_wait;
  136. reg.index = gate->module;
  137. reg.offset = gate->reg;
  138. reg.ptr = NULL;
  139. return _register_gate(NULL, setup->name, gate->parent, flags,
  140. &reg, gate->bit_shift,
  141. clk_gate_flags, ops, hw_ops);
  142. }
  143. struct clk_hw *ti_clk_build_component_gate(struct ti_clk_gate *setup)
  144. {
  145. struct clk_hw_omap *gate;
  146. struct clk_omap_reg *reg;
  147. const struct clk_hw_omap_ops *ops = &clkhwops_wait;
  148. if (!setup)
  149. return NULL;
  150. gate = kzalloc(sizeof(*gate), GFP_KERNEL);
  151. if (!gate)
  152. return ERR_PTR(-ENOMEM);
  153. reg = (struct clk_omap_reg *)&gate->enable_reg;
  154. reg->index = setup->module;
  155. reg->offset = setup->reg;
  156. gate->enable_bit = setup->bit_shift;
  157. if (setup->flags & CLKF_NO_WAIT)
  158. ops = NULL;
  159. if (setup->flags & CLKF_INTERFACE)
  160. ops = &clkhwops_iclk_wait;
  161. gate->ops = ops;
  162. return &gate->hw;
  163. }
  164. #endif
  165. static void __init _of_ti_gate_clk_setup(struct device_node *node,
  166. const struct clk_ops *ops,
  167. const struct clk_hw_omap_ops *hw_ops)
  168. {
  169. struct clk *clk;
  170. const char *parent_name;
  171. struct clk_omap_reg reg;
  172. u8 enable_bit = 0;
  173. u32 val;
  174. u32 flags = 0;
  175. u8 clk_gate_flags = 0;
  176. if (ops != &omap_gate_clkdm_clk_ops) {
  177. if (ti_clk_get_reg_addr(node, 0, &reg))
  178. return;
  179. if (!of_property_read_u32(node, "ti,bit-shift", &val))
  180. enable_bit = val;
  181. }
  182. if (of_clk_get_parent_count(node) != 1) {
  183. pr_err("%s must have 1 parent\n", node->name);
  184. return;
  185. }
  186. parent_name = of_clk_get_parent_name(node, 0);
  187. if (of_property_read_bool(node, "ti,set-rate-parent"))
  188. flags |= CLK_SET_RATE_PARENT;
  189. if (of_property_read_bool(node, "ti,set-bit-to-disable"))
  190. clk_gate_flags |= INVERT_ENABLE;
  191. clk = _register_gate(NULL, node->name, parent_name, flags, &reg,
  192. enable_bit, clk_gate_flags, ops, hw_ops);
  193. if (!IS_ERR(clk))
  194. of_clk_add_provider(node, of_clk_src_simple_get, clk);
  195. }
  196. static void __init
  197. _of_ti_composite_gate_clk_setup(struct device_node *node,
  198. const struct clk_hw_omap_ops *hw_ops)
  199. {
  200. struct clk_hw_omap *gate;
  201. u32 val = 0;
  202. gate = kzalloc(sizeof(*gate), GFP_KERNEL);
  203. if (!gate)
  204. return;
  205. if (ti_clk_get_reg_addr(node, 0, &gate->enable_reg))
  206. goto cleanup;
  207. of_property_read_u32(node, "ti,bit-shift", &val);
  208. gate->enable_bit = val;
  209. gate->ops = hw_ops;
  210. if (!ti_clk_add_component(node, &gate->hw, CLK_COMPONENT_TYPE_GATE))
  211. return;
  212. cleanup:
  213. kfree(gate);
  214. }
  215. static void __init
  216. of_ti_composite_no_wait_gate_clk_setup(struct device_node *node)
  217. {
  218. _of_ti_composite_gate_clk_setup(node, NULL);
  219. }
  220. CLK_OF_DECLARE(ti_composite_no_wait_gate_clk, "ti,composite-no-wait-gate-clock",
  221. of_ti_composite_no_wait_gate_clk_setup);
  222. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  223. static void __init of_ti_composite_interface_clk_setup(struct device_node *node)
  224. {
  225. _of_ti_composite_gate_clk_setup(node, &clkhwops_iclk_wait);
  226. }
  227. CLK_OF_DECLARE(ti_composite_interface_clk, "ti,composite-interface-clock",
  228. of_ti_composite_interface_clk_setup);
  229. #endif
  230. static void __init of_ti_composite_gate_clk_setup(struct device_node *node)
  231. {
  232. _of_ti_composite_gate_clk_setup(node, &clkhwops_wait);
  233. }
  234. CLK_OF_DECLARE(ti_composite_gate_clk, "ti,composite-gate-clock",
  235. of_ti_composite_gate_clk_setup);
  236. static void __init of_ti_clkdm_gate_clk_setup(struct device_node *node)
  237. {
  238. _of_ti_gate_clk_setup(node, &omap_gate_clkdm_clk_ops, NULL);
  239. }
  240. CLK_OF_DECLARE(ti_clkdm_gate_clk, "ti,clkdm-gate-clock",
  241. of_ti_clkdm_gate_clk_setup);
  242. static void __init of_ti_hsdiv_gate_clk_setup(struct device_node *node)
  243. {
  244. _of_ti_gate_clk_setup(node, &omap_gate_clk_hsdiv_restore_ops,
  245. &clkhwops_wait);
  246. }
  247. CLK_OF_DECLARE(ti_hsdiv_gate_clk, "ti,hsdiv-gate-clock",
  248. of_ti_hsdiv_gate_clk_setup);
  249. static void __init of_ti_gate_clk_setup(struct device_node *node)
  250. {
  251. _of_ti_gate_clk_setup(node, &omap_gate_clk_ops, NULL);
  252. }
  253. CLK_OF_DECLARE(ti_gate_clk, "ti,gate-clock", of_ti_gate_clk_setup);
  254. static void __init of_ti_wait_gate_clk_setup(struct device_node *node)
  255. {
  256. _of_ti_gate_clk_setup(node, &omap_gate_clk_ops, &clkhwops_wait);
  257. }
  258. CLK_OF_DECLARE(ti_wait_gate_clk, "ti,wait-gate-clock",
  259. of_ti_wait_gate_clk_setup);
  260. #ifdef CONFIG_ARCH_OMAP3
  261. static void __init of_ti_am35xx_gate_clk_setup(struct device_node *node)
  262. {
  263. _of_ti_gate_clk_setup(node, &omap_gate_clk_ops,
  264. &clkhwops_am35xx_ipss_module_wait);
  265. }
  266. CLK_OF_DECLARE(ti_am35xx_gate_clk, "ti,am35xx-gate-clock",
  267. of_ti_am35xx_gate_clk_setup);
  268. static void __init of_ti_dss_gate_clk_setup(struct device_node *node)
  269. {
  270. _of_ti_gate_clk_setup(node, &omap_gate_clk_ops,
  271. &clkhwops_omap3430es2_dss_usbhost_wait);
  272. }
  273. CLK_OF_DECLARE(ti_dss_gate_clk, "ti,dss-gate-clock",
  274. of_ti_dss_gate_clk_setup);
  275. #endif