mmcc-msm8960.c 68 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070
  1. /*
  2. * Copyright (c) 2013, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/delay.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/module.h>
  19. #include <linux/of.h>
  20. #include <linux/of_device.h>
  21. #include <linux/clk.h>
  22. #include <linux/clk-provider.h>
  23. #include <linux/regmap.h>
  24. #include <linux/reset-controller.h>
  25. #include <dt-bindings/clock/qcom,mmcc-msm8960.h>
  26. #include <dt-bindings/reset/qcom,mmcc-msm8960.h>
  27. #include "common.h"
  28. #include "clk-regmap.h"
  29. #include "clk-pll.h"
  30. #include "clk-rcg.h"
  31. #include "clk-branch.h"
  32. #include "reset.h"
  33. enum {
  34. P_PXO,
  35. P_PLL8,
  36. P_PLL2,
  37. P_PLL3,
  38. P_PLL15,
  39. P_HDMI_PLL,
  40. P_DSI1_PLL_DSICLK,
  41. P_DSI2_PLL_DSICLK,
  42. P_DSI1_PLL_BYTECLK,
  43. P_DSI2_PLL_BYTECLK,
  44. };
  45. #define F_MN(f, s, _m, _n) { .freq = f, .src = s, .m = _m, .n = _n }
  46. static const struct parent_map mmcc_pxo_pll8_pll2_map[] = {
  47. { P_PXO, 0 },
  48. { P_PLL8, 2 },
  49. { P_PLL2, 1 }
  50. };
  51. static const char * const mmcc_pxo_pll8_pll2[] = {
  52. "pxo",
  53. "pll8_vote",
  54. "pll2",
  55. };
  56. static const struct parent_map mmcc_pxo_pll8_pll2_pll3_map[] = {
  57. { P_PXO, 0 },
  58. { P_PLL8, 2 },
  59. { P_PLL2, 1 },
  60. { P_PLL3, 3 }
  61. };
  62. static const char * const mmcc_pxo_pll8_pll2_pll15[] = {
  63. "pxo",
  64. "pll8_vote",
  65. "pll2",
  66. "pll15",
  67. };
  68. static const struct parent_map mmcc_pxo_pll8_pll2_pll15_map[] = {
  69. { P_PXO, 0 },
  70. { P_PLL8, 2 },
  71. { P_PLL2, 1 },
  72. { P_PLL15, 3 }
  73. };
  74. static const char * const mmcc_pxo_pll8_pll2_pll3[] = {
  75. "pxo",
  76. "pll8_vote",
  77. "pll2",
  78. "pll3",
  79. };
  80. static const struct parent_map mmcc_pxo_dsi2_dsi1_map[] = {
  81. { P_PXO, 0 },
  82. { P_DSI2_PLL_DSICLK, 1 },
  83. { P_DSI1_PLL_DSICLK, 3 },
  84. };
  85. static const char * const mmcc_pxo_dsi2_dsi1[] = {
  86. "pxo",
  87. "dsi2pll",
  88. "dsi1pll",
  89. };
  90. static const struct parent_map mmcc_pxo_dsi1_dsi2_byte_map[] = {
  91. { P_PXO, 0 },
  92. { P_DSI1_PLL_BYTECLK, 1 },
  93. { P_DSI2_PLL_BYTECLK, 2 },
  94. };
  95. static const char * const mmcc_pxo_dsi1_dsi2_byte[] = {
  96. "pxo",
  97. "dsi1pllbyte",
  98. "dsi2pllbyte",
  99. };
  100. static struct clk_pll pll2 = {
  101. .l_reg = 0x320,
  102. .m_reg = 0x324,
  103. .n_reg = 0x328,
  104. .config_reg = 0x32c,
  105. .mode_reg = 0x31c,
  106. .status_reg = 0x334,
  107. .status_bit = 16,
  108. .clkr.hw.init = &(struct clk_init_data){
  109. .name = "pll2",
  110. .parent_names = (const char *[]){ "pxo" },
  111. .num_parents = 1,
  112. .ops = &clk_pll_ops,
  113. },
  114. };
  115. static struct clk_pll pll15 = {
  116. .l_reg = 0x33c,
  117. .m_reg = 0x340,
  118. .n_reg = 0x344,
  119. .config_reg = 0x348,
  120. .mode_reg = 0x338,
  121. .status_reg = 0x350,
  122. .status_bit = 16,
  123. .clkr.hw.init = &(struct clk_init_data){
  124. .name = "pll15",
  125. .parent_names = (const char *[]){ "pxo" },
  126. .num_parents = 1,
  127. .ops = &clk_pll_ops,
  128. },
  129. };
  130. static const struct pll_config pll15_config = {
  131. .l = 33,
  132. .m = 1,
  133. .n = 3,
  134. .vco_val = 0x2 << 16,
  135. .vco_mask = 0x3 << 16,
  136. .pre_div_val = 0x0,
  137. .pre_div_mask = BIT(19),
  138. .post_div_val = 0x0,
  139. .post_div_mask = 0x3 << 20,
  140. .mn_ena_mask = BIT(22),
  141. .main_output_mask = BIT(23),
  142. };
  143. static struct freq_tbl clk_tbl_cam[] = {
  144. { 6000000, P_PLL8, 4, 1, 16 },
  145. { 8000000, P_PLL8, 4, 1, 12 },
  146. { 12000000, P_PLL8, 4, 1, 8 },
  147. { 16000000, P_PLL8, 4, 1, 6 },
  148. { 19200000, P_PLL8, 4, 1, 5 },
  149. { 24000000, P_PLL8, 4, 1, 4 },
  150. { 32000000, P_PLL8, 4, 1, 3 },
  151. { 48000000, P_PLL8, 4, 1, 2 },
  152. { 64000000, P_PLL8, 3, 1, 2 },
  153. { 96000000, P_PLL8, 4, 0, 0 },
  154. { 128000000, P_PLL8, 3, 0, 0 },
  155. { }
  156. };
  157. static struct clk_rcg camclk0_src = {
  158. .ns_reg = 0x0148,
  159. .md_reg = 0x0144,
  160. .mn = {
  161. .mnctr_en_bit = 5,
  162. .mnctr_reset_bit = 8,
  163. .reset_in_cc = true,
  164. .mnctr_mode_shift = 6,
  165. .n_val_shift = 24,
  166. .m_val_shift = 8,
  167. .width = 8,
  168. },
  169. .p = {
  170. .pre_div_shift = 14,
  171. .pre_div_width = 2,
  172. },
  173. .s = {
  174. .src_sel_shift = 0,
  175. .parent_map = mmcc_pxo_pll8_pll2_map,
  176. },
  177. .freq_tbl = clk_tbl_cam,
  178. .clkr = {
  179. .enable_reg = 0x0140,
  180. .enable_mask = BIT(2),
  181. .hw.init = &(struct clk_init_data){
  182. .name = "camclk0_src",
  183. .parent_names = mmcc_pxo_pll8_pll2,
  184. .num_parents = 3,
  185. .ops = &clk_rcg_ops,
  186. },
  187. },
  188. };
  189. static struct clk_branch camclk0_clk = {
  190. .halt_reg = 0x01e8,
  191. .halt_bit = 15,
  192. .clkr = {
  193. .enable_reg = 0x0140,
  194. .enable_mask = BIT(0),
  195. .hw.init = &(struct clk_init_data){
  196. .name = "camclk0_clk",
  197. .parent_names = (const char *[]){ "camclk0_src" },
  198. .num_parents = 1,
  199. .ops = &clk_branch_ops,
  200. },
  201. },
  202. };
  203. static struct clk_rcg camclk1_src = {
  204. .ns_reg = 0x015c,
  205. .md_reg = 0x0158,
  206. .mn = {
  207. .mnctr_en_bit = 5,
  208. .mnctr_reset_bit = 8,
  209. .reset_in_cc = true,
  210. .mnctr_mode_shift = 6,
  211. .n_val_shift = 24,
  212. .m_val_shift = 8,
  213. .width = 8,
  214. },
  215. .p = {
  216. .pre_div_shift = 14,
  217. .pre_div_width = 2,
  218. },
  219. .s = {
  220. .src_sel_shift = 0,
  221. .parent_map = mmcc_pxo_pll8_pll2_map,
  222. },
  223. .freq_tbl = clk_tbl_cam,
  224. .clkr = {
  225. .enable_reg = 0x0154,
  226. .enable_mask = BIT(2),
  227. .hw.init = &(struct clk_init_data){
  228. .name = "camclk1_src",
  229. .parent_names = mmcc_pxo_pll8_pll2,
  230. .num_parents = 3,
  231. .ops = &clk_rcg_ops,
  232. },
  233. },
  234. };
  235. static struct clk_branch camclk1_clk = {
  236. .halt_reg = 0x01e8,
  237. .halt_bit = 16,
  238. .clkr = {
  239. .enable_reg = 0x0154,
  240. .enable_mask = BIT(0),
  241. .hw.init = &(struct clk_init_data){
  242. .name = "camclk1_clk",
  243. .parent_names = (const char *[]){ "camclk1_src" },
  244. .num_parents = 1,
  245. .ops = &clk_branch_ops,
  246. },
  247. },
  248. };
  249. static struct clk_rcg camclk2_src = {
  250. .ns_reg = 0x0228,
  251. .md_reg = 0x0224,
  252. .mn = {
  253. .mnctr_en_bit = 5,
  254. .mnctr_reset_bit = 8,
  255. .reset_in_cc = true,
  256. .mnctr_mode_shift = 6,
  257. .n_val_shift = 24,
  258. .m_val_shift = 8,
  259. .width = 8,
  260. },
  261. .p = {
  262. .pre_div_shift = 14,
  263. .pre_div_width = 2,
  264. },
  265. .s = {
  266. .src_sel_shift = 0,
  267. .parent_map = mmcc_pxo_pll8_pll2_map,
  268. },
  269. .freq_tbl = clk_tbl_cam,
  270. .clkr = {
  271. .enable_reg = 0x0220,
  272. .enable_mask = BIT(2),
  273. .hw.init = &(struct clk_init_data){
  274. .name = "camclk2_src",
  275. .parent_names = mmcc_pxo_pll8_pll2,
  276. .num_parents = 3,
  277. .ops = &clk_rcg_ops,
  278. },
  279. },
  280. };
  281. static struct clk_branch camclk2_clk = {
  282. .halt_reg = 0x01e8,
  283. .halt_bit = 16,
  284. .clkr = {
  285. .enable_reg = 0x0220,
  286. .enable_mask = BIT(0),
  287. .hw.init = &(struct clk_init_data){
  288. .name = "camclk2_clk",
  289. .parent_names = (const char *[]){ "camclk2_src" },
  290. .num_parents = 1,
  291. .ops = &clk_branch_ops,
  292. },
  293. },
  294. };
  295. static struct freq_tbl clk_tbl_csi[] = {
  296. { 27000000, P_PXO, 1, 0, 0 },
  297. { 85330000, P_PLL8, 1, 2, 9 },
  298. { 177780000, P_PLL2, 1, 2, 9 },
  299. { }
  300. };
  301. static struct clk_rcg csi0_src = {
  302. .ns_reg = 0x0048,
  303. .md_reg = 0x0044,
  304. .mn = {
  305. .mnctr_en_bit = 5,
  306. .mnctr_reset_bit = 7,
  307. .mnctr_mode_shift = 6,
  308. .n_val_shift = 24,
  309. .m_val_shift = 8,
  310. .width = 8,
  311. },
  312. .p = {
  313. .pre_div_shift = 14,
  314. .pre_div_width = 2,
  315. },
  316. .s = {
  317. .src_sel_shift = 0,
  318. .parent_map = mmcc_pxo_pll8_pll2_map,
  319. },
  320. .freq_tbl = clk_tbl_csi,
  321. .clkr = {
  322. .enable_reg = 0x0040,
  323. .enable_mask = BIT(2),
  324. .hw.init = &(struct clk_init_data){
  325. .name = "csi0_src",
  326. .parent_names = mmcc_pxo_pll8_pll2,
  327. .num_parents = 3,
  328. .ops = &clk_rcg_ops,
  329. },
  330. },
  331. };
  332. static struct clk_branch csi0_clk = {
  333. .halt_reg = 0x01cc,
  334. .halt_bit = 13,
  335. .clkr = {
  336. .enable_reg = 0x0040,
  337. .enable_mask = BIT(0),
  338. .hw.init = &(struct clk_init_data){
  339. .parent_names = (const char *[]){ "csi0_src" },
  340. .num_parents = 1,
  341. .name = "csi0_clk",
  342. .ops = &clk_branch_ops,
  343. .flags = CLK_SET_RATE_PARENT,
  344. },
  345. },
  346. };
  347. static struct clk_branch csi0_phy_clk = {
  348. .halt_reg = 0x01e8,
  349. .halt_bit = 9,
  350. .clkr = {
  351. .enable_reg = 0x0040,
  352. .enable_mask = BIT(8),
  353. .hw.init = &(struct clk_init_data){
  354. .parent_names = (const char *[]){ "csi0_src" },
  355. .num_parents = 1,
  356. .name = "csi0_phy_clk",
  357. .ops = &clk_branch_ops,
  358. .flags = CLK_SET_RATE_PARENT,
  359. },
  360. },
  361. };
  362. static struct clk_rcg csi1_src = {
  363. .ns_reg = 0x0010,
  364. .md_reg = 0x0028,
  365. .mn = {
  366. .mnctr_en_bit = 5,
  367. .mnctr_reset_bit = 7,
  368. .mnctr_mode_shift = 6,
  369. .n_val_shift = 24,
  370. .m_val_shift = 8,
  371. .width = 8,
  372. },
  373. .p = {
  374. .pre_div_shift = 14,
  375. .pre_div_width = 2,
  376. },
  377. .s = {
  378. .src_sel_shift = 0,
  379. .parent_map = mmcc_pxo_pll8_pll2_map,
  380. },
  381. .freq_tbl = clk_tbl_csi,
  382. .clkr = {
  383. .enable_reg = 0x0024,
  384. .enable_mask = BIT(2),
  385. .hw.init = &(struct clk_init_data){
  386. .name = "csi1_src",
  387. .parent_names = mmcc_pxo_pll8_pll2,
  388. .num_parents = 3,
  389. .ops = &clk_rcg_ops,
  390. },
  391. },
  392. };
  393. static struct clk_branch csi1_clk = {
  394. .halt_reg = 0x01cc,
  395. .halt_bit = 14,
  396. .clkr = {
  397. .enable_reg = 0x0024,
  398. .enable_mask = BIT(0),
  399. .hw.init = &(struct clk_init_data){
  400. .parent_names = (const char *[]){ "csi1_src" },
  401. .num_parents = 1,
  402. .name = "csi1_clk",
  403. .ops = &clk_branch_ops,
  404. .flags = CLK_SET_RATE_PARENT,
  405. },
  406. },
  407. };
  408. static struct clk_branch csi1_phy_clk = {
  409. .halt_reg = 0x01e8,
  410. .halt_bit = 10,
  411. .clkr = {
  412. .enable_reg = 0x0024,
  413. .enable_mask = BIT(8),
  414. .hw.init = &(struct clk_init_data){
  415. .parent_names = (const char *[]){ "csi1_src" },
  416. .num_parents = 1,
  417. .name = "csi1_phy_clk",
  418. .ops = &clk_branch_ops,
  419. .flags = CLK_SET_RATE_PARENT,
  420. },
  421. },
  422. };
  423. static struct clk_rcg csi2_src = {
  424. .ns_reg = 0x0234,
  425. .md_reg = 0x022c,
  426. .mn = {
  427. .mnctr_en_bit = 5,
  428. .mnctr_reset_bit = 7,
  429. .mnctr_mode_shift = 6,
  430. .n_val_shift = 24,
  431. .m_val_shift = 8,
  432. .width = 8,
  433. },
  434. .p = {
  435. .pre_div_shift = 14,
  436. .pre_div_width = 2,
  437. },
  438. .s = {
  439. .src_sel_shift = 0,
  440. .parent_map = mmcc_pxo_pll8_pll2_map,
  441. },
  442. .freq_tbl = clk_tbl_csi,
  443. .clkr = {
  444. .enable_reg = 0x022c,
  445. .enable_mask = BIT(2),
  446. .hw.init = &(struct clk_init_data){
  447. .name = "csi2_src",
  448. .parent_names = mmcc_pxo_pll8_pll2,
  449. .num_parents = 3,
  450. .ops = &clk_rcg_ops,
  451. },
  452. },
  453. };
  454. static struct clk_branch csi2_clk = {
  455. .halt_reg = 0x01cc,
  456. .halt_bit = 29,
  457. .clkr = {
  458. .enable_reg = 0x022c,
  459. .enable_mask = BIT(0),
  460. .hw.init = &(struct clk_init_data){
  461. .parent_names = (const char *[]){ "csi2_src" },
  462. .num_parents = 1,
  463. .name = "csi2_clk",
  464. .ops = &clk_branch_ops,
  465. .flags = CLK_SET_RATE_PARENT,
  466. },
  467. },
  468. };
  469. static struct clk_branch csi2_phy_clk = {
  470. .halt_reg = 0x01e8,
  471. .halt_bit = 29,
  472. .clkr = {
  473. .enable_reg = 0x022c,
  474. .enable_mask = BIT(8),
  475. .hw.init = &(struct clk_init_data){
  476. .parent_names = (const char *[]){ "csi2_src" },
  477. .num_parents = 1,
  478. .name = "csi2_phy_clk",
  479. .ops = &clk_branch_ops,
  480. .flags = CLK_SET_RATE_PARENT,
  481. },
  482. },
  483. };
  484. struct clk_pix_rdi {
  485. u32 s_reg;
  486. u32 s_mask;
  487. u32 s2_reg;
  488. u32 s2_mask;
  489. struct clk_regmap clkr;
  490. };
  491. #define to_clk_pix_rdi(_hw) \
  492. container_of(to_clk_regmap(_hw), struct clk_pix_rdi, clkr)
  493. static int pix_rdi_set_parent(struct clk_hw *hw, u8 index)
  494. {
  495. int i;
  496. int ret = 0;
  497. u32 val;
  498. struct clk_pix_rdi *rdi = to_clk_pix_rdi(hw);
  499. int num_parents = clk_hw_get_num_parents(hw);
  500. /*
  501. * These clocks select three inputs via two muxes. One mux selects
  502. * between csi0 and csi1 and the second mux selects between that mux's
  503. * output and csi2. The source and destination selections for each
  504. * mux must be clocking for the switch to succeed so just turn on
  505. * all three sources because it's easier than figuring out what source
  506. * needs to be on at what time.
  507. */
  508. for (i = 0; i < num_parents; i++) {
  509. struct clk_hw *p = clk_hw_get_parent_by_index(hw, i);
  510. ret = clk_prepare_enable(p->clk);
  511. if (ret)
  512. goto err;
  513. }
  514. if (index == 2)
  515. val = rdi->s2_mask;
  516. else
  517. val = 0;
  518. regmap_update_bits(rdi->clkr.regmap, rdi->s2_reg, rdi->s2_mask, val);
  519. /*
  520. * Wait at least 6 cycles of slowest clock
  521. * for the glitch-free MUX to fully switch sources.
  522. */
  523. udelay(1);
  524. if (index == 1)
  525. val = rdi->s_mask;
  526. else
  527. val = 0;
  528. regmap_update_bits(rdi->clkr.regmap, rdi->s_reg, rdi->s_mask, val);
  529. /*
  530. * Wait at least 6 cycles of slowest clock
  531. * for the glitch-free MUX to fully switch sources.
  532. */
  533. udelay(1);
  534. err:
  535. for (i--; i >= 0; i--) {
  536. struct clk_hw *p = clk_hw_get_parent_by_index(hw, i);
  537. clk_disable_unprepare(p->clk);
  538. }
  539. return ret;
  540. }
  541. static u8 pix_rdi_get_parent(struct clk_hw *hw)
  542. {
  543. u32 val;
  544. struct clk_pix_rdi *rdi = to_clk_pix_rdi(hw);
  545. regmap_read(rdi->clkr.regmap, rdi->s2_reg, &val);
  546. if (val & rdi->s2_mask)
  547. return 2;
  548. regmap_read(rdi->clkr.regmap, rdi->s_reg, &val);
  549. if (val & rdi->s_mask)
  550. return 1;
  551. return 0;
  552. }
  553. static const struct clk_ops clk_ops_pix_rdi = {
  554. .enable = clk_enable_regmap,
  555. .disable = clk_disable_regmap,
  556. .set_parent = pix_rdi_set_parent,
  557. .get_parent = pix_rdi_get_parent,
  558. .determine_rate = __clk_mux_determine_rate,
  559. };
  560. static const char * const pix_rdi_parents[] = {
  561. "csi0_clk",
  562. "csi1_clk",
  563. "csi2_clk",
  564. };
  565. static struct clk_pix_rdi csi_pix_clk = {
  566. .s_reg = 0x0058,
  567. .s_mask = BIT(25),
  568. .s2_reg = 0x0238,
  569. .s2_mask = BIT(13),
  570. .clkr = {
  571. .enable_reg = 0x0058,
  572. .enable_mask = BIT(26),
  573. .hw.init = &(struct clk_init_data){
  574. .name = "csi_pix_clk",
  575. .parent_names = pix_rdi_parents,
  576. .num_parents = 3,
  577. .ops = &clk_ops_pix_rdi,
  578. },
  579. },
  580. };
  581. static struct clk_pix_rdi csi_pix1_clk = {
  582. .s_reg = 0x0238,
  583. .s_mask = BIT(8),
  584. .s2_reg = 0x0238,
  585. .s2_mask = BIT(9),
  586. .clkr = {
  587. .enable_reg = 0x0238,
  588. .enable_mask = BIT(10),
  589. .hw.init = &(struct clk_init_data){
  590. .name = "csi_pix1_clk",
  591. .parent_names = pix_rdi_parents,
  592. .num_parents = 3,
  593. .ops = &clk_ops_pix_rdi,
  594. },
  595. },
  596. };
  597. static struct clk_pix_rdi csi_rdi_clk = {
  598. .s_reg = 0x0058,
  599. .s_mask = BIT(12),
  600. .s2_reg = 0x0238,
  601. .s2_mask = BIT(12),
  602. .clkr = {
  603. .enable_reg = 0x0058,
  604. .enable_mask = BIT(13),
  605. .hw.init = &(struct clk_init_data){
  606. .name = "csi_rdi_clk",
  607. .parent_names = pix_rdi_parents,
  608. .num_parents = 3,
  609. .ops = &clk_ops_pix_rdi,
  610. },
  611. },
  612. };
  613. static struct clk_pix_rdi csi_rdi1_clk = {
  614. .s_reg = 0x0238,
  615. .s_mask = BIT(0),
  616. .s2_reg = 0x0238,
  617. .s2_mask = BIT(1),
  618. .clkr = {
  619. .enable_reg = 0x0238,
  620. .enable_mask = BIT(2),
  621. .hw.init = &(struct clk_init_data){
  622. .name = "csi_rdi1_clk",
  623. .parent_names = pix_rdi_parents,
  624. .num_parents = 3,
  625. .ops = &clk_ops_pix_rdi,
  626. },
  627. },
  628. };
  629. static struct clk_pix_rdi csi_rdi2_clk = {
  630. .s_reg = 0x0238,
  631. .s_mask = BIT(4),
  632. .s2_reg = 0x0238,
  633. .s2_mask = BIT(5),
  634. .clkr = {
  635. .enable_reg = 0x0238,
  636. .enable_mask = BIT(6),
  637. .hw.init = &(struct clk_init_data){
  638. .name = "csi_rdi2_clk",
  639. .parent_names = pix_rdi_parents,
  640. .num_parents = 3,
  641. .ops = &clk_ops_pix_rdi,
  642. },
  643. },
  644. };
  645. static struct freq_tbl clk_tbl_csiphytimer[] = {
  646. { 85330000, P_PLL8, 1, 2, 9 },
  647. { 177780000, P_PLL2, 1, 2, 9 },
  648. { }
  649. };
  650. static struct clk_rcg csiphytimer_src = {
  651. .ns_reg = 0x0168,
  652. .md_reg = 0x0164,
  653. .mn = {
  654. .mnctr_en_bit = 5,
  655. .mnctr_reset_bit = 8,
  656. .reset_in_cc = true,
  657. .mnctr_mode_shift = 6,
  658. .n_val_shift = 24,
  659. .m_val_shift = 8,
  660. .width = 8,
  661. },
  662. .p = {
  663. .pre_div_shift = 14,
  664. .pre_div_width = 2,
  665. },
  666. .s = {
  667. .src_sel_shift = 0,
  668. .parent_map = mmcc_pxo_pll8_pll2_map,
  669. },
  670. .freq_tbl = clk_tbl_csiphytimer,
  671. .clkr = {
  672. .enable_reg = 0x0160,
  673. .enable_mask = BIT(2),
  674. .hw.init = &(struct clk_init_data){
  675. .name = "csiphytimer_src",
  676. .parent_names = mmcc_pxo_pll8_pll2,
  677. .num_parents = 3,
  678. .ops = &clk_rcg_ops,
  679. },
  680. },
  681. };
  682. static const char * const csixphy_timer_src[] = { "csiphytimer_src" };
  683. static struct clk_branch csiphy0_timer_clk = {
  684. .halt_reg = 0x01e8,
  685. .halt_bit = 17,
  686. .clkr = {
  687. .enable_reg = 0x0160,
  688. .enable_mask = BIT(0),
  689. .hw.init = &(struct clk_init_data){
  690. .parent_names = csixphy_timer_src,
  691. .num_parents = 1,
  692. .name = "csiphy0_timer_clk",
  693. .ops = &clk_branch_ops,
  694. .flags = CLK_SET_RATE_PARENT,
  695. },
  696. },
  697. };
  698. static struct clk_branch csiphy1_timer_clk = {
  699. .halt_reg = 0x01e8,
  700. .halt_bit = 18,
  701. .clkr = {
  702. .enable_reg = 0x0160,
  703. .enable_mask = BIT(9),
  704. .hw.init = &(struct clk_init_data){
  705. .parent_names = csixphy_timer_src,
  706. .num_parents = 1,
  707. .name = "csiphy1_timer_clk",
  708. .ops = &clk_branch_ops,
  709. .flags = CLK_SET_RATE_PARENT,
  710. },
  711. },
  712. };
  713. static struct clk_branch csiphy2_timer_clk = {
  714. .halt_reg = 0x01e8,
  715. .halt_bit = 30,
  716. .clkr = {
  717. .enable_reg = 0x0160,
  718. .enable_mask = BIT(11),
  719. .hw.init = &(struct clk_init_data){
  720. .parent_names = csixphy_timer_src,
  721. .num_parents = 1,
  722. .name = "csiphy2_timer_clk",
  723. .ops = &clk_branch_ops,
  724. .flags = CLK_SET_RATE_PARENT,
  725. },
  726. },
  727. };
  728. static struct freq_tbl clk_tbl_gfx2d[] = {
  729. F_MN( 27000000, P_PXO, 1, 0),
  730. F_MN( 48000000, P_PLL8, 1, 8),
  731. F_MN( 54857000, P_PLL8, 1, 7),
  732. F_MN( 64000000, P_PLL8, 1, 6),
  733. F_MN( 76800000, P_PLL8, 1, 5),
  734. F_MN( 96000000, P_PLL8, 1, 4),
  735. F_MN(128000000, P_PLL8, 1, 3),
  736. F_MN(145455000, P_PLL2, 2, 11),
  737. F_MN(160000000, P_PLL2, 1, 5),
  738. F_MN(177778000, P_PLL2, 2, 9),
  739. F_MN(200000000, P_PLL2, 1, 4),
  740. F_MN(228571000, P_PLL2, 2, 7),
  741. { }
  742. };
  743. static struct clk_dyn_rcg gfx2d0_src = {
  744. .ns_reg[0] = 0x0070,
  745. .ns_reg[1] = 0x0070,
  746. .md_reg[0] = 0x0064,
  747. .md_reg[1] = 0x0068,
  748. .bank_reg = 0x0060,
  749. .mn[0] = {
  750. .mnctr_en_bit = 8,
  751. .mnctr_reset_bit = 25,
  752. .mnctr_mode_shift = 9,
  753. .n_val_shift = 20,
  754. .m_val_shift = 4,
  755. .width = 4,
  756. },
  757. .mn[1] = {
  758. .mnctr_en_bit = 5,
  759. .mnctr_reset_bit = 24,
  760. .mnctr_mode_shift = 6,
  761. .n_val_shift = 16,
  762. .m_val_shift = 4,
  763. .width = 4,
  764. },
  765. .s[0] = {
  766. .src_sel_shift = 3,
  767. .parent_map = mmcc_pxo_pll8_pll2_map,
  768. },
  769. .s[1] = {
  770. .src_sel_shift = 0,
  771. .parent_map = mmcc_pxo_pll8_pll2_map,
  772. },
  773. .mux_sel_bit = 11,
  774. .freq_tbl = clk_tbl_gfx2d,
  775. .clkr = {
  776. .enable_reg = 0x0060,
  777. .enable_mask = BIT(2),
  778. .hw.init = &(struct clk_init_data){
  779. .name = "gfx2d0_src",
  780. .parent_names = mmcc_pxo_pll8_pll2,
  781. .num_parents = 3,
  782. .ops = &clk_dyn_rcg_ops,
  783. },
  784. },
  785. };
  786. static struct clk_branch gfx2d0_clk = {
  787. .halt_reg = 0x01c8,
  788. .halt_bit = 9,
  789. .clkr = {
  790. .enable_reg = 0x0060,
  791. .enable_mask = BIT(0),
  792. .hw.init = &(struct clk_init_data){
  793. .name = "gfx2d0_clk",
  794. .parent_names = (const char *[]){ "gfx2d0_src" },
  795. .num_parents = 1,
  796. .ops = &clk_branch_ops,
  797. .flags = CLK_SET_RATE_PARENT,
  798. },
  799. },
  800. };
  801. static struct clk_dyn_rcg gfx2d1_src = {
  802. .ns_reg[0] = 0x007c,
  803. .ns_reg[1] = 0x007c,
  804. .md_reg[0] = 0x0078,
  805. .md_reg[1] = 0x006c,
  806. .bank_reg = 0x0074,
  807. .mn[0] = {
  808. .mnctr_en_bit = 8,
  809. .mnctr_reset_bit = 25,
  810. .mnctr_mode_shift = 9,
  811. .n_val_shift = 20,
  812. .m_val_shift = 4,
  813. .width = 4,
  814. },
  815. .mn[1] = {
  816. .mnctr_en_bit = 5,
  817. .mnctr_reset_bit = 24,
  818. .mnctr_mode_shift = 6,
  819. .n_val_shift = 16,
  820. .m_val_shift = 4,
  821. .width = 4,
  822. },
  823. .s[0] = {
  824. .src_sel_shift = 3,
  825. .parent_map = mmcc_pxo_pll8_pll2_map,
  826. },
  827. .s[1] = {
  828. .src_sel_shift = 0,
  829. .parent_map = mmcc_pxo_pll8_pll2_map,
  830. },
  831. .mux_sel_bit = 11,
  832. .freq_tbl = clk_tbl_gfx2d,
  833. .clkr = {
  834. .enable_reg = 0x0074,
  835. .enable_mask = BIT(2),
  836. .hw.init = &(struct clk_init_data){
  837. .name = "gfx2d1_src",
  838. .parent_names = mmcc_pxo_pll8_pll2,
  839. .num_parents = 3,
  840. .ops = &clk_dyn_rcg_ops,
  841. },
  842. },
  843. };
  844. static struct clk_branch gfx2d1_clk = {
  845. .halt_reg = 0x01c8,
  846. .halt_bit = 14,
  847. .clkr = {
  848. .enable_reg = 0x0074,
  849. .enable_mask = BIT(0),
  850. .hw.init = &(struct clk_init_data){
  851. .name = "gfx2d1_clk",
  852. .parent_names = (const char *[]){ "gfx2d1_src" },
  853. .num_parents = 1,
  854. .ops = &clk_branch_ops,
  855. .flags = CLK_SET_RATE_PARENT,
  856. },
  857. },
  858. };
  859. static struct freq_tbl clk_tbl_gfx3d[] = {
  860. F_MN( 27000000, P_PXO, 1, 0),
  861. F_MN( 48000000, P_PLL8, 1, 8),
  862. F_MN( 54857000, P_PLL8, 1, 7),
  863. F_MN( 64000000, P_PLL8, 1, 6),
  864. F_MN( 76800000, P_PLL8, 1, 5),
  865. F_MN( 96000000, P_PLL8, 1, 4),
  866. F_MN(128000000, P_PLL8, 1, 3),
  867. F_MN(145455000, P_PLL2, 2, 11),
  868. F_MN(160000000, P_PLL2, 1, 5),
  869. F_MN(177778000, P_PLL2, 2, 9),
  870. F_MN(200000000, P_PLL2, 1, 4),
  871. F_MN(228571000, P_PLL2, 2, 7),
  872. F_MN(266667000, P_PLL2, 1, 3),
  873. F_MN(300000000, P_PLL3, 1, 4),
  874. F_MN(320000000, P_PLL2, 2, 5),
  875. F_MN(400000000, P_PLL2, 1, 2),
  876. { }
  877. };
  878. static struct freq_tbl clk_tbl_gfx3d_8064[] = {
  879. F_MN( 27000000, P_PXO, 0, 0),
  880. F_MN( 48000000, P_PLL8, 1, 8),
  881. F_MN( 54857000, P_PLL8, 1, 7),
  882. F_MN( 64000000, P_PLL8, 1, 6),
  883. F_MN( 76800000, P_PLL8, 1, 5),
  884. F_MN( 96000000, P_PLL8, 1, 4),
  885. F_MN(128000000, P_PLL8, 1, 3),
  886. F_MN(145455000, P_PLL2, 2, 11),
  887. F_MN(160000000, P_PLL2, 1, 5),
  888. F_MN(177778000, P_PLL2, 2, 9),
  889. F_MN(192000000, P_PLL8, 1, 2),
  890. F_MN(200000000, P_PLL2, 1, 4),
  891. F_MN(228571000, P_PLL2, 2, 7),
  892. F_MN(266667000, P_PLL2, 1, 3),
  893. F_MN(320000000, P_PLL2, 2, 5),
  894. F_MN(400000000, P_PLL2, 1, 2),
  895. F_MN(450000000, P_PLL15, 1, 2),
  896. { }
  897. };
  898. static struct clk_dyn_rcg gfx3d_src = {
  899. .ns_reg[0] = 0x008c,
  900. .ns_reg[1] = 0x008c,
  901. .md_reg[0] = 0x0084,
  902. .md_reg[1] = 0x0088,
  903. .bank_reg = 0x0080,
  904. .mn[0] = {
  905. .mnctr_en_bit = 8,
  906. .mnctr_reset_bit = 25,
  907. .mnctr_mode_shift = 9,
  908. .n_val_shift = 18,
  909. .m_val_shift = 4,
  910. .width = 4,
  911. },
  912. .mn[1] = {
  913. .mnctr_en_bit = 5,
  914. .mnctr_reset_bit = 24,
  915. .mnctr_mode_shift = 6,
  916. .n_val_shift = 14,
  917. .m_val_shift = 4,
  918. .width = 4,
  919. },
  920. .s[0] = {
  921. .src_sel_shift = 3,
  922. .parent_map = mmcc_pxo_pll8_pll2_pll3_map,
  923. },
  924. .s[1] = {
  925. .src_sel_shift = 0,
  926. .parent_map = mmcc_pxo_pll8_pll2_pll3_map,
  927. },
  928. .mux_sel_bit = 11,
  929. .freq_tbl = clk_tbl_gfx3d,
  930. .clkr = {
  931. .enable_reg = 0x0080,
  932. .enable_mask = BIT(2),
  933. .hw.init = &(struct clk_init_data){
  934. .name = "gfx3d_src",
  935. .parent_names = mmcc_pxo_pll8_pll2_pll3,
  936. .num_parents = 4,
  937. .ops = &clk_dyn_rcg_ops,
  938. },
  939. },
  940. };
  941. static const struct clk_init_data gfx3d_8064_init = {
  942. .name = "gfx3d_src",
  943. .parent_names = mmcc_pxo_pll8_pll2_pll15,
  944. .num_parents = 4,
  945. .ops = &clk_dyn_rcg_ops,
  946. };
  947. static struct clk_branch gfx3d_clk = {
  948. .halt_reg = 0x01c8,
  949. .halt_bit = 4,
  950. .clkr = {
  951. .enable_reg = 0x0080,
  952. .enable_mask = BIT(0),
  953. .hw.init = &(struct clk_init_data){
  954. .name = "gfx3d_clk",
  955. .parent_names = (const char *[]){ "gfx3d_src" },
  956. .num_parents = 1,
  957. .ops = &clk_branch_ops,
  958. .flags = CLK_SET_RATE_PARENT,
  959. },
  960. },
  961. };
  962. static struct freq_tbl clk_tbl_vcap[] = {
  963. F_MN( 27000000, P_PXO, 0, 0),
  964. F_MN( 54860000, P_PLL8, 1, 7),
  965. F_MN( 64000000, P_PLL8, 1, 6),
  966. F_MN( 76800000, P_PLL8, 1, 5),
  967. F_MN(128000000, P_PLL8, 1, 3),
  968. F_MN(160000000, P_PLL2, 1, 5),
  969. F_MN(200000000, P_PLL2, 1, 4),
  970. { }
  971. };
  972. static struct clk_dyn_rcg vcap_src = {
  973. .ns_reg[0] = 0x021c,
  974. .ns_reg[1] = 0x021c,
  975. .md_reg[0] = 0x01ec,
  976. .md_reg[1] = 0x0218,
  977. .bank_reg = 0x0178,
  978. .mn[0] = {
  979. .mnctr_en_bit = 8,
  980. .mnctr_reset_bit = 23,
  981. .mnctr_mode_shift = 9,
  982. .n_val_shift = 18,
  983. .m_val_shift = 4,
  984. .width = 4,
  985. },
  986. .mn[1] = {
  987. .mnctr_en_bit = 5,
  988. .mnctr_reset_bit = 22,
  989. .mnctr_mode_shift = 6,
  990. .n_val_shift = 14,
  991. .m_val_shift = 4,
  992. .width = 4,
  993. },
  994. .s[0] = {
  995. .src_sel_shift = 3,
  996. .parent_map = mmcc_pxo_pll8_pll2_map,
  997. },
  998. .s[1] = {
  999. .src_sel_shift = 0,
  1000. .parent_map = mmcc_pxo_pll8_pll2_map,
  1001. },
  1002. .mux_sel_bit = 11,
  1003. .freq_tbl = clk_tbl_vcap,
  1004. .clkr = {
  1005. .enable_reg = 0x0178,
  1006. .enable_mask = BIT(2),
  1007. .hw.init = &(struct clk_init_data){
  1008. .name = "vcap_src",
  1009. .parent_names = mmcc_pxo_pll8_pll2,
  1010. .num_parents = 3,
  1011. .ops = &clk_dyn_rcg_ops,
  1012. },
  1013. },
  1014. };
  1015. static struct clk_branch vcap_clk = {
  1016. .halt_reg = 0x0240,
  1017. .halt_bit = 15,
  1018. .clkr = {
  1019. .enable_reg = 0x0178,
  1020. .enable_mask = BIT(0),
  1021. .hw.init = &(struct clk_init_data){
  1022. .name = "vcap_clk",
  1023. .parent_names = (const char *[]){ "vcap_src" },
  1024. .num_parents = 1,
  1025. .ops = &clk_branch_ops,
  1026. .flags = CLK_SET_RATE_PARENT,
  1027. },
  1028. },
  1029. };
  1030. static struct clk_branch vcap_npl_clk = {
  1031. .halt_reg = 0x0240,
  1032. .halt_bit = 25,
  1033. .clkr = {
  1034. .enable_reg = 0x0178,
  1035. .enable_mask = BIT(13),
  1036. .hw.init = &(struct clk_init_data){
  1037. .name = "vcap_npl_clk",
  1038. .parent_names = (const char *[]){ "vcap_src" },
  1039. .num_parents = 1,
  1040. .ops = &clk_branch_ops,
  1041. .flags = CLK_SET_RATE_PARENT,
  1042. },
  1043. },
  1044. };
  1045. static struct freq_tbl clk_tbl_ijpeg[] = {
  1046. { 27000000, P_PXO, 1, 0, 0 },
  1047. { 36570000, P_PLL8, 1, 2, 21 },
  1048. { 54860000, P_PLL8, 7, 0, 0 },
  1049. { 96000000, P_PLL8, 4, 0, 0 },
  1050. { 109710000, P_PLL8, 1, 2, 7 },
  1051. { 128000000, P_PLL8, 3, 0, 0 },
  1052. { 153600000, P_PLL8, 1, 2, 5 },
  1053. { 200000000, P_PLL2, 4, 0, 0 },
  1054. { 228571000, P_PLL2, 1, 2, 7 },
  1055. { 266667000, P_PLL2, 1, 1, 3 },
  1056. { 320000000, P_PLL2, 1, 2, 5 },
  1057. { }
  1058. };
  1059. static struct clk_rcg ijpeg_src = {
  1060. .ns_reg = 0x00a0,
  1061. .md_reg = 0x009c,
  1062. .mn = {
  1063. .mnctr_en_bit = 5,
  1064. .mnctr_reset_bit = 7,
  1065. .mnctr_mode_shift = 6,
  1066. .n_val_shift = 16,
  1067. .m_val_shift = 8,
  1068. .width = 8,
  1069. },
  1070. .p = {
  1071. .pre_div_shift = 12,
  1072. .pre_div_width = 2,
  1073. },
  1074. .s = {
  1075. .src_sel_shift = 0,
  1076. .parent_map = mmcc_pxo_pll8_pll2_map,
  1077. },
  1078. .freq_tbl = clk_tbl_ijpeg,
  1079. .clkr = {
  1080. .enable_reg = 0x0098,
  1081. .enable_mask = BIT(2),
  1082. .hw.init = &(struct clk_init_data){
  1083. .name = "ijpeg_src",
  1084. .parent_names = mmcc_pxo_pll8_pll2,
  1085. .num_parents = 3,
  1086. .ops = &clk_rcg_ops,
  1087. },
  1088. },
  1089. };
  1090. static struct clk_branch ijpeg_clk = {
  1091. .halt_reg = 0x01c8,
  1092. .halt_bit = 24,
  1093. .clkr = {
  1094. .enable_reg = 0x0098,
  1095. .enable_mask = BIT(0),
  1096. .hw.init = &(struct clk_init_data){
  1097. .name = "ijpeg_clk",
  1098. .parent_names = (const char *[]){ "ijpeg_src" },
  1099. .num_parents = 1,
  1100. .ops = &clk_branch_ops,
  1101. .flags = CLK_SET_RATE_PARENT,
  1102. },
  1103. },
  1104. };
  1105. static struct freq_tbl clk_tbl_jpegd[] = {
  1106. { 64000000, P_PLL8, 6 },
  1107. { 76800000, P_PLL8, 5 },
  1108. { 96000000, P_PLL8, 4 },
  1109. { 160000000, P_PLL2, 5 },
  1110. { 200000000, P_PLL2, 4 },
  1111. { }
  1112. };
  1113. static struct clk_rcg jpegd_src = {
  1114. .ns_reg = 0x00ac,
  1115. .p = {
  1116. .pre_div_shift = 12,
  1117. .pre_div_width = 4,
  1118. },
  1119. .s = {
  1120. .src_sel_shift = 0,
  1121. .parent_map = mmcc_pxo_pll8_pll2_map,
  1122. },
  1123. .freq_tbl = clk_tbl_jpegd,
  1124. .clkr = {
  1125. .enable_reg = 0x00a4,
  1126. .enable_mask = BIT(2),
  1127. .hw.init = &(struct clk_init_data){
  1128. .name = "jpegd_src",
  1129. .parent_names = mmcc_pxo_pll8_pll2,
  1130. .num_parents = 3,
  1131. .ops = &clk_rcg_ops,
  1132. },
  1133. },
  1134. };
  1135. static struct clk_branch jpegd_clk = {
  1136. .halt_reg = 0x01c8,
  1137. .halt_bit = 19,
  1138. .clkr = {
  1139. .enable_reg = 0x00a4,
  1140. .enable_mask = BIT(0),
  1141. .hw.init = &(struct clk_init_data){
  1142. .name = "jpegd_clk",
  1143. .parent_names = (const char *[]){ "jpegd_src" },
  1144. .num_parents = 1,
  1145. .ops = &clk_branch_ops,
  1146. .flags = CLK_SET_RATE_PARENT,
  1147. },
  1148. },
  1149. };
  1150. static struct freq_tbl clk_tbl_mdp[] = {
  1151. { 9600000, P_PLL8, 1, 1, 40 },
  1152. { 13710000, P_PLL8, 1, 1, 28 },
  1153. { 27000000, P_PXO, 1, 0, 0 },
  1154. { 29540000, P_PLL8, 1, 1, 13 },
  1155. { 34910000, P_PLL8, 1, 1, 11 },
  1156. { 38400000, P_PLL8, 1, 1, 10 },
  1157. { 59080000, P_PLL8, 1, 2, 13 },
  1158. { 76800000, P_PLL8, 1, 1, 5 },
  1159. { 85330000, P_PLL8, 1, 2, 9 },
  1160. { 96000000, P_PLL8, 1, 1, 4 },
  1161. { 128000000, P_PLL8, 1, 1, 3 },
  1162. { 160000000, P_PLL2, 1, 1, 5 },
  1163. { 177780000, P_PLL2, 1, 2, 9 },
  1164. { 200000000, P_PLL2, 1, 1, 4 },
  1165. { 228571000, P_PLL2, 1, 2, 7 },
  1166. { 266667000, P_PLL2, 1, 1, 3 },
  1167. { }
  1168. };
  1169. static struct clk_dyn_rcg mdp_src = {
  1170. .ns_reg[0] = 0x00d0,
  1171. .ns_reg[1] = 0x00d0,
  1172. .md_reg[0] = 0x00c4,
  1173. .md_reg[1] = 0x00c8,
  1174. .bank_reg = 0x00c0,
  1175. .mn[0] = {
  1176. .mnctr_en_bit = 8,
  1177. .mnctr_reset_bit = 31,
  1178. .mnctr_mode_shift = 9,
  1179. .n_val_shift = 22,
  1180. .m_val_shift = 8,
  1181. .width = 8,
  1182. },
  1183. .mn[1] = {
  1184. .mnctr_en_bit = 5,
  1185. .mnctr_reset_bit = 30,
  1186. .mnctr_mode_shift = 6,
  1187. .n_val_shift = 14,
  1188. .m_val_shift = 8,
  1189. .width = 8,
  1190. },
  1191. .s[0] = {
  1192. .src_sel_shift = 3,
  1193. .parent_map = mmcc_pxo_pll8_pll2_map,
  1194. },
  1195. .s[1] = {
  1196. .src_sel_shift = 0,
  1197. .parent_map = mmcc_pxo_pll8_pll2_map,
  1198. },
  1199. .mux_sel_bit = 11,
  1200. .freq_tbl = clk_tbl_mdp,
  1201. .clkr = {
  1202. .enable_reg = 0x00c0,
  1203. .enable_mask = BIT(2),
  1204. .hw.init = &(struct clk_init_data){
  1205. .name = "mdp_src",
  1206. .parent_names = mmcc_pxo_pll8_pll2,
  1207. .num_parents = 3,
  1208. .ops = &clk_dyn_rcg_ops,
  1209. },
  1210. },
  1211. };
  1212. static struct clk_branch mdp_clk = {
  1213. .halt_reg = 0x01d0,
  1214. .halt_bit = 10,
  1215. .clkr = {
  1216. .enable_reg = 0x00c0,
  1217. .enable_mask = BIT(0),
  1218. .hw.init = &(struct clk_init_data){
  1219. .name = "mdp_clk",
  1220. .parent_names = (const char *[]){ "mdp_src" },
  1221. .num_parents = 1,
  1222. .ops = &clk_branch_ops,
  1223. .flags = CLK_SET_RATE_PARENT,
  1224. },
  1225. },
  1226. };
  1227. static struct clk_branch mdp_lut_clk = {
  1228. .halt_reg = 0x01e8,
  1229. .halt_bit = 13,
  1230. .clkr = {
  1231. .enable_reg = 0x016c,
  1232. .enable_mask = BIT(0),
  1233. .hw.init = &(struct clk_init_data){
  1234. .parent_names = (const char *[]){ "mdp_src" },
  1235. .num_parents = 1,
  1236. .name = "mdp_lut_clk",
  1237. .ops = &clk_branch_ops,
  1238. .flags = CLK_SET_RATE_PARENT,
  1239. },
  1240. },
  1241. };
  1242. static struct clk_branch mdp_vsync_clk = {
  1243. .halt_reg = 0x01cc,
  1244. .halt_bit = 22,
  1245. .clkr = {
  1246. .enable_reg = 0x0058,
  1247. .enable_mask = BIT(6),
  1248. .hw.init = &(struct clk_init_data){
  1249. .name = "mdp_vsync_clk",
  1250. .parent_names = (const char *[]){ "pxo" },
  1251. .num_parents = 1,
  1252. .ops = &clk_branch_ops
  1253. },
  1254. },
  1255. };
  1256. static struct freq_tbl clk_tbl_rot[] = {
  1257. { 27000000, P_PXO, 1 },
  1258. { 29540000, P_PLL8, 13 },
  1259. { 32000000, P_PLL8, 12 },
  1260. { 38400000, P_PLL8, 10 },
  1261. { 48000000, P_PLL8, 8 },
  1262. { 54860000, P_PLL8, 7 },
  1263. { 64000000, P_PLL8, 6 },
  1264. { 76800000, P_PLL8, 5 },
  1265. { 96000000, P_PLL8, 4 },
  1266. { 100000000, P_PLL2, 8 },
  1267. { 114290000, P_PLL2, 7 },
  1268. { 133330000, P_PLL2, 6 },
  1269. { 160000000, P_PLL2, 5 },
  1270. { 200000000, P_PLL2, 4 },
  1271. { }
  1272. };
  1273. static struct clk_dyn_rcg rot_src = {
  1274. .ns_reg[0] = 0x00e8,
  1275. .ns_reg[1] = 0x00e8,
  1276. .bank_reg = 0x00e8,
  1277. .p[0] = {
  1278. .pre_div_shift = 22,
  1279. .pre_div_width = 4,
  1280. },
  1281. .p[1] = {
  1282. .pre_div_shift = 26,
  1283. .pre_div_width = 4,
  1284. },
  1285. .s[0] = {
  1286. .src_sel_shift = 16,
  1287. .parent_map = mmcc_pxo_pll8_pll2_map,
  1288. },
  1289. .s[1] = {
  1290. .src_sel_shift = 19,
  1291. .parent_map = mmcc_pxo_pll8_pll2_map,
  1292. },
  1293. .mux_sel_bit = 30,
  1294. .freq_tbl = clk_tbl_rot,
  1295. .clkr = {
  1296. .enable_reg = 0x00e0,
  1297. .enable_mask = BIT(2),
  1298. .hw.init = &(struct clk_init_data){
  1299. .name = "rot_src",
  1300. .parent_names = mmcc_pxo_pll8_pll2,
  1301. .num_parents = 3,
  1302. .ops = &clk_dyn_rcg_ops,
  1303. },
  1304. },
  1305. };
  1306. static struct clk_branch rot_clk = {
  1307. .halt_reg = 0x01d0,
  1308. .halt_bit = 15,
  1309. .clkr = {
  1310. .enable_reg = 0x00e0,
  1311. .enable_mask = BIT(0),
  1312. .hw.init = &(struct clk_init_data){
  1313. .name = "rot_clk",
  1314. .parent_names = (const char *[]){ "rot_src" },
  1315. .num_parents = 1,
  1316. .ops = &clk_branch_ops,
  1317. .flags = CLK_SET_RATE_PARENT,
  1318. },
  1319. },
  1320. };
  1321. static const struct parent_map mmcc_pxo_hdmi_map[] = {
  1322. { P_PXO, 0 },
  1323. { P_HDMI_PLL, 3 }
  1324. };
  1325. static const char * const mmcc_pxo_hdmi[] = {
  1326. "pxo",
  1327. "hdmi_pll",
  1328. };
  1329. static struct freq_tbl clk_tbl_tv[] = {
  1330. { .src = P_HDMI_PLL, .pre_div = 1 },
  1331. { }
  1332. };
  1333. static struct clk_rcg tv_src = {
  1334. .ns_reg = 0x00f4,
  1335. .md_reg = 0x00f0,
  1336. .mn = {
  1337. .mnctr_en_bit = 5,
  1338. .mnctr_reset_bit = 7,
  1339. .mnctr_mode_shift = 6,
  1340. .n_val_shift = 16,
  1341. .m_val_shift = 8,
  1342. .width = 8,
  1343. },
  1344. .p = {
  1345. .pre_div_shift = 14,
  1346. .pre_div_width = 2,
  1347. },
  1348. .s = {
  1349. .src_sel_shift = 0,
  1350. .parent_map = mmcc_pxo_hdmi_map,
  1351. },
  1352. .freq_tbl = clk_tbl_tv,
  1353. .clkr = {
  1354. .enable_reg = 0x00ec,
  1355. .enable_mask = BIT(2),
  1356. .hw.init = &(struct clk_init_data){
  1357. .name = "tv_src",
  1358. .parent_names = mmcc_pxo_hdmi,
  1359. .num_parents = 2,
  1360. .ops = &clk_rcg_bypass_ops,
  1361. .flags = CLK_SET_RATE_PARENT,
  1362. },
  1363. },
  1364. };
  1365. static const char * const tv_src_name[] = { "tv_src" };
  1366. static struct clk_branch tv_enc_clk = {
  1367. .halt_reg = 0x01d4,
  1368. .halt_bit = 9,
  1369. .clkr = {
  1370. .enable_reg = 0x00ec,
  1371. .enable_mask = BIT(8),
  1372. .hw.init = &(struct clk_init_data){
  1373. .parent_names = tv_src_name,
  1374. .num_parents = 1,
  1375. .name = "tv_enc_clk",
  1376. .ops = &clk_branch_ops,
  1377. .flags = CLK_SET_RATE_PARENT,
  1378. },
  1379. },
  1380. };
  1381. static struct clk_branch tv_dac_clk = {
  1382. .halt_reg = 0x01d4,
  1383. .halt_bit = 10,
  1384. .clkr = {
  1385. .enable_reg = 0x00ec,
  1386. .enable_mask = BIT(10),
  1387. .hw.init = &(struct clk_init_data){
  1388. .parent_names = tv_src_name,
  1389. .num_parents = 1,
  1390. .name = "tv_dac_clk",
  1391. .ops = &clk_branch_ops,
  1392. .flags = CLK_SET_RATE_PARENT,
  1393. },
  1394. },
  1395. };
  1396. static struct clk_branch mdp_tv_clk = {
  1397. .halt_reg = 0x01d4,
  1398. .halt_bit = 12,
  1399. .clkr = {
  1400. .enable_reg = 0x00ec,
  1401. .enable_mask = BIT(0),
  1402. .hw.init = &(struct clk_init_data){
  1403. .parent_names = tv_src_name,
  1404. .num_parents = 1,
  1405. .name = "mdp_tv_clk",
  1406. .ops = &clk_branch_ops,
  1407. .flags = CLK_SET_RATE_PARENT,
  1408. },
  1409. },
  1410. };
  1411. static struct clk_branch hdmi_tv_clk = {
  1412. .halt_reg = 0x01d4,
  1413. .halt_bit = 11,
  1414. .clkr = {
  1415. .enable_reg = 0x00ec,
  1416. .enable_mask = BIT(12),
  1417. .hw.init = &(struct clk_init_data){
  1418. .parent_names = tv_src_name,
  1419. .num_parents = 1,
  1420. .name = "hdmi_tv_clk",
  1421. .ops = &clk_branch_ops,
  1422. .flags = CLK_SET_RATE_PARENT,
  1423. },
  1424. },
  1425. };
  1426. static struct clk_branch rgb_tv_clk = {
  1427. .halt_reg = 0x0240,
  1428. .halt_bit = 27,
  1429. .clkr = {
  1430. .enable_reg = 0x0124,
  1431. .enable_mask = BIT(14),
  1432. .hw.init = &(struct clk_init_data){
  1433. .parent_names = tv_src_name,
  1434. .num_parents = 1,
  1435. .name = "rgb_tv_clk",
  1436. .ops = &clk_branch_ops,
  1437. .flags = CLK_SET_RATE_PARENT,
  1438. },
  1439. },
  1440. };
  1441. static struct clk_branch npl_tv_clk = {
  1442. .halt_reg = 0x0240,
  1443. .halt_bit = 26,
  1444. .clkr = {
  1445. .enable_reg = 0x0124,
  1446. .enable_mask = BIT(16),
  1447. .hw.init = &(struct clk_init_data){
  1448. .parent_names = tv_src_name,
  1449. .num_parents = 1,
  1450. .name = "npl_tv_clk",
  1451. .ops = &clk_branch_ops,
  1452. .flags = CLK_SET_RATE_PARENT,
  1453. },
  1454. },
  1455. };
  1456. static struct clk_branch hdmi_app_clk = {
  1457. .halt_reg = 0x01cc,
  1458. .halt_bit = 25,
  1459. .clkr = {
  1460. .enable_reg = 0x005c,
  1461. .enable_mask = BIT(11),
  1462. .hw.init = &(struct clk_init_data){
  1463. .parent_names = (const char *[]){ "pxo" },
  1464. .num_parents = 1,
  1465. .name = "hdmi_app_clk",
  1466. .ops = &clk_branch_ops,
  1467. },
  1468. },
  1469. };
  1470. static struct freq_tbl clk_tbl_vcodec[] = {
  1471. F_MN( 27000000, P_PXO, 1, 0),
  1472. F_MN( 32000000, P_PLL8, 1, 12),
  1473. F_MN( 48000000, P_PLL8, 1, 8),
  1474. F_MN( 54860000, P_PLL8, 1, 7),
  1475. F_MN( 96000000, P_PLL8, 1, 4),
  1476. F_MN(133330000, P_PLL2, 1, 6),
  1477. F_MN(200000000, P_PLL2, 1, 4),
  1478. F_MN(228570000, P_PLL2, 2, 7),
  1479. F_MN(266670000, P_PLL2, 1, 3),
  1480. { }
  1481. };
  1482. static struct clk_dyn_rcg vcodec_src = {
  1483. .ns_reg[0] = 0x0100,
  1484. .ns_reg[1] = 0x0100,
  1485. .md_reg[0] = 0x00fc,
  1486. .md_reg[1] = 0x0128,
  1487. .bank_reg = 0x00f8,
  1488. .mn[0] = {
  1489. .mnctr_en_bit = 5,
  1490. .mnctr_reset_bit = 31,
  1491. .mnctr_mode_shift = 6,
  1492. .n_val_shift = 11,
  1493. .m_val_shift = 8,
  1494. .width = 8,
  1495. },
  1496. .mn[1] = {
  1497. .mnctr_en_bit = 10,
  1498. .mnctr_reset_bit = 30,
  1499. .mnctr_mode_shift = 11,
  1500. .n_val_shift = 19,
  1501. .m_val_shift = 8,
  1502. .width = 8,
  1503. },
  1504. .s[0] = {
  1505. .src_sel_shift = 27,
  1506. .parent_map = mmcc_pxo_pll8_pll2_map,
  1507. },
  1508. .s[1] = {
  1509. .src_sel_shift = 0,
  1510. .parent_map = mmcc_pxo_pll8_pll2_map,
  1511. },
  1512. .mux_sel_bit = 13,
  1513. .freq_tbl = clk_tbl_vcodec,
  1514. .clkr = {
  1515. .enable_reg = 0x00f8,
  1516. .enable_mask = BIT(2),
  1517. .hw.init = &(struct clk_init_data){
  1518. .name = "vcodec_src",
  1519. .parent_names = mmcc_pxo_pll8_pll2,
  1520. .num_parents = 3,
  1521. .ops = &clk_dyn_rcg_ops,
  1522. },
  1523. },
  1524. };
  1525. static struct clk_branch vcodec_clk = {
  1526. .halt_reg = 0x01d0,
  1527. .halt_bit = 29,
  1528. .clkr = {
  1529. .enable_reg = 0x00f8,
  1530. .enable_mask = BIT(0),
  1531. .hw.init = &(struct clk_init_data){
  1532. .name = "vcodec_clk",
  1533. .parent_names = (const char *[]){ "vcodec_src" },
  1534. .num_parents = 1,
  1535. .ops = &clk_branch_ops,
  1536. .flags = CLK_SET_RATE_PARENT,
  1537. },
  1538. },
  1539. };
  1540. static struct freq_tbl clk_tbl_vpe[] = {
  1541. { 27000000, P_PXO, 1 },
  1542. { 34909000, P_PLL8, 11 },
  1543. { 38400000, P_PLL8, 10 },
  1544. { 64000000, P_PLL8, 6 },
  1545. { 76800000, P_PLL8, 5 },
  1546. { 96000000, P_PLL8, 4 },
  1547. { 100000000, P_PLL2, 8 },
  1548. { 160000000, P_PLL2, 5 },
  1549. { }
  1550. };
  1551. static struct clk_rcg vpe_src = {
  1552. .ns_reg = 0x0118,
  1553. .p = {
  1554. .pre_div_shift = 12,
  1555. .pre_div_width = 4,
  1556. },
  1557. .s = {
  1558. .src_sel_shift = 0,
  1559. .parent_map = mmcc_pxo_pll8_pll2_map,
  1560. },
  1561. .freq_tbl = clk_tbl_vpe,
  1562. .clkr = {
  1563. .enable_reg = 0x0110,
  1564. .enable_mask = BIT(2),
  1565. .hw.init = &(struct clk_init_data){
  1566. .name = "vpe_src",
  1567. .parent_names = mmcc_pxo_pll8_pll2,
  1568. .num_parents = 3,
  1569. .ops = &clk_rcg_ops,
  1570. },
  1571. },
  1572. };
  1573. static struct clk_branch vpe_clk = {
  1574. .halt_reg = 0x01c8,
  1575. .halt_bit = 28,
  1576. .clkr = {
  1577. .enable_reg = 0x0110,
  1578. .enable_mask = BIT(0),
  1579. .hw.init = &(struct clk_init_data){
  1580. .name = "vpe_clk",
  1581. .parent_names = (const char *[]){ "vpe_src" },
  1582. .num_parents = 1,
  1583. .ops = &clk_branch_ops,
  1584. .flags = CLK_SET_RATE_PARENT,
  1585. },
  1586. },
  1587. };
  1588. static struct freq_tbl clk_tbl_vfe[] = {
  1589. { 13960000, P_PLL8, 1, 2, 55 },
  1590. { 27000000, P_PXO, 1, 0, 0 },
  1591. { 36570000, P_PLL8, 1, 2, 21 },
  1592. { 38400000, P_PLL8, 2, 1, 5 },
  1593. { 45180000, P_PLL8, 1, 2, 17 },
  1594. { 48000000, P_PLL8, 2, 1, 4 },
  1595. { 54860000, P_PLL8, 1, 1, 7 },
  1596. { 64000000, P_PLL8, 2, 1, 3 },
  1597. { 76800000, P_PLL8, 1, 1, 5 },
  1598. { 96000000, P_PLL8, 2, 1, 2 },
  1599. { 109710000, P_PLL8, 1, 2, 7 },
  1600. { 128000000, P_PLL8, 1, 1, 3 },
  1601. { 153600000, P_PLL8, 1, 2, 5 },
  1602. { 200000000, P_PLL2, 2, 1, 2 },
  1603. { 228570000, P_PLL2, 1, 2, 7 },
  1604. { 266667000, P_PLL2, 1, 1, 3 },
  1605. { 320000000, P_PLL2, 1, 2, 5 },
  1606. { }
  1607. };
  1608. static struct clk_rcg vfe_src = {
  1609. .ns_reg = 0x0108,
  1610. .mn = {
  1611. .mnctr_en_bit = 5,
  1612. .mnctr_reset_bit = 7,
  1613. .mnctr_mode_shift = 6,
  1614. .n_val_shift = 16,
  1615. .m_val_shift = 8,
  1616. .width = 8,
  1617. },
  1618. .p = {
  1619. .pre_div_shift = 10,
  1620. .pre_div_width = 1,
  1621. },
  1622. .s = {
  1623. .src_sel_shift = 0,
  1624. .parent_map = mmcc_pxo_pll8_pll2_map,
  1625. },
  1626. .freq_tbl = clk_tbl_vfe,
  1627. .clkr = {
  1628. .enable_reg = 0x0104,
  1629. .enable_mask = BIT(2),
  1630. .hw.init = &(struct clk_init_data){
  1631. .name = "vfe_src",
  1632. .parent_names = mmcc_pxo_pll8_pll2,
  1633. .num_parents = 3,
  1634. .ops = &clk_rcg_ops,
  1635. },
  1636. },
  1637. };
  1638. static struct clk_branch vfe_clk = {
  1639. .halt_reg = 0x01cc,
  1640. .halt_bit = 6,
  1641. .clkr = {
  1642. .enable_reg = 0x0104,
  1643. .enable_mask = BIT(0),
  1644. .hw.init = &(struct clk_init_data){
  1645. .name = "vfe_clk",
  1646. .parent_names = (const char *[]){ "vfe_src" },
  1647. .num_parents = 1,
  1648. .ops = &clk_branch_ops,
  1649. .flags = CLK_SET_RATE_PARENT,
  1650. },
  1651. },
  1652. };
  1653. static struct clk_branch vfe_csi_clk = {
  1654. .halt_reg = 0x01cc,
  1655. .halt_bit = 8,
  1656. .clkr = {
  1657. .enable_reg = 0x0104,
  1658. .enable_mask = BIT(12),
  1659. .hw.init = &(struct clk_init_data){
  1660. .parent_names = (const char *[]){ "vfe_src" },
  1661. .num_parents = 1,
  1662. .name = "vfe_csi_clk",
  1663. .ops = &clk_branch_ops,
  1664. .flags = CLK_SET_RATE_PARENT,
  1665. },
  1666. },
  1667. };
  1668. static struct clk_branch gmem_axi_clk = {
  1669. .halt_reg = 0x01d8,
  1670. .halt_bit = 6,
  1671. .clkr = {
  1672. .enable_reg = 0x0018,
  1673. .enable_mask = BIT(24),
  1674. .hw.init = &(struct clk_init_data){
  1675. .name = "gmem_axi_clk",
  1676. .ops = &clk_branch_ops,
  1677. },
  1678. },
  1679. };
  1680. static struct clk_branch ijpeg_axi_clk = {
  1681. .hwcg_reg = 0x0018,
  1682. .hwcg_bit = 11,
  1683. .halt_reg = 0x01d8,
  1684. .halt_bit = 4,
  1685. .clkr = {
  1686. .enable_reg = 0x0018,
  1687. .enable_mask = BIT(21),
  1688. .hw.init = &(struct clk_init_data){
  1689. .name = "ijpeg_axi_clk",
  1690. .ops = &clk_branch_ops,
  1691. },
  1692. },
  1693. };
  1694. static struct clk_branch mmss_imem_axi_clk = {
  1695. .hwcg_reg = 0x0018,
  1696. .hwcg_bit = 15,
  1697. .halt_reg = 0x01d8,
  1698. .halt_bit = 7,
  1699. .clkr = {
  1700. .enable_reg = 0x0018,
  1701. .enable_mask = BIT(22),
  1702. .hw.init = &(struct clk_init_data){
  1703. .name = "mmss_imem_axi_clk",
  1704. .ops = &clk_branch_ops,
  1705. },
  1706. },
  1707. };
  1708. static struct clk_branch jpegd_axi_clk = {
  1709. .halt_reg = 0x01d8,
  1710. .halt_bit = 5,
  1711. .clkr = {
  1712. .enable_reg = 0x0018,
  1713. .enable_mask = BIT(25),
  1714. .hw.init = &(struct clk_init_data){
  1715. .name = "jpegd_axi_clk",
  1716. .ops = &clk_branch_ops,
  1717. },
  1718. },
  1719. };
  1720. static struct clk_branch vcodec_axi_b_clk = {
  1721. .hwcg_reg = 0x0114,
  1722. .hwcg_bit = 22,
  1723. .halt_reg = 0x01e8,
  1724. .halt_bit = 25,
  1725. .clkr = {
  1726. .enable_reg = 0x0114,
  1727. .enable_mask = BIT(23),
  1728. .hw.init = &(struct clk_init_data){
  1729. .name = "vcodec_axi_b_clk",
  1730. .ops = &clk_branch_ops,
  1731. },
  1732. },
  1733. };
  1734. static struct clk_branch vcodec_axi_a_clk = {
  1735. .hwcg_reg = 0x0114,
  1736. .hwcg_bit = 24,
  1737. .halt_reg = 0x01e8,
  1738. .halt_bit = 26,
  1739. .clkr = {
  1740. .enable_reg = 0x0114,
  1741. .enable_mask = BIT(25),
  1742. .hw.init = &(struct clk_init_data){
  1743. .name = "vcodec_axi_a_clk",
  1744. .ops = &clk_branch_ops,
  1745. },
  1746. },
  1747. };
  1748. static struct clk_branch vcodec_axi_clk = {
  1749. .hwcg_reg = 0x0018,
  1750. .hwcg_bit = 13,
  1751. .halt_reg = 0x01d8,
  1752. .halt_bit = 3,
  1753. .clkr = {
  1754. .enable_reg = 0x0018,
  1755. .enable_mask = BIT(19),
  1756. .hw.init = &(struct clk_init_data){
  1757. .name = "vcodec_axi_clk",
  1758. .ops = &clk_branch_ops,
  1759. },
  1760. },
  1761. };
  1762. static struct clk_branch vfe_axi_clk = {
  1763. .halt_reg = 0x01d8,
  1764. .halt_bit = 0,
  1765. .clkr = {
  1766. .enable_reg = 0x0018,
  1767. .enable_mask = BIT(18),
  1768. .hw.init = &(struct clk_init_data){
  1769. .name = "vfe_axi_clk",
  1770. .ops = &clk_branch_ops,
  1771. },
  1772. },
  1773. };
  1774. static struct clk_branch mdp_axi_clk = {
  1775. .hwcg_reg = 0x0018,
  1776. .hwcg_bit = 16,
  1777. .halt_reg = 0x01d8,
  1778. .halt_bit = 8,
  1779. .clkr = {
  1780. .enable_reg = 0x0018,
  1781. .enable_mask = BIT(23),
  1782. .hw.init = &(struct clk_init_data){
  1783. .name = "mdp_axi_clk",
  1784. .ops = &clk_branch_ops,
  1785. },
  1786. },
  1787. };
  1788. static struct clk_branch rot_axi_clk = {
  1789. .hwcg_reg = 0x0020,
  1790. .hwcg_bit = 25,
  1791. .halt_reg = 0x01d8,
  1792. .halt_bit = 2,
  1793. .clkr = {
  1794. .enable_reg = 0x0020,
  1795. .enable_mask = BIT(24),
  1796. .hw.init = &(struct clk_init_data){
  1797. .name = "rot_axi_clk",
  1798. .ops = &clk_branch_ops,
  1799. },
  1800. },
  1801. };
  1802. static struct clk_branch vcap_axi_clk = {
  1803. .halt_reg = 0x0240,
  1804. .halt_bit = 20,
  1805. .hwcg_reg = 0x0244,
  1806. .hwcg_bit = 11,
  1807. .clkr = {
  1808. .enable_reg = 0x0244,
  1809. .enable_mask = BIT(12),
  1810. .hw.init = &(struct clk_init_data){
  1811. .name = "vcap_axi_clk",
  1812. .ops = &clk_branch_ops,
  1813. },
  1814. },
  1815. };
  1816. static struct clk_branch vpe_axi_clk = {
  1817. .hwcg_reg = 0x0020,
  1818. .hwcg_bit = 27,
  1819. .halt_reg = 0x01d8,
  1820. .halt_bit = 1,
  1821. .clkr = {
  1822. .enable_reg = 0x0020,
  1823. .enable_mask = BIT(26),
  1824. .hw.init = &(struct clk_init_data){
  1825. .name = "vpe_axi_clk",
  1826. .ops = &clk_branch_ops,
  1827. },
  1828. },
  1829. };
  1830. static struct clk_branch gfx3d_axi_clk = {
  1831. .hwcg_reg = 0x0244,
  1832. .hwcg_bit = 24,
  1833. .halt_reg = 0x0240,
  1834. .halt_bit = 30,
  1835. .clkr = {
  1836. .enable_reg = 0x0244,
  1837. .enable_mask = BIT(25),
  1838. .hw.init = &(struct clk_init_data){
  1839. .name = "gfx3d_axi_clk",
  1840. .ops = &clk_branch_ops,
  1841. },
  1842. },
  1843. };
  1844. static struct clk_branch amp_ahb_clk = {
  1845. .halt_reg = 0x01dc,
  1846. .halt_bit = 18,
  1847. .clkr = {
  1848. .enable_reg = 0x0008,
  1849. .enable_mask = BIT(24),
  1850. .hw.init = &(struct clk_init_data){
  1851. .name = "amp_ahb_clk",
  1852. .ops = &clk_branch_ops,
  1853. },
  1854. },
  1855. };
  1856. static struct clk_branch csi_ahb_clk = {
  1857. .halt_reg = 0x01dc,
  1858. .halt_bit = 16,
  1859. .clkr = {
  1860. .enable_reg = 0x0008,
  1861. .enable_mask = BIT(7),
  1862. .hw.init = &(struct clk_init_data){
  1863. .name = "csi_ahb_clk",
  1864. .ops = &clk_branch_ops,
  1865. },
  1866. },
  1867. };
  1868. static struct clk_branch dsi_m_ahb_clk = {
  1869. .halt_reg = 0x01dc,
  1870. .halt_bit = 19,
  1871. .clkr = {
  1872. .enable_reg = 0x0008,
  1873. .enable_mask = BIT(9),
  1874. .hw.init = &(struct clk_init_data){
  1875. .name = "dsi_m_ahb_clk",
  1876. .ops = &clk_branch_ops,
  1877. },
  1878. },
  1879. };
  1880. static struct clk_branch dsi_s_ahb_clk = {
  1881. .hwcg_reg = 0x0038,
  1882. .hwcg_bit = 20,
  1883. .halt_reg = 0x01dc,
  1884. .halt_bit = 21,
  1885. .clkr = {
  1886. .enable_reg = 0x0008,
  1887. .enable_mask = BIT(18),
  1888. .hw.init = &(struct clk_init_data){
  1889. .name = "dsi_s_ahb_clk",
  1890. .ops = &clk_branch_ops,
  1891. },
  1892. },
  1893. };
  1894. static struct clk_branch dsi2_m_ahb_clk = {
  1895. .halt_reg = 0x01d8,
  1896. .halt_bit = 18,
  1897. .clkr = {
  1898. .enable_reg = 0x0008,
  1899. .enable_mask = BIT(17),
  1900. .hw.init = &(struct clk_init_data){
  1901. .name = "dsi2_m_ahb_clk",
  1902. .ops = &clk_branch_ops,
  1903. },
  1904. },
  1905. };
  1906. static struct clk_branch dsi2_s_ahb_clk = {
  1907. .hwcg_reg = 0x0038,
  1908. .hwcg_bit = 15,
  1909. .halt_reg = 0x01dc,
  1910. .halt_bit = 20,
  1911. .clkr = {
  1912. .enable_reg = 0x0008,
  1913. .enable_mask = BIT(22),
  1914. .hw.init = &(struct clk_init_data){
  1915. .name = "dsi2_s_ahb_clk",
  1916. .ops = &clk_branch_ops,
  1917. },
  1918. },
  1919. };
  1920. static struct clk_rcg dsi1_src = {
  1921. .ns_reg = 0x0054,
  1922. .md_reg = 0x0050,
  1923. .mn = {
  1924. .mnctr_en_bit = 5,
  1925. .mnctr_reset_bit = 7,
  1926. .mnctr_mode_shift = 6,
  1927. .n_val_shift = 24,
  1928. .m_val_shift = 8,
  1929. .width = 8,
  1930. },
  1931. .p = {
  1932. .pre_div_shift = 14,
  1933. .pre_div_width = 2,
  1934. },
  1935. .s = {
  1936. .src_sel_shift = 0,
  1937. .parent_map = mmcc_pxo_dsi2_dsi1_map,
  1938. },
  1939. .clkr = {
  1940. .enable_reg = 0x004c,
  1941. .enable_mask = BIT(2),
  1942. .hw.init = &(struct clk_init_data){
  1943. .name = "dsi1_src",
  1944. .parent_names = mmcc_pxo_dsi2_dsi1,
  1945. .num_parents = 3,
  1946. .ops = &clk_rcg_bypass2_ops,
  1947. .flags = CLK_SET_RATE_PARENT,
  1948. },
  1949. },
  1950. };
  1951. static struct clk_branch dsi1_clk = {
  1952. .halt_reg = 0x01d0,
  1953. .halt_bit = 2,
  1954. .clkr = {
  1955. .enable_reg = 0x004c,
  1956. .enable_mask = BIT(0),
  1957. .hw.init = &(struct clk_init_data){
  1958. .name = "dsi1_clk",
  1959. .parent_names = (const char *[]){ "dsi1_src" },
  1960. .num_parents = 1,
  1961. .ops = &clk_branch_ops,
  1962. .flags = CLK_SET_RATE_PARENT,
  1963. },
  1964. },
  1965. };
  1966. static struct clk_rcg dsi2_src = {
  1967. .ns_reg = 0x012c,
  1968. .md_reg = 0x00a8,
  1969. .mn = {
  1970. .mnctr_en_bit = 5,
  1971. .mnctr_reset_bit = 7,
  1972. .mnctr_mode_shift = 6,
  1973. .n_val_shift = 24,
  1974. .m_val_shift = 8,
  1975. .width = 8,
  1976. },
  1977. .p = {
  1978. .pre_div_shift = 14,
  1979. .pre_div_width = 2,
  1980. },
  1981. .s = {
  1982. .src_sel_shift = 0,
  1983. .parent_map = mmcc_pxo_dsi2_dsi1_map,
  1984. },
  1985. .clkr = {
  1986. .enable_reg = 0x003c,
  1987. .enable_mask = BIT(2),
  1988. .hw.init = &(struct clk_init_data){
  1989. .name = "dsi2_src",
  1990. .parent_names = mmcc_pxo_dsi2_dsi1,
  1991. .num_parents = 3,
  1992. .ops = &clk_rcg_bypass2_ops,
  1993. .flags = CLK_SET_RATE_PARENT,
  1994. },
  1995. },
  1996. };
  1997. static struct clk_branch dsi2_clk = {
  1998. .halt_reg = 0x01d0,
  1999. .halt_bit = 20,
  2000. .clkr = {
  2001. .enable_reg = 0x003c,
  2002. .enable_mask = BIT(0),
  2003. .hw.init = &(struct clk_init_data){
  2004. .name = "dsi2_clk",
  2005. .parent_names = (const char *[]){ "dsi2_src" },
  2006. .num_parents = 1,
  2007. .ops = &clk_branch_ops,
  2008. .flags = CLK_SET_RATE_PARENT,
  2009. },
  2010. },
  2011. };
  2012. static struct clk_rcg dsi1_byte_src = {
  2013. .ns_reg = 0x00b0,
  2014. .p = {
  2015. .pre_div_shift = 12,
  2016. .pre_div_width = 4,
  2017. },
  2018. .s = {
  2019. .src_sel_shift = 0,
  2020. .parent_map = mmcc_pxo_dsi1_dsi2_byte_map,
  2021. },
  2022. .clkr = {
  2023. .enable_reg = 0x0090,
  2024. .enable_mask = BIT(2),
  2025. .hw.init = &(struct clk_init_data){
  2026. .name = "dsi1_byte_src",
  2027. .parent_names = mmcc_pxo_dsi1_dsi2_byte,
  2028. .num_parents = 3,
  2029. .ops = &clk_rcg_bypass2_ops,
  2030. .flags = CLK_SET_RATE_PARENT,
  2031. },
  2032. },
  2033. };
  2034. static struct clk_branch dsi1_byte_clk = {
  2035. .halt_reg = 0x01cc,
  2036. .halt_bit = 21,
  2037. .clkr = {
  2038. .enable_reg = 0x0090,
  2039. .enable_mask = BIT(0),
  2040. .hw.init = &(struct clk_init_data){
  2041. .name = "dsi1_byte_clk",
  2042. .parent_names = (const char *[]){ "dsi1_byte_src" },
  2043. .num_parents = 1,
  2044. .ops = &clk_branch_ops,
  2045. .flags = CLK_SET_RATE_PARENT,
  2046. },
  2047. },
  2048. };
  2049. static struct clk_rcg dsi2_byte_src = {
  2050. .ns_reg = 0x012c,
  2051. .p = {
  2052. .pre_div_shift = 12,
  2053. .pre_div_width = 4,
  2054. },
  2055. .s = {
  2056. .src_sel_shift = 0,
  2057. .parent_map = mmcc_pxo_dsi1_dsi2_byte_map,
  2058. },
  2059. .clkr = {
  2060. .enable_reg = 0x0130,
  2061. .enable_mask = BIT(2),
  2062. .hw.init = &(struct clk_init_data){
  2063. .name = "dsi2_byte_src",
  2064. .parent_names = mmcc_pxo_dsi1_dsi2_byte,
  2065. .num_parents = 3,
  2066. .ops = &clk_rcg_bypass2_ops,
  2067. .flags = CLK_SET_RATE_PARENT,
  2068. },
  2069. },
  2070. };
  2071. static struct clk_branch dsi2_byte_clk = {
  2072. .halt_reg = 0x01cc,
  2073. .halt_bit = 20,
  2074. .clkr = {
  2075. .enable_reg = 0x00b4,
  2076. .enable_mask = BIT(0),
  2077. .hw.init = &(struct clk_init_data){
  2078. .name = "dsi2_byte_clk",
  2079. .parent_names = (const char *[]){ "dsi2_byte_src" },
  2080. .num_parents = 1,
  2081. .ops = &clk_branch_ops,
  2082. .flags = CLK_SET_RATE_PARENT,
  2083. },
  2084. },
  2085. };
  2086. static struct clk_rcg dsi1_esc_src = {
  2087. .ns_reg = 0x0011c,
  2088. .p = {
  2089. .pre_div_shift = 12,
  2090. .pre_div_width = 4,
  2091. },
  2092. .s = {
  2093. .src_sel_shift = 0,
  2094. .parent_map = mmcc_pxo_dsi1_dsi2_byte_map,
  2095. },
  2096. .clkr = {
  2097. .enable_reg = 0x00cc,
  2098. .enable_mask = BIT(2),
  2099. .hw.init = &(struct clk_init_data){
  2100. .name = "dsi1_esc_src",
  2101. .parent_names = mmcc_pxo_dsi1_dsi2_byte,
  2102. .num_parents = 3,
  2103. .ops = &clk_rcg_esc_ops,
  2104. },
  2105. },
  2106. };
  2107. static struct clk_branch dsi1_esc_clk = {
  2108. .halt_reg = 0x01e8,
  2109. .halt_bit = 1,
  2110. .clkr = {
  2111. .enable_reg = 0x00cc,
  2112. .enable_mask = BIT(0),
  2113. .hw.init = &(struct clk_init_data){
  2114. .name = "dsi1_esc_clk",
  2115. .parent_names = (const char *[]){ "dsi1_esc_src" },
  2116. .num_parents = 1,
  2117. .ops = &clk_branch_ops,
  2118. .flags = CLK_SET_RATE_PARENT,
  2119. },
  2120. },
  2121. };
  2122. static struct clk_rcg dsi2_esc_src = {
  2123. .ns_reg = 0x0150,
  2124. .p = {
  2125. .pre_div_shift = 12,
  2126. .pre_div_width = 4,
  2127. },
  2128. .s = {
  2129. .src_sel_shift = 0,
  2130. .parent_map = mmcc_pxo_dsi1_dsi2_byte_map,
  2131. },
  2132. .clkr = {
  2133. .enable_reg = 0x013c,
  2134. .enable_mask = BIT(2),
  2135. .hw.init = &(struct clk_init_data){
  2136. .name = "dsi2_esc_src",
  2137. .parent_names = mmcc_pxo_dsi1_dsi2_byte,
  2138. .num_parents = 3,
  2139. .ops = &clk_rcg_esc_ops,
  2140. },
  2141. },
  2142. };
  2143. static struct clk_branch dsi2_esc_clk = {
  2144. .halt_reg = 0x01e8,
  2145. .halt_bit = 3,
  2146. .clkr = {
  2147. .enable_reg = 0x013c,
  2148. .enable_mask = BIT(0),
  2149. .hw.init = &(struct clk_init_data){
  2150. .name = "dsi2_esc_clk",
  2151. .parent_names = (const char *[]){ "dsi2_esc_src" },
  2152. .num_parents = 1,
  2153. .ops = &clk_branch_ops,
  2154. .flags = CLK_SET_RATE_PARENT,
  2155. },
  2156. },
  2157. };
  2158. static struct clk_rcg dsi1_pixel_src = {
  2159. .ns_reg = 0x0138,
  2160. .md_reg = 0x0134,
  2161. .mn = {
  2162. .mnctr_en_bit = 5,
  2163. .mnctr_reset_bit = 7,
  2164. .mnctr_mode_shift = 6,
  2165. .n_val_shift = 16,
  2166. .m_val_shift = 8,
  2167. .width = 8,
  2168. },
  2169. .p = {
  2170. .pre_div_shift = 12,
  2171. .pre_div_width = 4,
  2172. },
  2173. .s = {
  2174. .src_sel_shift = 0,
  2175. .parent_map = mmcc_pxo_dsi2_dsi1_map,
  2176. },
  2177. .clkr = {
  2178. .enable_reg = 0x0130,
  2179. .enable_mask = BIT(2),
  2180. .hw.init = &(struct clk_init_data){
  2181. .name = "dsi1_pixel_src",
  2182. .parent_names = mmcc_pxo_dsi2_dsi1,
  2183. .num_parents = 3,
  2184. .ops = &clk_rcg_pixel_ops,
  2185. },
  2186. },
  2187. };
  2188. static struct clk_branch dsi1_pixel_clk = {
  2189. .halt_reg = 0x01d0,
  2190. .halt_bit = 6,
  2191. .clkr = {
  2192. .enable_reg = 0x0130,
  2193. .enable_mask = BIT(0),
  2194. .hw.init = &(struct clk_init_data){
  2195. .name = "mdp_pclk1_clk",
  2196. .parent_names = (const char *[]){ "dsi1_pixel_src" },
  2197. .num_parents = 1,
  2198. .ops = &clk_branch_ops,
  2199. .flags = CLK_SET_RATE_PARENT,
  2200. },
  2201. },
  2202. };
  2203. static struct clk_rcg dsi2_pixel_src = {
  2204. .ns_reg = 0x00e4,
  2205. .md_reg = 0x00b8,
  2206. .mn = {
  2207. .mnctr_en_bit = 5,
  2208. .mnctr_reset_bit = 7,
  2209. .mnctr_mode_shift = 6,
  2210. .n_val_shift = 16,
  2211. .m_val_shift = 8,
  2212. .width = 8,
  2213. },
  2214. .p = {
  2215. .pre_div_shift = 12,
  2216. .pre_div_width = 4,
  2217. },
  2218. .s = {
  2219. .src_sel_shift = 0,
  2220. .parent_map = mmcc_pxo_dsi2_dsi1_map,
  2221. },
  2222. .clkr = {
  2223. .enable_reg = 0x0094,
  2224. .enable_mask = BIT(2),
  2225. .hw.init = &(struct clk_init_data){
  2226. .name = "dsi2_pixel_src",
  2227. .parent_names = mmcc_pxo_dsi2_dsi1,
  2228. .num_parents = 3,
  2229. .ops = &clk_rcg_pixel_ops,
  2230. },
  2231. },
  2232. };
  2233. static struct clk_branch dsi2_pixel_clk = {
  2234. .halt_reg = 0x01d0,
  2235. .halt_bit = 19,
  2236. .clkr = {
  2237. .enable_reg = 0x0094,
  2238. .enable_mask = BIT(0),
  2239. .hw.init = &(struct clk_init_data){
  2240. .name = "mdp_pclk2_clk",
  2241. .parent_names = (const char *[]){ "dsi2_pixel_src" },
  2242. .num_parents = 1,
  2243. .ops = &clk_branch_ops,
  2244. .flags = CLK_SET_RATE_PARENT,
  2245. },
  2246. },
  2247. };
  2248. static struct clk_branch gfx2d0_ahb_clk = {
  2249. .hwcg_reg = 0x0038,
  2250. .hwcg_bit = 28,
  2251. .halt_reg = 0x01dc,
  2252. .halt_bit = 2,
  2253. .clkr = {
  2254. .enable_reg = 0x0008,
  2255. .enable_mask = BIT(19),
  2256. .hw.init = &(struct clk_init_data){
  2257. .name = "gfx2d0_ahb_clk",
  2258. .ops = &clk_branch_ops,
  2259. },
  2260. },
  2261. };
  2262. static struct clk_branch gfx2d1_ahb_clk = {
  2263. .hwcg_reg = 0x0038,
  2264. .hwcg_bit = 29,
  2265. .halt_reg = 0x01dc,
  2266. .halt_bit = 3,
  2267. .clkr = {
  2268. .enable_reg = 0x0008,
  2269. .enable_mask = BIT(2),
  2270. .hw.init = &(struct clk_init_data){
  2271. .name = "gfx2d1_ahb_clk",
  2272. .ops = &clk_branch_ops,
  2273. },
  2274. },
  2275. };
  2276. static struct clk_branch gfx3d_ahb_clk = {
  2277. .hwcg_reg = 0x0038,
  2278. .hwcg_bit = 27,
  2279. .halt_reg = 0x01dc,
  2280. .halt_bit = 4,
  2281. .clkr = {
  2282. .enable_reg = 0x0008,
  2283. .enable_mask = BIT(3),
  2284. .hw.init = &(struct clk_init_data){
  2285. .name = "gfx3d_ahb_clk",
  2286. .ops = &clk_branch_ops,
  2287. },
  2288. },
  2289. };
  2290. static struct clk_branch hdmi_m_ahb_clk = {
  2291. .hwcg_reg = 0x0038,
  2292. .hwcg_bit = 21,
  2293. .halt_reg = 0x01dc,
  2294. .halt_bit = 5,
  2295. .clkr = {
  2296. .enable_reg = 0x0008,
  2297. .enable_mask = BIT(14),
  2298. .hw.init = &(struct clk_init_data){
  2299. .name = "hdmi_m_ahb_clk",
  2300. .ops = &clk_branch_ops,
  2301. },
  2302. },
  2303. };
  2304. static struct clk_branch hdmi_s_ahb_clk = {
  2305. .hwcg_reg = 0x0038,
  2306. .hwcg_bit = 22,
  2307. .halt_reg = 0x01dc,
  2308. .halt_bit = 6,
  2309. .clkr = {
  2310. .enable_reg = 0x0008,
  2311. .enable_mask = BIT(4),
  2312. .hw.init = &(struct clk_init_data){
  2313. .name = "hdmi_s_ahb_clk",
  2314. .ops = &clk_branch_ops,
  2315. },
  2316. },
  2317. };
  2318. static struct clk_branch ijpeg_ahb_clk = {
  2319. .halt_reg = 0x01dc,
  2320. .halt_bit = 9,
  2321. .clkr = {
  2322. .enable_reg = 0x0008,
  2323. .enable_mask = BIT(5),
  2324. .hw.init = &(struct clk_init_data){
  2325. .name = "ijpeg_ahb_clk",
  2326. .ops = &clk_branch_ops,
  2327. },
  2328. },
  2329. };
  2330. static struct clk_branch mmss_imem_ahb_clk = {
  2331. .hwcg_reg = 0x0038,
  2332. .hwcg_bit = 12,
  2333. .halt_reg = 0x01dc,
  2334. .halt_bit = 10,
  2335. .clkr = {
  2336. .enable_reg = 0x0008,
  2337. .enable_mask = BIT(6),
  2338. .hw.init = &(struct clk_init_data){
  2339. .name = "mmss_imem_ahb_clk",
  2340. .ops = &clk_branch_ops,
  2341. },
  2342. },
  2343. };
  2344. static struct clk_branch jpegd_ahb_clk = {
  2345. .halt_reg = 0x01dc,
  2346. .halt_bit = 7,
  2347. .clkr = {
  2348. .enable_reg = 0x0008,
  2349. .enable_mask = BIT(21),
  2350. .hw.init = &(struct clk_init_data){
  2351. .name = "jpegd_ahb_clk",
  2352. .ops = &clk_branch_ops,
  2353. },
  2354. },
  2355. };
  2356. static struct clk_branch mdp_ahb_clk = {
  2357. .halt_reg = 0x01dc,
  2358. .halt_bit = 11,
  2359. .clkr = {
  2360. .enable_reg = 0x0008,
  2361. .enable_mask = BIT(10),
  2362. .hw.init = &(struct clk_init_data){
  2363. .name = "mdp_ahb_clk",
  2364. .ops = &clk_branch_ops,
  2365. },
  2366. },
  2367. };
  2368. static struct clk_branch rot_ahb_clk = {
  2369. .halt_reg = 0x01dc,
  2370. .halt_bit = 13,
  2371. .clkr = {
  2372. .enable_reg = 0x0008,
  2373. .enable_mask = BIT(12),
  2374. .hw.init = &(struct clk_init_data){
  2375. .name = "rot_ahb_clk",
  2376. .ops = &clk_branch_ops,
  2377. },
  2378. },
  2379. };
  2380. static struct clk_branch smmu_ahb_clk = {
  2381. .hwcg_reg = 0x0008,
  2382. .hwcg_bit = 26,
  2383. .halt_reg = 0x01dc,
  2384. .halt_bit = 22,
  2385. .clkr = {
  2386. .enable_reg = 0x0008,
  2387. .enable_mask = BIT(15),
  2388. .hw.init = &(struct clk_init_data){
  2389. .name = "smmu_ahb_clk",
  2390. .ops = &clk_branch_ops,
  2391. },
  2392. },
  2393. };
  2394. static struct clk_branch tv_enc_ahb_clk = {
  2395. .halt_reg = 0x01dc,
  2396. .halt_bit = 23,
  2397. .clkr = {
  2398. .enable_reg = 0x0008,
  2399. .enable_mask = BIT(25),
  2400. .hw.init = &(struct clk_init_data){
  2401. .name = "tv_enc_ahb_clk",
  2402. .ops = &clk_branch_ops,
  2403. },
  2404. },
  2405. };
  2406. static struct clk_branch vcap_ahb_clk = {
  2407. .halt_reg = 0x0240,
  2408. .halt_bit = 23,
  2409. .clkr = {
  2410. .enable_reg = 0x0248,
  2411. .enable_mask = BIT(1),
  2412. .hw.init = &(struct clk_init_data){
  2413. .name = "vcap_ahb_clk",
  2414. .ops = &clk_branch_ops,
  2415. },
  2416. },
  2417. };
  2418. static struct clk_branch vcodec_ahb_clk = {
  2419. .hwcg_reg = 0x0038,
  2420. .hwcg_bit = 26,
  2421. .halt_reg = 0x01dc,
  2422. .halt_bit = 12,
  2423. .clkr = {
  2424. .enable_reg = 0x0008,
  2425. .enable_mask = BIT(11),
  2426. .hw.init = &(struct clk_init_data){
  2427. .name = "vcodec_ahb_clk",
  2428. .ops = &clk_branch_ops,
  2429. },
  2430. },
  2431. };
  2432. static struct clk_branch vfe_ahb_clk = {
  2433. .halt_reg = 0x01dc,
  2434. .halt_bit = 14,
  2435. .clkr = {
  2436. .enable_reg = 0x0008,
  2437. .enable_mask = BIT(13),
  2438. .hw.init = &(struct clk_init_data){
  2439. .name = "vfe_ahb_clk",
  2440. .ops = &clk_branch_ops,
  2441. },
  2442. },
  2443. };
  2444. static struct clk_branch vpe_ahb_clk = {
  2445. .halt_reg = 0x01dc,
  2446. .halt_bit = 15,
  2447. .clkr = {
  2448. .enable_reg = 0x0008,
  2449. .enable_mask = BIT(16),
  2450. .hw.init = &(struct clk_init_data){
  2451. .name = "vpe_ahb_clk",
  2452. .ops = &clk_branch_ops,
  2453. },
  2454. },
  2455. };
  2456. static struct clk_regmap *mmcc_msm8960_clks[] = {
  2457. [TV_ENC_AHB_CLK] = &tv_enc_ahb_clk.clkr,
  2458. [AMP_AHB_CLK] = &amp_ahb_clk.clkr,
  2459. [DSI2_S_AHB_CLK] = &dsi2_s_ahb_clk.clkr,
  2460. [JPEGD_AHB_CLK] = &jpegd_ahb_clk.clkr,
  2461. [GFX2D0_AHB_CLK] = &gfx2d0_ahb_clk.clkr,
  2462. [DSI_S_AHB_CLK] = &dsi_s_ahb_clk.clkr,
  2463. [DSI2_M_AHB_CLK] = &dsi2_m_ahb_clk.clkr,
  2464. [VPE_AHB_CLK] = &vpe_ahb_clk.clkr,
  2465. [SMMU_AHB_CLK] = &smmu_ahb_clk.clkr,
  2466. [HDMI_M_AHB_CLK] = &hdmi_m_ahb_clk.clkr,
  2467. [VFE_AHB_CLK] = &vfe_ahb_clk.clkr,
  2468. [ROT_AHB_CLK] = &rot_ahb_clk.clkr,
  2469. [VCODEC_AHB_CLK] = &vcodec_ahb_clk.clkr,
  2470. [MDP_AHB_CLK] = &mdp_ahb_clk.clkr,
  2471. [DSI_M_AHB_CLK] = &dsi_m_ahb_clk.clkr,
  2472. [CSI_AHB_CLK] = &csi_ahb_clk.clkr,
  2473. [MMSS_IMEM_AHB_CLK] = &mmss_imem_ahb_clk.clkr,
  2474. [IJPEG_AHB_CLK] = &ijpeg_ahb_clk.clkr,
  2475. [HDMI_S_AHB_CLK] = &hdmi_s_ahb_clk.clkr,
  2476. [GFX3D_AHB_CLK] = &gfx3d_ahb_clk.clkr,
  2477. [GFX2D1_AHB_CLK] = &gfx2d1_ahb_clk.clkr,
  2478. [JPEGD_AXI_CLK] = &jpegd_axi_clk.clkr,
  2479. [GMEM_AXI_CLK] = &gmem_axi_clk.clkr,
  2480. [MDP_AXI_CLK] = &mdp_axi_clk.clkr,
  2481. [MMSS_IMEM_AXI_CLK] = &mmss_imem_axi_clk.clkr,
  2482. [IJPEG_AXI_CLK] = &ijpeg_axi_clk.clkr,
  2483. [GFX3D_AXI_CLK] = &gfx3d_axi_clk.clkr,
  2484. [VCODEC_AXI_CLK] = &vcodec_axi_clk.clkr,
  2485. [VFE_AXI_CLK] = &vfe_axi_clk.clkr,
  2486. [VPE_AXI_CLK] = &vpe_axi_clk.clkr,
  2487. [ROT_AXI_CLK] = &rot_axi_clk.clkr,
  2488. [VCODEC_AXI_A_CLK] = &vcodec_axi_a_clk.clkr,
  2489. [VCODEC_AXI_B_CLK] = &vcodec_axi_b_clk.clkr,
  2490. [CSI0_SRC] = &csi0_src.clkr,
  2491. [CSI0_CLK] = &csi0_clk.clkr,
  2492. [CSI0_PHY_CLK] = &csi0_phy_clk.clkr,
  2493. [CSI1_SRC] = &csi1_src.clkr,
  2494. [CSI1_CLK] = &csi1_clk.clkr,
  2495. [CSI1_PHY_CLK] = &csi1_phy_clk.clkr,
  2496. [CSI2_SRC] = &csi2_src.clkr,
  2497. [CSI2_CLK] = &csi2_clk.clkr,
  2498. [CSI2_PHY_CLK] = &csi2_phy_clk.clkr,
  2499. [DSI_SRC] = &dsi1_src.clkr,
  2500. [DSI_CLK] = &dsi1_clk.clkr,
  2501. [CSI_PIX_CLK] = &csi_pix_clk.clkr,
  2502. [CSI_RDI_CLK] = &csi_rdi_clk.clkr,
  2503. [MDP_VSYNC_CLK] = &mdp_vsync_clk.clkr,
  2504. [HDMI_APP_CLK] = &hdmi_app_clk.clkr,
  2505. [CSI_PIX1_CLK] = &csi_pix1_clk.clkr,
  2506. [CSI_RDI2_CLK] = &csi_rdi2_clk.clkr,
  2507. [CSI_RDI1_CLK] = &csi_rdi1_clk.clkr,
  2508. [GFX2D0_SRC] = &gfx2d0_src.clkr,
  2509. [GFX2D0_CLK] = &gfx2d0_clk.clkr,
  2510. [GFX2D1_SRC] = &gfx2d1_src.clkr,
  2511. [GFX2D1_CLK] = &gfx2d1_clk.clkr,
  2512. [GFX3D_SRC] = &gfx3d_src.clkr,
  2513. [GFX3D_CLK] = &gfx3d_clk.clkr,
  2514. [IJPEG_SRC] = &ijpeg_src.clkr,
  2515. [IJPEG_CLK] = &ijpeg_clk.clkr,
  2516. [JPEGD_SRC] = &jpegd_src.clkr,
  2517. [JPEGD_CLK] = &jpegd_clk.clkr,
  2518. [MDP_SRC] = &mdp_src.clkr,
  2519. [MDP_CLK] = &mdp_clk.clkr,
  2520. [MDP_LUT_CLK] = &mdp_lut_clk.clkr,
  2521. [DSI2_PIXEL_SRC] = &dsi2_pixel_src.clkr,
  2522. [DSI2_PIXEL_CLK] = &dsi2_pixel_clk.clkr,
  2523. [DSI2_SRC] = &dsi2_src.clkr,
  2524. [DSI2_CLK] = &dsi2_clk.clkr,
  2525. [DSI1_BYTE_SRC] = &dsi1_byte_src.clkr,
  2526. [DSI1_BYTE_CLK] = &dsi1_byte_clk.clkr,
  2527. [DSI2_BYTE_SRC] = &dsi2_byte_src.clkr,
  2528. [DSI2_BYTE_CLK] = &dsi2_byte_clk.clkr,
  2529. [DSI1_ESC_SRC] = &dsi1_esc_src.clkr,
  2530. [DSI1_ESC_CLK] = &dsi1_esc_clk.clkr,
  2531. [DSI2_ESC_SRC] = &dsi2_esc_src.clkr,
  2532. [DSI2_ESC_CLK] = &dsi2_esc_clk.clkr,
  2533. [ROT_SRC] = &rot_src.clkr,
  2534. [ROT_CLK] = &rot_clk.clkr,
  2535. [TV_ENC_CLK] = &tv_enc_clk.clkr,
  2536. [TV_DAC_CLK] = &tv_dac_clk.clkr,
  2537. [HDMI_TV_CLK] = &hdmi_tv_clk.clkr,
  2538. [MDP_TV_CLK] = &mdp_tv_clk.clkr,
  2539. [TV_SRC] = &tv_src.clkr,
  2540. [VCODEC_SRC] = &vcodec_src.clkr,
  2541. [VCODEC_CLK] = &vcodec_clk.clkr,
  2542. [VFE_SRC] = &vfe_src.clkr,
  2543. [VFE_CLK] = &vfe_clk.clkr,
  2544. [VFE_CSI_CLK] = &vfe_csi_clk.clkr,
  2545. [VPE_SRC] = &vpe_src.clkr,
  2546. [VPE_CLK] = &vpe_clk.clkr,
  2547. [DSI_PIXEL_SRC] = &dsi1_pixel_src.clkr,
  2548. [DSI_PIXEL_CLK] = &dsi1_pixel_clk.clkr,
  2549. [CAMCLK0_SRC] = &camclk0_src.clkr,
  2550. [CAMCLK0_CLK] = &camclk0_clk.clkr,
  2551. [CAMCLK1_SRC] = &camclk1_src.clkr,
  2552. [CAMCLK1_CLK] = &camclk1_clk.clkr,
  2553. [CAMCLK2_SRC] = &camclk2_src.clkr,
  2554. [CAMCLK2_CLK] = &camclk2_clk.clkr,
  2555. [CSIPHYTIMER_SRC] = &csiphytimer_src.clkr,
  2556. [CSIPHY2_TIMER_CLK] = &csiphy2_timer_clk.clkr,
  2557. [CSIPHY1_TIMER_CLK] = &csiphy1_timer_clk.clkr,
  2558. [CSIPHY0_TIMER_CLK] = &csiphy0_timer_clk.clkr,
  2559. [PLL2] = &pll2.clkr,
  2560. };
  2561. static const struct qcom_reset_map mmcc_msm8960_resets[] = {
  2562. [VPE_AXI_RESET] = { 0x0208, 15 },
  2563. [IJPEG_AXI_RESET] = { 0x0208, 14 },
  2564. [MPD_AXI_RESET] = { 0x0208, 13 },
  2565. [VFE_AXI_RESET] = { 0x0208, 9 },
  2566. [SP_AXI_RESET] = { 0x0208, 8 },
  2567. [VCODEC_AXI_RESET] = { 0x0208, 7 },
  2568. [ROT_AXI_RESET] = { 0x0208, 6 },
  2569. [VCODEC_AXI_A_RESET] = { 0x0208, 5 },
  2570. [VCODEC_AXI_B_RESET] = { 0x0208, 4 },
  2571. [FAB_S3_AXI_RESET] = { 0x0208, 3 },
  2572. [FAB_S2_AXI_RESET] = { 0x0208, 2 },
  2573. [FAB_S1_AXI_RESET] = { 0x0208, 1 },
  2574. [FAB_S0_AXI_RESET] = { 0x0208 },
  2575. [SMMU_GFX3D_ABH_RESET] = { 0x020c, 31 },
  2576. [SMMU_VPE_AHB_RESET] = { 0x020c, 30 },
  2577. [SMMU_VFE_AHB_RESET] = { 0x020c, 29 },
  2578. [SMMU_ROT_AHB_RESET] = { 0x020c, 28 },
  2579. [SMMU_VCODEC_B_AHB_RESET] = { 0x020c, 27 },
  2580. [SMMU_VCODEC_A_AHB_RESET] = { 0x020c, 26 },
  2581. [SMMU_MDP1_AHB_RESET] = { 0x020c, 25 },
  2582. [SMMU_MDP0_AHB_RESET] = { 0x020c, 24 },
  2583. [SMMU_JPEGD_AHB_RESET] = { 0x020c, 23 },
  2584. [SMMU_IJPEG_AHB_RESET] = { 0x020c, 22 },
  2585. [SMMU_GFX2D0_AHB_RESET] = { 0x020c, 21 },
  2586. [SMMU_GFX2D1_AHB_RESET] = { 0x020c, 20 },
  2587. [APU_AHB_RESET] = { 0x020c, 18 },
  2588. [CSI_AHB_RESET] = { 0x020c, 17 },
  2589. [TV_ENC_AHB_RESET] = { 0x020c, 15 },
  2590. [VPE_AHB_RESET] = { 0x020c, 14 },
  2591. [FABRIC_AHB_RESET] = { 0x020c, 13 },
  2592. [GFX2D0_AHB_RESET] = { 0x020c, 12 },
  2593. [GFX2D1_AHB_RESET] = { 0x020c, 11 },
  2594. [GFX3D_AHB_RESET] = { 0x020c, 10 },
  2595. [HDMI_AHB_RESET] = { 0x020c, 9 },
  2596. [MSSS_IMEM_AHB_RESET] = { 0x020c, 8 },
  2597. [IJPEG_AHB_RESET] = { 0x020c, 7 },
  2598. [DSI_M_AHB_RESET] = { 0x020c, 6 },
  2599. [DSI_S_AHB_RESET] = { 0x020c, 5 },
  2600. [JPEGD_AHB_RESET] = { 0x020c, 4 },
  2601. [MDP_AHB_RESET] = { 0x020c, 3 },
  2602. [ROT_AHB_RESET] = { 0x020c, 2 },
  2603. [VCODEC_AHB_RESET] = { 0x020c, 1 },
  2604. [VFE_AHB_RESET] = { 0x020c, 0 },
  2605. [DSI2_M_AHB_RESET] = { 0x0210, 31 },
  2606. [DSI2_S_AHB_RESET] = { 0x0210, 30 },
  2607. [CSIPHY2_RESET] = { 0x0210, 29 },
  2608. [CSI_PIX1_RESET] = { 0x0210, 28 },
  2609. [CSIPHY0_RESET] = { 0x0210, 27 },
  2610. [CSIPHY1_RESET] = { 0x0210, 26 },
  2611. [DSI2_RESET] = { 0x0210, 25 },
  2612. [VFE_CSI_RESET] = { 0x0210, 24 },
  2613. [MDP_RESET] = { 0x0210, 21 },
  2614. [AMP_RESET] = { 0x0210, 20 },
  2615. [JPEGD_RESET] = { 0x0210, 19 },
  2616. [CSI1_RESET] = { 0x0210, 18 },
  2617. [VPE_RESET] = { 0x0210, 17 },
  2618. [MMSS_FABRIC_RESET] = { 0x0210, 16 },
  2619. [VFE_RESET] = { 0x0210, 15 },
  2620. [GFX2D0_RESET] = { 0x0210, 14 },
  2621. [GFX2D1_RESET] = { 0x0210, 13 },
  2622. [GFX3D_RESET] = { 0x0210, 12 },
  2623. [HDMI_RESET] = { 0x0210, 11 },
  2624. [MMSS_IMEM_RESET] = { 0x0210, 10 },
  2625. [IJPEG_RESET] = { 0x0210, 9 },
  2626. [CSI0_RESET] = { 0x0210, 8 },
  2627. [DSI_RESET] = { 0x0210, 7 },
  2628. [VCODEC_RESET] = { 0x0210, 6 },
  2629. [MDP_TV_RESET] = { 0x0210, 4 },
  2630. [MDP_VSYNC_RESET] = { 0x0210, 3 },
  2631. [ROT_RESET] = { 0x0210, 2 },
  2632. [TV_HDMI_RESET] = { 0x0210, 1 },
  2633. [TV_ENC_RESET] = { 0x0210 },
  2634. [CSI2_RESET] = { 0x0214, 2 },
  2635. [CSI_RDI1_RESET] = { 0x0214, 1 },
  2636. [CSI_RDI2_RESET] = { 0x0214 },
  2637. };
  2638. static struct clk_regmap *mmcc_apq8064_clks[] = {
  2639. [AMP_AHB_CLK] = &amp_ahb_clk.clkr,
  2640. [DSI2_S_AHB_CLK] = &dsi2_s_ahb_clk.clkr,
  2641. [JPEGD_AHB_CLK] = &jpegd_ahb_clk.clkr,
  2642. [DSI_S_AHB_CLK] = &dsi_s_ahb_clk.clkr,
  2643. [DSI2_M_AHB_CLK] = &dsi2_m_ahb_clk.clkr,
  2644. [VPE_AHB_CLK] = &vpe_ahb_clk.clkr,
  2645. [SMMU_AHB_CLK] = &smmu_ahb_clk.clkr,
  2646. [HDMI_M_AHB_CLK] = &hdmi_m_ahb_clk.clkr,
  2647. [VFE_AHB_CLK] = &vfe_ahb_clk.clkr,
  2648. [ROT_AHB_CLK] = &rot_ahb_clk.clkr,
  2649. [VCODEC_AHB_CLK] = &vcodec_ahb_clk.clkr,
  2650. [MDP_AHB_CLK] = &mdp_ahb_clk.clkr,
  2651. [DSI_M_AHB_CLK] = &dsi_m_ahb_clk.clkr,
  2652. [CSI_AHB_CLK] = &csi_ahb_clk.clkr,
  2653. [MMSS_IMEM_AHB_CLK] = &mmss_imem_ahb_clk.clkr,
  2654. [IJPEG_AHB_CLK] = &ijpeg_ahb_clk.clkr,
  2655. [HDMI_S_AHB_CLK] = &hdmi_s_ahb_clk.clkr,
  2656. [GFX3D_AHB_CLK] = &gfx3d_ahb_clk.clkr,
  2657. [JPEGD_AXI_CLK] = &jpegd_axi_clk.clkr,
  2658. [GMEM_AXI_CLK] = &gmem_axi_clk.clkr,
  2659. [MDP_AXI_CLK] = &mdp_axi_clk.clkr,
  2660. [MMSS_IMEM_AXI_CLK] = &mmss_imem_axi_clk.clkr,
  2661. [IJPEG_AXI_CLK] = &ijpeg_axi_clk.clkr,
  2662. [GFX3D_AXI_CLK] = &gfx3d_axi_clk.clkr,
  2663. [VCODEC_AXI_CLK] = &vcodec_axi_clk.clkr,
  2664. [VFE_AXI_CLK] = &vfe_axi_clk.clkr,
  2665. [VPE_AXI_CLK] = &vpe_axi_clk.clkr,
  2666. [ROT_AXI_CLK] = &rot_axi_clk.clkr,
  2667. [VCODEC_AXI_A_CLK] = &vcodec_axi_a_clk.clkr,
  2668. [VCODEC_AXI_B_CLK] = &vcodec_axi_b_clk.clkr,
  2669. [CSI0_SRC] = &csi0_src.clkr,
  2670. [CSI0_CLK] = &csi0_clk.clkr,
  2671. [CSI0_PHY_CLK] = &csi0_phy_clk.clkr,
  2672. [CSI1_SRC] = &csi1_src.clkr,
  2673. [CSI1_CLK] = &csi1_clk.clkr,
  2674. [CSI1_PHY_CLK] = &csi1_phy_clk.clkr,
  2675. [CSI2_SRC] = &csi2_src.clkr,
  2676. [CSI2_CLK] = &csi2_clk.clkr,
  2677. [CSI2_PHY_CLK] = &csi2_phy_clk.clkr,
  2678. [DSI_SRC] = &dsi1_src.clkr,
  2679. [DSI_CLK] = &dsi1_clk.clkr,
  2680. [CSI_PIX_CLK] = &csi_pix_clk.clkr,
  2681. [CSI_RDI_CLK] = &csi_rdi_clk.clkr,
  2682. [MDP_VSYNC_CLK] = &mdp_vsync_clk.clkr,
  2683. [HDMI_APP_CLK] = &hdmi_app_clk.clkr,
  2684. [CSI_PIX1_CLK] = &csi_pix1_clk.clkr,
  2685. [CSI_RDI2_CLK] = &csi_rdi2_clk.clkr,
  2686. [CSI_RDI1_CLK] = &csi_rdi1_clk.clkr,
  2687. [GFX3D_SRC] = &gfx3d_src.clkr,
  2688. [GFX3D_CLK] = &gfx3d_clk.clkr,
  2689. [IJPEG_SRC] = &ijpeg_src.clkr,
  2690. [IJPEG_CLK] = &ijpeg_clk.clkr,
  2691. [JPEGD_SRC] = &jpegd_src.clkr,
  2692. [JPEGD_CLK] = &jpegd_clk.clkr,
  2693. [MDP_SRC] = &mdp_src.clkr,
  2694. [MDP_CLK] = &mdp_clk.clkr,
  2695. [MDP_LUT_CLK] = &mdp_lut_clk.clkr,
  2696. [DSI2_PIXEL_SRC] = &dsi2_pixel_src.clkr,
  2697. [DSI2_PIXEL_CLK] = &dsi2_pixel_clk.clkr,
  2698. [DSI2_SRC] = &dsi2_src.clkr,
  2699. [DSI2_CLK] = &dsi2_clk.clkr,
  2700. [DSI1_BYTE_SRC] = &dsi1_byte_src.clkr,
  2701. [DSI1_BYTE_CLK] = &dsi1_byte_clk.clkr,
  2702. [DSI2_BYTE_SRC] = &dsi2_byte_src.clkr,
  2703. [DSI2_BYTE_CLK] = &dsi2_byte_clk.clkr,
  2704. [DSI1_ESC_SRC] = &dsi1_esc_src.clkr,
  2705. [DSI1_ESC_CLK] = &dsi1_esc_clk.clkr,
  2706. [DSI2_ESC_SRC] = &dsi2_esc_src.clkr,
  2707. [DSI2_ESC_CLK] = &dsi2_esc_clk.clkr,
  2708. [ROT_SRC] = &rot_src.clkr,
  2709. [ROT_CLK] = &rot_clk.clkr,
  2710. [TV_DAC_CLK] = &tv_dac_clk.clkr,
  2711. [HDMI_TV_CLK] = &hdmi_tv_clk.clkr,
  2712. [MDP_TV_CLK] = &mdp_tv_clk.clkr,
  2713. [TV_SRC] = &tv_src.clkr,
  2714. [VCODEC_SRC] = &vcodec_src.clkr,
  2715. [VCODEC_CLK] = &vcodec_clk.clkr,
  2716. [VFE_SRC] = &vfe_src.clkr,
  2717. [VFE_CLK] = &vfe_clk.clkr,
  2718. [VFE_CSI_CLK] = &vfe_csi_clk.clkr,
  2719. [VPE_SRC] = &vpe_src.clkr,
  2720. [VPE_CLK] = &vpe_clk.clkr,
  2721. [DSI_PIXEL_SRC] = &dsi1_pixel_src.clkr,
  2722. [DSI_PIXEL_CLK] = &dsi1_pixel_clk.clkr,
  2723. [CAMCLK0_SRC] = &camclk0_src.clkr,
  2724. [CAMCLK0_CLK] = &camclk0_clk.clkr,
  2725. [CAMCLK1_SRC] = &camclk1_src.clkr,
  2726. [CAMCLK1_CLK] = &camclk1_clk.clkr,
  2727. [CAMCLK2_SRC] = &camclk2_src.clkr,
  2728. [CAMCLK2_CLK] = &camclk2_clk.clkr,
  2729. [CSIPHYTIMER_SRC] = &csiphytimer_src.clkr,
  2730. [CSIPHY2_TIMER_CLK] = &csiphy2_timer_clk.clkr,
  2731. [CSIPHY1_TIMER_CLK] = &csiphy1_timer_clk.clkr,
  2732. [CSIPHY0_TIMER_CLK] = &csiphy0_timer_clk.clkr,
  2733. [PLL2] = &pll2.clkr,
  2734. [RGB_TV_CLK] = &rgb_tv_clk.clkr,
  2735. [NPL_TV_CLK] = &npl_tv_clk.clkr,
  2736. [VCAP_AHB_CLK] = &vcap_ahb_clk.clkr,
  2737. [VCAP_AXI_CLK] = &vcap_axi_clk.clkr,
  2738. [VCAP_SRC] = &vcap_src.clkr,
  2739. [VCAP_CLK] = &vcap_clk.clkr,
  2740. [VCAP_NPL_CLK] = &vcap_npl_clk.clkr,
  2741. [PLL15] = &pll15.clkr,
  2742. };
  2743. static const struct qcom_reset_map mmcc_apq8064_resets[] = {
  2744. [GFX3D_AXI_RESET] = { 0x0208, 17 },
  2745. [VCAP_AXI_RESET] = { 0x0208, 16 },
  2746. [VPE_AXI_RESET] = { 0x0208, 15 },
  2747. [IJPEG_AXI_RESET] = { 0x0208, 14 },
  2748. [MPD_AXI_RESET] = { 0x0208, 13 },
  2749. [VFE_AXI_RESET] = { 0x0208, 9 },
  2750. [SP_AXI_RESET] = { 0x0208, 8 },
  2751. [VCODEC_AXI_RESET] = { 0x0208, 7 },
  2752. [ROT_AXI_RESET] = { 0x0208, 6 },
  2753. [VCODEC_AXI_A_RESET] = { 0x0208, 5 },
  2754. [VCODEC_AXI_B_RESET] = { 0x0208, 4 },
  2755. [FAB_S3_AXI_RESET] = { 0x0208, 3 },
  2756. [FAB_S2_AXI_RESET] = { 0x0208, 2 },
  2757. [FAB_S1_AXI_RESET] = { 0x0208, 1 },
  2758. [FAB_S0_AXI_RESET] = { 0x0208 },
  2759. [SMMU_GFX3D_ABH_RESET] = { 0x020c, 31 },
  2760. [SMMU_VPE_AHB_RESET] = { 0x020c, 30 },
  2761. [SMMU_VFE_AHB_RESET] = { 0x020c, 29 },
  2762. [SMMU_ROT_AHB_RESET] = { 0x020c, 28 },
  2763. [SMMU_VCODEC_B_AHB_RESET] = { 0x020c, 27 },
  2764. [SMMU_VCODEC_A_AHB_RESET] = { 0x020c, 26 },
  2765. [SMMU_MDP1_AHB_RESET] = { 0x020c, 25 },
  2766. [SMMU_MDP0_AHB_RESET] = { 0x020c, 24 },
  2767. [SMMU_JPEGD_AHB_RESET] = { 0x020c, 23 },
  2768. [SMMU_IJPEG_AHB_RESET] = { 0x020c, 22 },
  2769. [APU_AHB_RESET] = { 0x020c, 18 },
  2770. [CSI_AHB_RESET] = { 0x020c, 17 },
  2771. [TV_ENC_AHB_RESET] = { 0x020c, 15 },
  2772. [VPE_AHB_RESET] = { 0x020c, 14 },
  2773. [FABRIC_AHB_RESET] = { 0x020c, 13 },
  2774. [GFX3D_AHB_RESET] = { 0x020c, 10 },
  2775. [HDMI_AHB_RESET] = { 0x020c, 9 },
  2776. [MSSS_IMEM_AHB_RESET] = { 0x020c, 8 },
  2777. [IJPEG_AHB_RESET] = { 0x020c, 7 },
  2778. [DSI_M_AHB_RESET] = { 0x020c, 6 },
  2779. [DSI_S_AHB_RESET] = { 0x020c, 5 },
  2780. [JPEGD_AHB_RESET] = { 0x020c, 4 },
  2781. [MDP_AHB_RESET] = { 0x020c, 3 },
  2782. [ROT_AHB_RESET] = { 0x020c, 2 },
  2783. [VCODEC_AHB_RESET] = { 0x020c, 1 },
  2784. [VFE_AHB_RESET] = { 0x020c, 0 },
  2785. [SMMU_VCAP_AHB_RESET] = { 0x0200, 3 },
  2786. [VCAP_AHB_RESET] = { 0x0200, 2 },
  2787. [DSI2_M_AHB_RESET] = { 0x0200, 1 },
  2788. [DSI2_S_AHB_RESET] = { 0x0200, 0 },
  2789. [CSIPHY2_RESET] = { 0x0210, 31 },
  2790. [CSI_PIX1_RESET] = { 0x0210, 30 },
  2791. [CSIPHY0_RESET] = { 0x0210, 29 },
  2792. [CSIPHY1_RESET] = { 0x0210, 28 },
  2793. [CSI_RDI_RESET] = { 0x0210, 27 },
  2794. [CSI_PIX_RESET] = { 0x0210, 26 },
  2795. [DSI2_RESET] = { 0x0210, 25 },
  2796. [VFE_CSI_RESET] = { 0x0210, 24 },
  2797. [MDP_RESET] = { 0x0210, 21 },
  2798. [AMP_RESET] = { 0x0210, 20 },
  2799. [JPEGD_RESET] = { 0x0210, 19 },
  2800. [CSI1_RESET] = { 0x0210, 18 },
  2801. [VPE_RESET] = { 0x0210, 17 },
  2802. [MMSS_FABRIC_RESET] = { 0x0210, 16 },
  2803. [VFE_RESET] = { 0x0210, 15 },
  2804. [GFX3D_RESET] = { 0x0210, 12 },
  2805. [HDMI_RESET] = { 0x0210, 11 },
  2806. [MMSS_IMEM_RESET] = { 0x0210, 10 },
  2807. [IJPEG_RESET] = { 0x0210, 9 },
  2808. [CSI0_RESET] = { 0x0210, 8 },
  2809. [DSI_RESET] = { 0x0210, 7 },
  2810. [VCODEC_RESET] = { 0x0210, 6 },
  2811. [MDP_TV_RESET] = { 0x0210, 4 },
  2812. [MDP_VSYNC_RESET] = { 0x0210, 3 },
  2813. [ROT_RESET] = { 0x0210, 2 },
  2814. [TV_HDMI_RESET] = { 0x0210, 1 },
  2815. [VCAP_NPL_RESET] = { 0x0214, 4 },
  2816. [VCAP_RESET] = { 0x0214, 3 },
  2817. [CSI2_RESET] = { 0x0214, 2 },
  2818. [CSI_RDI1_RESET] = { 0x0214, 1 },
  2819. [CSI_RDI2_RESET] = { 0x0214 },
  2820. };
  2821. static const struct regmap_config mmcc_msm8960_regmap_config = {
  2822. .reg_bits = 32,
  2823. .reg_stride = 4,
  2824. .val_bits = 32,
  2825. .max_register = 0x334,
  2826. .fast_io = true,
  2827. };
  2828. static const struct regmap_config mmcc_apq8064_regmap_config = {
  2829. .reg_bits = 32,
  2830. .reg_stride = 4,
  2831. .val_bits = 32,
  2832. .max_register = 0x350,
  2833. .fast_io = true,
  2834. };
  2835. static const struct qcom_cc_desc mmcc_msm8960_desc = {
  2836. .config = &mmcc_msm8960_regmap_config,
  2837. .clks = mmcc_msm8960_clks,
  2838. .num_clks = ARRAY_SIZE(mmcc_msm8960_clks),
  2839. .resets = mmcc_msm8960_resets,
  2840. .num_resets = ARRAY_SIZE(mmcc_msm8960_resets),
  2841. };
  2842. static const struct qcom_cc_desc mmcc_apq8064_desc = {
  2843. .config = &mmcc_apq8064_regmap_config,
  2844. .clks = mmcc_apq8064_clks,
  2845. .num_clks = ARRAY_SIZE(mmcc_apq8064_clks),
  2846. .resets = mmcc_apq8064_resets,
  2847. .num_resets = ARRAY_SIZE(mmcc_apq8064_resets),
  2848. };
  2849. static const struct of_device_id mmcc_msm8960_match_table[] = {
  2850. { .compatible = "qcom,mmcc-msm8960", .data = &mmcc_msm8960_desc },
  2851. { .compatible = "qcom,mmcc-apq8064", .data = &mmcc_apq8064_desc },
  2852. { }
  2853. };
  2854. MODULE_DEVICE_TABLE(of, mmcc_msm8960_match_table);
  2855. static int mmcc_msm8960_probe(struct platform_device *pdev)
  2856. {
  2857. const struct of_device_id *match;
  2858. struct regmap *regmap;
  2859. bool is_8064;
  2860. struct device *dev = &pdev->dev;
  2861. match = of_match_device(mmcc_msm8960_match_table, dev);
  2862. if (!match)
  2863. return -EINVAL;
  2864. is_8064 = of_device_is_compatible(dev->of_node, "qcom,mmcc-apq8064");
  2865. if (is_8064) {
  2866. gfx3d_src.freq_tbl = clk_tbl_gfx3d_8064;
  2867. gfx3d_src.clkr.hw.init = &gfx3d_8064_init;
  2868. gfx3d_src.s[0].parent_map = mmcc_pxo_pll8_pll2_pll15_map;
  2869. gfx3d_src.s[1].parent_map = mmcc_pxo_pll8_pll2_pll15_map;
  2870. }
  2871. regmap = qcom_cc_map(pdev, match->data);
  2872. if (IS_ERR(regmap))
  2873. return PTR_ERR(regmap);
  2874. clk_pll_configure_sr(&pll15, regmap, &pll15_config, false);
  2875. return qcom_cc_really_probe(pdev, match->data, regmap);
  2876. }
  2877. static struct platform_driver mmcc_msm8960_driver = {
  2878. .probe = mmcc_msm8960_probe,
  2879. .driver = {
  2880. .name = "mmcc-msm8960",
  2881. .of_match_table = mmcc_msm8960_match_table,
  2882. },
  2883. };
  2884. module_platform_driver(mmcc_msm8960_driver);
  2885. MODULE_DESCRIPTION("QCOM MMCC MSM8960 Driver");
  2886. MODULE_LICENSE("GPL v2");
  2887. MODULE_ALIAS("platform:mmcc-msm8960");