gcc-msm8960.c 76 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527
  1. /*
  2. * Copyright (c) 2013-2014, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/regmap.h>
  22. #include <linux/reset-controller.h>
  23. #include <dt-bindings/clock/qcom,gcc-msm8960.h>
  24. #include <dt-bindings/reset/qcom,gcc-msm8960.h>
  25. #include "common.h"
  26. #include "clk-regmap.h"
  27. #include "clk-pll.h"
  28. #include "clk-rcg.h"
  29. #include "clk-branch.h"
  30. #include "reset.h"
  31. static struct clk_pll pll3 = {
  32. .l_reg = 0x3164,
  33. .m_reg = 0x3168,
  34. .n_reg = 0x316c,
  35. .config_reg = 0x3174,
  36. .mode_reg = 0x3160,
  37. .status_reg = 0x3178,
  38. .status_bit = 16,
  39. .clkr.hw.init = &(struct clk_init_data){
  40. .name = "pll3",
  41. .parent_names = (const char *[]){ "pxo" },
  42. .num_parents = 1,
  43. .ops = &clk_pll_ops,
  44. },
  45. };
  46. static struct clk_regmap pll4_vote = {
  47. .enable_reg = 0x34c0,
  48. .enable_mask = BIT(4),
  49. .hw.init = &(struct clk_init_data){
  50. .name = "pll4_vote",
  51. .parent_names = (const char *[]){ "pll4" },
  52. .num_parents = 1,
  53. .ops = &clk_pll_vote_ops,
  54. },
  55. };
  56. static struct clk_pll pll8 = {
  57. .l_reg = 0x3144,
  58. .m_reg = 0x3148,
  59. .n_reg = 0x314c,
  60. .config_reg = 0x3154,
  61. .mode_reg = 0x3140,
  62. .status_reg = 0x3158,
  63. .status_bit = 16,
  64. .clkr.hw.init = &(struct clk_init_data){
  65. .name = "pll8",
  66. .parent_names = (const char *[]){ "pxo" },
  67. .num_parents = 1,
  68. .ops = &clk_pll_ops,
  69. },
  70. };
  71. static struct clk_regmap pll8_vote = {
  72. .enable_reg = 0x34c0,
  73. .enable_mask = BIT(8),
  74. .hw.init = &(struct clk_init_data){
  75. .name = "pll8_vote",
  76. .parent_names = (const char *[]){ "pll8" },
  77. .num_parents = 1,
  78. .ops = &clk_pll_vote_ops,
  79. },
  80. };
  81. static struct clk_pll pll14 = {
  82. .l_reg = 0x31c4,
  83. .m_reg = 0x31c8,
  84. .n_reg = 0x31cc,
  85. .config_reg = 0x31d4,
  86. .mode_reg = 0x31c0,
  87. .status_reg = 0x31d8,
  88. .status_bit = 16,
  89. .clkr.hw.init = &(struct clk_init_data){
  90. .name = "pll14",
  91. .parent_names = (const char *[]){ "pxo" },
  92. .num_parents = 1,
  93. .ops = &clk_pll_ops,
  94. },
  95. };
  96. static struct clk_regmap pll14_vote = {
  97. .enable_reg = 0x34c0,
  98. .enable_mask = BIT(14),
  99. .hw.init = &(struct clk_init_data){
  100. .name = "pll14_vote",
  101. .parent_names = (const char *[]){ "pll14" },
  102. .num_parents = 1,
  103. .ops = &clk_pll_vote_ops,
  104. },
  105. };
  106. enum {
  107. P_PXO,
  108. P_PLL8,
  109. P_PLL3,
  110. P_CXO,
  111. };
  112. static const struct parent_map gcc_pxo_pll8_map[] = {
  113. { P_PXO, 0 },
  114. { P_PLL8, 3 }
  115. };
  116. static const char * const gcc_pxo_pll8[] = {
  117. "pxo",
  118. "pll8_vote",
  119. };
  120. static const struct parent_map gcc_pxo_pll8_cxo_map[] = {
  121. { P_PXO, 0 },
  122. { P_PLL8, 3 },
  123. { P_CXO, 5 }
  124. };
  125. static const char * const gcc_pxo_pll8_cxo[] = {
  126. "pxo",
  127. "pll8_vote",
  128. "cxo",
  129. };
  130. static const struct parent_map gcc_pxo_pll8_pll3_map[] = {
  131. { P_PXO, 0 },
  132. { P_PLL8, 3 },
  133. { P_PLL3, 6 }
  134. };
  135. static const char * const gcc_pxo_pll8_pll3[] = {
  136. "pxo",
  137. "pll8_vote",
  138. "pll3",
  139. };
  140. static struct freq_tbl clk_tbl_gsbi_uart[] = {
  141. { 1843200, P_PLL8, 2, 6, 625 },
  142. { 3686400, P_PLL8, 2, 12, 625 },
  143. { 7372800, P_PLL8, 2, 24, 625 },
  144. { 14745600, P_PLL8, 2, 48, 625 },
  145. { 16000000, P_PLL8, 4, 1, 6 },
  146. { 24000000, P_PLL8, 4, 1, 4 },
  147. { 32000000, P_PLL8, 4, 1, 3 },
  148. { 40000000, P_PLL8, 1, 5, 48 },
  149. { 46400000, P_PLL8, 1, 29, 240 },
  150. { 48000000, P_PLL8, 4, 1, 2 },
  151. { 51200000, P_PLL8, 1, 2, 15 },
  152. { 56000000, P_PLL8, 1, 7, 48 },
  153. { 58982400, P_PLL8, 1, 96, 625 },
  154. { 64000000, P_PLL8, 2, 1, 3 },
  155. { }
  156. };
  157. static struct clk_rcg gsbi1_uart_src = {
  158. .ns_reg = 0x29d4,
  159. .md_reg = 0x29d0,
  160. .mn = {
  161. .mnctr_en_bit = 8,
  162. .mnctr_reset_bit = 7,
  163. .mnctr_mode_shift = 5,
  164. .n_val_shift = 16,
  165. .m_val_shift = 16,
  166. .width = 16,
  167. },
  168. .p = {
  169. .pre_div_shift = 3,
  170. .pre_div_width = 2,
  171. },
  172. .s = {
  173. .src_sel_shift = 0,
  174. .parent_map = gcc_pxo_pll8_map,
  175. },
  176. .freq_tbl = clk_tbl_gsbi_uart,
  177. .clkr = {
  178. .enable_reg = 0x29d4,
  179. .enable_mask = BIT(11),
  180. .hw.init = &(struct clk_init_data){
  181. .name = "gsbi1_uart_src",
  182. .parent_names = gcc_pxo_pll8,
  183. .num_parents = 2,
  184. .ops = &clk_rcg_ops,
  185. .flags = CLK_SET_PARENT_GATE,
  186. },
  187. },
  188. };
  189. static struct clk_branch gsbi1_uart_clk = {
  190. .halt_reg = 0x2fcc,
  191. .halt_bit = 10,
  192. .clkr = {
  193. .enable_reg = 0x29d4,
  194. .enable_mask = BIT(9),
  195. .hw.init = &(struct clk_init_data){
  196. .name = "gsbi1_uart_clk",
  197. .parent_names = (const char *[]){
  198. "gsbi1_uart_src",
  199. },
  200. .num_parents = 1,
  201. .ops = &clk_branch_ops,
  202. .flags = CLK_SET_RATE_PARENT,
  203. },
  204. },
  205. };
  206. static struct clk_rcg gsbi2_uart_src = {
  207. .ns_reg = 0x29f4,
  208. .md_reg = 0x29f0,
  209. .mn = {
  210. .mnctr_en_bit = 8,
  211. .mnctr_reset_bit = 7,
  212. .mnctr_mode_shift = 5,
  213. .n_val_shift = 16,
  214. .m_val_shift = 16,
  215. .width = 16,
  216. },
  217. .p = {
  218. .pre_div_shift = 3,
  219. .pre_div_width = 2,
  220. },
  221. .s = {
  222. .src_sel_shift = 0,
  223. .parent_map = gcc_pxo_pll8_map,
  224. },
  225. .freq_tbl = clk_tbl_gsbi_uart,
  226. .clkr = {
  227. .enable_reg = 0x29f4,
  228. .enable_mask = BIT(11),
  229. .hw.init = &(struct clk_init_data){
  230. .name = "gsbi2_uart_src",
  231. .parent_names = gcc_pxo_pll8,
  232. .num_parents = 2,
  233. .ops = &clk_rcg_ops,
  234. .flags = CLK_SET_PARENT_GATE,
  235. },
  236. },
  237. };
  238. static struct clk_branch gsbi2_uart_clk = {
  239. .halt_reg = 0x2fcc,
  240. .halt_bit = 6,
  241. .clkr = {
  242. .enable_reg = 0x29f4,
  243. .enable_mask = BIT(9),
  244. .hw.init = &(struct clk_init_data){
  245. .name = "gsbi2_uart_clk",
  246. .parent_names = (const char *[]){
  247. "gsbi2_uart_src",
  248. },
  249. .num_parents = 1,
  250. .ops = &clk_branch_ops,
  251. .flags = CLK_SET_RATE_PARENT,
  252. },
  253. },
  254. };
  255. static struct clk_rcg gsbi3_uart_src = {
  256. .ns_reg = 0x2a14,
  257. .md_reg = 0x2a10,
  258. .mn = {
  259. .mnctr_en_bit = 8,
  260. .mnctr_reset_bit = 7,
  261. .mnctr_mode_shift = 5,
  262. .n_val_shift = 16,
  263. .m_val_shift = 16,
  264. .width = 16,
  265. },
  266. .p = {
  267. .pre_div_shift = 3,
  268. .pre_div_width = 2,
  269. },
  270. .s = {
  271. .src_sel_shift = 0,
  272. .parent_map = gcc_pxo_pll8_map,
  273. },
  274. .freq_tbl = clk_tbl_gsbi_uart,
  275. .clkr = {
  276. .enable_reg = 0x2a14,
  277. .enable_mask = BIT(11),
  278. .hw.init = &(struct clk_init_data){
  279. .name = "gsbi3_uart_src",
  280. .parent_names = gcc_pxo_pll8,
  281. .num_parents = 2,
  282. .ops = &clk_rcg_ops,
  283. .flags = CLK_SET_PARENT_GATE,
  284. },
  285. },
  286. };
  287. static struct clk_branch gsbi3_uart_clk = {
  288. .halt_reg = 0x2fcc,
  289. .halt_bit = 2,
  290. .clkr = {
  291. .enable_reg = 0x2a14,
  292. .enable_mask = BIT(9),
  293. .hw.init = &(struct clk_init_data){
  294. .name = "gsbi3_uart_clk",
  295. .parent_names = (const char *[]){
  296. "gsbi3_uart_src",
  297. },
  298. .num_parents = 1,
  299. .ops = &clk_branch_ops,
  300. .flags = CLK_SET_RATE_PARENT,
  301. },
  302. },
  303. };
  304. static struct clk_rcg gsbi4_uart_src = {
  305. .ns_reg = 0x2a34,
  306. .md_reg = 0x2a30,
  307. .mn = {
  308. .mnctr_en_bit = 8,
  309. .mnctr_reset_bit = 7,
  310. .mnctr_mode_shift = 5,
  311. .n_val_shift = 16,
  312. .m_val_shift = 16,
  313. .width = 16,
  314. },
  315. .p = {
  316. .pre_div_shift = 3,
  317. .pre_div_width = 2,
  318. },
  319. .s = {
  320. .src_sel_shift = 0,
  321. .parent_map = gcc_pxo_pll8_map,
  322. },
  323. .freq_tbl = clk_tbl_gsbi_uart,
  324. .clkr = {
  325. .enable_reg = 0x2a34,
  326. .enable_mask = BIT(11),
  327. .hw.init = &(struct clk_init_data){
  328. .name = "gsbi4_uart_src",
  329. .parent_names = gcc_pxo_pll8,
  330. .num_parents = 2,
  331. .ops = &clk_rcg_ops,
  332. .flags = CLK_SET_PARENT_GATE,
  333. },
  334. },
  335. };
  336. static struct clk_branch gsbi4_uart_clk = {
  337. .halt_reg = 0x2fd0,
  338. .halt_bit = 26,
  339. .clkr = {
  340. .enable_reg = 0x2a34,
  341. .enable_mask = BIT(9),
  342. .hw.init = &(struct clk_init_data){
  343. .name = "gsbi4_uart_clk",
  344. .parent_names = (const char *[]){
  345. "gsbi4_uart_src",
  346. },
  347. .num_parents = 1,
  348. .ops = &clk_branch_ops,
  349. .flags = CLK_SET_RATE_PARENT,
  350. },
  351. },
  352. };
  353. static struct clk_rcg gsbi5_uart_src = {
  354. .ns_reg = 0x2a54,
  355. .md_reg = 0x2a50,
  356. .mn = {
  357. .mnctr_en_bit = 8,
  358. .mnctr_reset_bit = 7,
  359. .mnctr_mode_shift = 5,
  360. .n_val_shift = 16,
  361. .m_val_shift = 16,
  362. .width = 16,
  363. },
  364. .p = {
  365. .pre_div_shift = 3,
  366. .pre_div_width = 2,
  367. },
  368. .s = {
  369. .src_sel_shift = 0,
  370. .parent_map = gcc_pxo_pll8_map,
  371. },
  372. .freq_tbl = clk_tbl_gsbi_uart,
  373. .clkr = {
  374. .enable_reg = 0x2a54,
  375. .enable_mask = BIT(11),
  376. .hw.init = &(struct clk_init_data){
  377. .name = "gsbi5_uart_src",
  378. .parent_names = gcc_pxo_pll8,
  379. .num_parents = 2,
  380. .ops = &clk_rcg_ops,
  381. .flags = CLK_SET_PARENT_GATE,
  382. },
  383. },
  384. };
  385. static struct clk_branch gsbi5_uart_clk = {
  386. .halt_reg = 0x2fd0,
  387. .halt_bit = 22,
  388. .clkr = {
  389. .enable_reg = 0x2a54,
  390. .enable_mask = BIT(9),
  391. .hw.init = &(struct clk_init_data){
  392. .name = "gsbi5_uart_clk",
  393. .parent_names = (const char *[]){
  394. "gsbi5_uart_src",
  395. },
  396. .num_parents = 1,
  397. .ops = &clk_branch_ops,
  398. .flags = CLK_SET_RATE_PARENT,
  399. },
  400. },
  401. };
  402. static struct clk_rcg gsbi6_uart_src = {
  403. .ns_reg = 0x2a74,
  404. .md_reg = 0x2a70,
  405. .mn = {
  406. .mnctr_en_bit = 8,
  407. .mnctr_reset_bit = 7,
  408. .mnctr_mode_shift = 5,
  409. .n_val_shift = 16,
  410. .m_val_shift = 16,
  411. .width = 16,
  412. },
  413. .p = {
  414. .pre_div_shift = 3,
  415. .pre_div_width = 2,
  416. },
  417. .s = {
  418. .src_sel_shift = 0,
  419. .parent_map = gcc_pxo_pll8_map,
  420. },
  421. .freq_tbl = clk_tbl_gsbi_uart,
  422. .clkr = {
  423. .enable_reg = 0x2a74,
  424. .enable_mask = BIT(11),
  425. .hw.init = &(struct clk_init_data){
  426. .name = "gsbi6_uart_src",
  427. .parent_names = gcc_pxo_pll8,
  428. .num_parents = 2,
  429. .ops = &clk_rcg_ops,
  430. .flags = CLK_SET_PARENT_GATE,
  431. },
  432. },
  433. };
  434. static struct clk_branch gsbi6_uart_clk = {
  435. .halt_reg = 0x2fd0,
  436. .halt_bit = 18,
  437. .clkr = {
  438. .enable_reg = 0x2a74,
  439. .enable_mask = BIT(9),
  440. .hw.init = &(struct clk_init_data){
  441. .name = "gsbi6_uart_clk",
  442. .parent_names = (const char *[]){
  443. "gsbi6_uart_src",
  444. },
  445. .num_parents = 1,
  446. .ops = &clk_branch_ops,
  447. .flags = CLK_SET_RATE_PARENT,
  448. },
  449. },
  450. };
  451. static struct clk_rcg gsbi7_uart_src = {
  452. .ns_reg = 0x2a94,
  453. .md_reg = 0x2a90,
  454. .mn = {
  455. .mnctr_en_bit = 8,
  456. .mnctr_reset_bit = 7,
  457. .mnctr_mode_shift = 5,
  458. .n_val_shift = 16,
  459. .m_val_shift = 16,
  460. .width = 16,
  461. },
  462. .p = {
  463. .pre_div_shift = 3,
  464. .pre_div_width = 2,
  465. },
  466. .s = {
  467. .src_sel_shift = 0,
  468. .parent_map = gcc_pxo_pll8_map,
  469. },
  470. .freq_tbl = clk_tbl_gsbi_uart,
  471. .clkr = {
  472. .enable_reg = 0x2a94,
  473. .enable_mask = BIT(11),
  474. .hw.init = &(struct clk_init_data){
  475. .name = "gsbi7_uart_src",
  476. .parent_names = gcc_pxo_pll8,
  477. .num_parents = 2,
  478. .ops = &clk_rcg_ops,
  479. .flags = CLK_SET_PARENT_GATE,
  480. },
  481. },
  482. };
  483. static struct clk_branch gsbi7_uart_clk = {
  484. .halt_reg = 0x2fd0,
  485. .halt_bit = 14,
  486. .clkr = {
  487. .enable_reg = 0x2a94,
  488. .enable_mask = BIT(9),
  489. .hw.init = &(struct clk_init_data){
  490. .name = "gsbi7_uart_clk",
  491. .parent_names = (const char *[]){
  492. "gsbi7_uart_src",
  493. },
  494. .num_parents = 1,
  495. .ops = &clk_branch_ops,
  496. .flags = CLK_SET_RATE_PARENT,
  497. },
  498. },
  499. };
  500. static struct clk_rcg gsbi8_uart_src = {
  501. .ns_reg = 0x2ab4,
  502. .md_reg = 0x2ab0,
  503. .mn = {
  504. .mnctr_en_bit = 8,
  505. .mnctr_reset_bit = 7,
  506. .mnctr_mode_shift = 5,
  507. .n_val_shift = 16,
  508. .m_val_shift = 16,
  509. .width = 16,
  510. },
  511. .p = {
  512. .pre_div_shift = 3,
  513. .pre_div_width = 2,
  514. },
  515. .s = {
  516. .src_sel_shift = 0,
  517. .parent_map = gcc_pxo_pll8_map,
  518. },
  519. .freq_tbl = clk_tbl_gsbi_uart,
  520. .clkr = {
  521. .enable_reg = 0x2ab4,
  522. .enable_mask = BIT(11),
  523. .hw.init = &(struct clk_init_data){
  524. .name = "gsbi8_uart_src",
  525. .parent_names = gcc_pxo_pll8,
  526. .num_parents = 2,
  527. .ops = &clk_rcg_ops,
  528. .flags = CLK_SET_PARENT_GATE,
  529. },
  530. },
  531. };
  532. static struct clk_branch gsbi8_uart_clk = {
  533. .halt_reg = 0x2fd0,
  534. .halt_bit = 10,
  535. .clkr = {
  536. .enable_reg = 0x2ab4,
  537. .enable_mask = BIT(9),
  538. .hw.init = &(struct clk_init_data){
  539. .name = "gsbi8_uart_clk",
  540. .parent_names = (const char *[]){ "gsbi8_uart_src" },
  541. .num_parents = 1,
  542. .ops = &clk_branch_ops,
  543. .flags = CLK_SET_RATE_PARENT,
  544. },
  545. },
  546. };
  547. static struct clk_rcg gsbi9_uart_src = {
  548. .ns_reg = 0x2ad4,
  549. .md_reg = 0x2ad0,
  550. .mn = {
  551. .mnctr_en_bit = 8,
  552. .mnctr_reset_bit = 7,
  553. .mnctr_mode_shift = 5,
  554. .n_val_shift = 16,
  555. .m_val_shift = 16,
  556. .width = 16,
  557. },
  558. .p = {
  559. .pre_div_shift = 3,
  560. .pre_div_width = 2,
  561. },
  562. .s = {
  563. .src_sel_shift = 0,
  564. .parent_map = gcc_pxo_pll8_map,
  565. },
  566. .freq_tbl = clk_tbl_gsbi_uart,
  567. .clkr = {
  568. .enable_reg = 0x2ad4,
  569. .enable_mask = BIT(11),
  570. .hw.init = &(struct clk_init_data){
  571. .name = "gsbi9_uart_src",
  572. .parent_names = gcc_pxo_pll8,
  573. .num_parents = 2,
  574. .ops = &clk_rcg_ops,
  575. .flags = CLK_SET_PARENT_GATE,
  576. },
  577. },
  578. };
  579. static struct clk_branch gsbi9_uart_clk = {
  580. .halt_reg = 0x2fd0,
  581. .halt_bit = 6,
  582. .clkr = {
  583. .enable_reg = 0x2ad4,
  584. .enable_mask = BIT(9),
  585. .hw.init = &(struct clk_init_data){
  586. .name = "gsbi9_uart_clk",
  587. .parent_names = (const char *[]){ "gsbi9_uart_src" },
  588. .num_parents = 1,
  589. .ops = &clk_branch_ops,
  590. .flags = CLK_SET_RATE_PARENT,
  591. },
  592. },
  593. };
  594. static struct clk_rcg gsbi10_uart_src = {
  595. .ns_reg = 0x2af4,
  596. .md_reg = 0x2af0,
  597. .mn = {
  598. .mnctr_en_bit = 8,
  599. .mnctr_reset_bit = 7,
  600. .mnctr_mode_shift = 5,
  601. .n_val_shift = 16,
  602. .m_val_shift = 16,
  603. .width = 16,
  604. },
  605. .p = {
  606. .pre_div_shift = 3,
  607. .pre_div_width = 2,
  608. },
  609. .s = {
  610. .src_sel_shift = 0,
  611. .parent_map = gcc_pxo_pll8_map,
  612. },
  613. .freq_tbl = clk_tbl_gsbi_uart,
  614. .clkr = {
  615. .enable_reg = 0x2af4,
  616. .enable_mask = BIT(11),
  617. .hw.init = &(struct clk_init_data){
  618. .name = "gsbi10_uart_src",
  619. .parent_names = gcc_pxo_pll8,
  620. .num_parents = 2,
  621. .ops = &clk_rcg_ops,
  622. .flags = CLK_SET_PARENT_GATE,
  623. },
  624. },
  625. };
  626. static struct clk_branch gsbi10_uart_clk = {
  627. .halt_reg = 0x2fd0,
  628. .halt_bit = 2,
  629. .clkr = {
  630. .enable_reg = 0x2af4,
  631. .enable_mask = BIT(9),
  632. .hw.init = &(struct clk_init_data){
  633. .name = "gsbi10_uart_clk",
  634. .parent_names = (const char *[]){ "gsbi10_uart_src" },
  635. .num_parents = 1,
  636. .ops = &clk_branch_ops,
  637. .flags = CLK_SET_RATE_PARENT,
  638. },
  639. },
  640. };
  641. static struct clk_rcg gsbi11_uart_src = {
  642. .ns_reg = 0x2b14,
  643. .md_reg = 0x2b10,
  644. .mn = {
  645. .mnctr_en_bit = 8,
  646. .mnctr_reset_bit = 7,
  647. .mnctr_mode_shift = 5,
  648. .n_val_shift = 16,
  649. .m_val_shift = 16,
  650. .width = 16,
  651. },
  652. .p = {
  653. .pre_div_shift = 3,
  654. .pre_div_width = 2,
  655. },
  656. .s = {
  657. .src_sel_shift = 0,
  658. .parent_map = gcc_pxo_pll8_map,
  659. },
  660. .freq_tbl = clk_tbl_gsbi_uart,
  661. .clkr = {
  662. .enable_reg = 0x2b14,
  663. .enable_mask = BIT(11),
  664. .hw.init = &(struct clk_init_data){
  665. .name = "gsbi11_uart_src",
  666. .parent_names = gcc_pxo_pll8,
  667. .num_parents = 2,
  668. .ops = &clk_rcg_ops,
  669. .flags = CLK_SET_PARENT_GATE,
  670. },
  671. },
  672. };
  673. static struct clk_branch gsbi11_uart_clk = {
  674. .halt_reg = 0x2fd4,
  675. .halt_bit = 17,
  676. .clkr = {
  677. .enable_reg = 0x2b14,
  678. .enable_mask = BIT(9),
  679. .hw.init = &(struct clk_init_data){
  680. .name = "gsbi11_uart_clk",
  681. .parent_names = (const char *[]){ "gsbi11_uart_src" },
  682. .num_parents = 1,
  683. .ops = &clk_branch_ops,
  684. .flags = CLK_SET_RATE_PARENT,
  685. },
  686. },
  687. };
  688. static struct clk_rcg gsbi12_uart_src = {
  689. .ns_reg = 0x2b34,
  690. .md_reg = 0x2b30,
  691. .mn = {
  692. .mnctr_en_bit = 8,
  693. .mnctr_reset_bit = 7,
  694. .mnctr_mode_shift = 5,
  695. .n_val_shift = 16,
  696. .m_val_shift = 16,
  697. .width = 16,
  698. },
  699. .p = {
  700. .pre_div_shift = 3,
  701. .pre_div_width = 2,
  702. },
  703. .s = {
  704. .src_sel_shift = 0,
  705. .parent_map = gcc_pxo_pll8_map,
  706. },
  707. .freq_tbl = clk_tbl_gsbi_uart,
  708. .clkr = {
  709. .enable_reg = 0x2b34,
  710. .enable_mask = BIT(11),
  711. .hw.init = &(struct clk_init_data){
  712. .name = "gsbi12_uart_src",
  713. .parent_names = gcc_pxo_pll8,
  714. .num_parents = 2,
  715. .ops = &clk_rcg_ops,
  716. .flags = CLK_SET_PARENT_GATE,
  717. },
  718. },
  719. };
  720. static struct clk_branch gsbi12_uart_clk = {
  721. .halt_reg = 0x2fd4,
  722. .halt_bit = 13,
  723. .clkr = {
  724. .enable_reg = 0x2b34,
  725. .enable_mask = BIT(9),
  726. .hw.init = &(struct clk_init_data){
  727. .name = "gsbi12_uart_clk",
  728. .parent_names = (const char *[]){ "gsbi12_uart_src" },
  729. .num_parents = 1,
  730. .ops = &clk_branch_ops,
  731. .flags = CLK_SET_RATE_PARENT,
  732. },
  733. },
  734. };
  735. static struct freq_tbl clk_tbl_gsbi_qup[] = {
  736. { 1100000, P_PXO, 1, 2, 49 },
  737. { 5400000, P_PXO, 1, 1, 5 },
  738. { 10800000, P_PXO, 1, 2, 5 },
  739. { 15060000, P_PLL8, 1, 2, 51 },
  740. { 24000000, P_PLL8, 4, 1, 4 },
  741. { 25600000, P_PLL8, 1, 1, 15 },
  742. { 27000000, P_PXO, 1, 0, 0 },
  743. { 48000000, P_PLL8, 4, 1, 2 },
  744. { 51200000, P_PLL8, 1, 2, 15 },
  745. { }
  746. };
  747. static struct clk_rcg gsbi1_qup_src = {
  748. .ns_reg = 0x29cc,
  749. .md_reg = 0x29c8,
  750. .mn = {
  751. .mnctr_en_bit = 8,
  752. .mnctr_reset_bit = 7,
  753. .mnctr_mode_shift = 5,
  754. .n_val_shift = 16,
  755. .m_val_shift = 16,
  756. .width = 8,
  757. },
  758. .p = {
  759. .pre_div_shift = 3,
  760. .pre_div_width = 2,
  761. },
  762. .s = {
  763. .src_sel_shift = 0,
  764. .parent_map = gcc_pxo_pll8_map,
  765. },
  766. .freq_tbl = clk_tbl_gsbi_qup,
  767. .clkr = {
  768. .enable_reg = 0x29cc,
  769. .enable_mask = BIT(11),
  770. .hw.init = &(struct clk_init_data){
  771. .name = "gsbi1_qup_src",
  772. .parent_names = gcc_pxo_pll8,
  773. .num_parents = 2,
  774. .ops = &clk_rcg_ops,
  775. .flags = CLK_SET_PARENT_GATE,
  776. },
  777. },
  778. };
  779. static struct clk_branch gsbi1_qup_clk = {
  780. .halt_reg = 0x2fcc,
  781. .halt_bit = 9,
  782. .clkr = {
  783. .enable_reg = 0x29cc,
  784. .enable_mask = BIT(9),
  785. .hw.init = &(struct clk_init_data){
  786. .name = "gsbi1_qup_clk",
  787. .parent_names = (const char *[]){ "gsbi1_qup_src" },
  788. .num_parents = 1,
  789. .ops = &clk_branch_ops,
  790. .flags = CLK_SET_RATE_PARENT,
  791. },
  792. },
  793. };
  794. static struct clk_rcg gsbi2_qup_src = {
  795. .ns_reg = 0x29ec,
  796. .md_reg = 0x29e8,
  797. .mn = {
  798. .mnctr_en_bit = 8,
  799. .mnctr_reset_bit = 7,
  800. .mnctr_mode_shift = 5,
  801. .n_val_shift = 16,
  802. .m_val_shift = 16,
  803. .width = 8,
  804. },
  805. .p = {
  806. .pre_div_shift = 3,
  807. .pre_div_width = 2,
  808. },
  809. .s = {
  810. .src_sel_shift = 0,
  811. .parent_map = gcc_pxo_pll8_map,
  812. },
  813. .freq_tbl = clk_tbl_gsbi_qup,
  814. .clkr = {
  815. .enable_reg = 0x29ec,
  816. .enable_mask = BIT(11),
  817. .hw.init = &(struct clk_init_data){
  818. .name = "gsbi2_qup_src",
  819. .parent_names = gcc_pxo_pll8,
  820. .num_parents = 2,
  821. .ops = &clk_rcg_ops,
  822. .flags = CLK_SET_PARENT_GATE,
  823. },
  824. },
  825. };
  826. static struct clk_branch gsbi2_qup_clk = {
  827. .halt_reg = 0x2fcc,
  828. .halt_bit = 4,
  829. .clkr = {
  830. .enable_reg = 0x29ec,
  831. .enable_mask = BIT(9),
  832. .hw.init = &(struct clk_init_data){
  833. .name = "gsbi2_qup_clk",
  834. .parent_names = (const char *[]){ "gsbi2_qup_src" },
  835. .num_parents = 1,
  836. .ops = &clk_branch_ops,
  837. .flags = CLK_SET_RATE_PARENT,
  838. },
  839. },
  840. };
  841. static struct clk_rcg gsbi3_qup_src = {
  842. .ns_reg = 0x2a0c,
  843. .md_reg = 0x2a08,
  844. .mn = {
  845. .mnctr_en_bit = 8,
  846. .mnctr_reset_bit = 7,
  847. .mnctr_mode_shift = 5,
  848. .n_val_shift = 16,
  849. .m_val_shift = 16,
  850. .width = 8,
  851. },
  852. .p = {
  853. .pre_div_shift = 3,
  854. .pre_div_width = 2,
  855. },
  856. .s = {
  857. .src_sel_shift = 0,
  858. .parent_map = gcc_pxo_pll8_map,
  859. },
  860. .freq_tbl = clk_tbl_gsbi_qup,
  861. .clkr = {
  862. .enable_reg = 0x2a0c,
  863. .enable_mask = BIT(11),
  864. .hw.init = &(struct clk_init_data){
  865. .name = "gsbi3_qup_src",
  866. .parent_names = gcc_pxo_pll8,
  867. .num_parents = 2,
  868. .ops = &clk_rcg_ops,
  869. .flags = CLK_SET_PARENT_GATE,
  870. },
  871. },
  872. };
  873. static struct clk_branch gsbi3_qup_clk = {
  874. .halt_reg = 0x2fcc,
  875. .halt_bit = 0,
  876. .clkr = {
  877. .enable_reg = 0x2a0c,
  878. .enable_mask = BIT(9),
  879. .hw.init = &(struct clk_init_data){
  880. .name = "gsbi3_qup_clk",
  881. .parent_names = (const char *[]){ "gsbi3_qup_src" },
  882. .num_parents = 1,
  883. .ops = &clk_branch_ops,
  884. .flags = CLK_SET_RATE_PARENT,
  885. },
  886. },
  887. };
  888. static struct clk_rcg gsbi4_qup_src = {
  889. .ns_reg = 0x2a2c,
  890. .md_reg = 0x2a28,
  891. .mn = {
  892. .mnctr_en_bit = 8,
  893. .mnctr_reset_bit = 7,
  894. .mnctr_mode_shift = 5,
  895. .n_val_shift = 16,
  896. .m_val_shift = 16,
  897. .width = 8,
  898. },
  899. .p = {
  900. .pre_div_shift = 3,
  901. .pre_div_width = 2,
  902. },
  903. .s = {
  904. .src_sel_shift = 0,
  905. .parent_map = gcc_pxo_pll8_map,
  906. },
  907. .freq_tbl = clk_tbl_gsbi_qup,
  908. .clkr = {
  909. .enable_reg = 0x2a2c,
  910. .enable_mask = BIT(11),
  911. .hw.init = &(struct clk_init_data){
  912. .name = "gsbi4_qup_src",
  913. .parent_names = gcc_pxo_pll8,
  914. .num_parents = 2,
  915. .ops = &clk_rcg_ops,
  916. .flags = CLK_SET_PARENT_GATE,
  917. },
  918. },
  919. };
  920. static struct clk_branch gsbi4_qup_clk = {
  921. .halt_reg = 0x2fd0,
  922. .halt_bit = 24,
  923. .clkr = {
  924. .enable_reg = 0x2a2c,
  925. .enable_mask = BIT(9),
  926. .hw.init = &(struct clk_init_data){
  927. .name = "gsbi4_qup_clk",
  928. .parent_names = (const char *[]){ "gsbi4_qup_src" },
  929. .num_parents = 1,
  930. .ops = &clk_branch_ops,
  931. .flags = CLK_SET_RATE_PARENT,
  932. },
  933. },
  934. };
  935. static struct clk_rcg gsbi5_qup_src = {
  936. .ns_reg = 0x2a4c,
  937. .md_reg = 0x2a48,
  938. .mn = {
  939. .mnctr_en_bit = 8,
  940. .mnctr_reset_bit = 7,
  941. .mnctr_mode_shift = 5,
  942. .n_val_shift = 16,
  943. .m_val_shift = 16,
  944. .width = 8,
  945. },
  946. .p = {
  947. .pre_div_shift = 3,
  948. .pre_div_width = 2,
  949. },
  950. .s = {
  951. .src_sel_shift = 0,
  952. .parent_map = gcc_pxo_pll8_map,
  953. },
  954. .freq_tbl = clk_tbl_gsbi_qup,
  955. .clkr = {
  956. .enable_reg = 0x2a4c,
  957. .enable_mask = BIT(11),
  958. .hw.init = &(struct clk_init_data){
  959. .name = "gsbi5_qup_src",
  960. .parent_names = gcc_pxo_pll8,
  961. .num_parents = 2,
  962. .ops = &clk_rcg_ops,
  963. .flags = CLK_SET_PARENT_GATE,
  964. },
  965. },
  966. };
  967. static struct clk_branch gsbi5_qup_clk = {
  968. .halt_reg = 0x2fd0,
  969. .halt_bit = 20,
  970. .clkr = {
  971. .enable_reg = 0x2a4c,
  972. .enable_mask = BIT(9),
  973. .hw.init = &(struct clk_init_data){
  974. .name = "gsbi5_qup_clk",
  975. .parent_names = (const char *[]){ "gsbi5_qup_src" },
  976. .num_parents = 1,
  977. .ops = &clk_branch_ops,
  978. .flags = CLK_SET_RATE_PARENT,
  979. },
  980. },
  981. };
  982. static struct clk_rcg gsbi6_qup_src = {
  983. .ns_reg = 0x2a6c,
  984. .md_reg = 0x2a68,
  985. .mn = {
  986. .mnctr_en_bit = 8,
  987. .mnctr_reset_bit = 7,
  988. .mnctr_mode_shift = 5,
  989. .n_val_shift = 16,
  990. .m_val_shift = 16,
  991. .width = 8,
  992. },
  993. .p = {
  994. .pre_div_shift = 3,
  995. .pre_div_width = 2,
  996. },
  997. .s = {
  998. .src_sel_shift = 0,
  999. .parent_map = gcc_pxo_pll8_map,
  1000. },
  1001. .freq_tbl = clk_tbl_gsbi_qup,
  1002. .clkr = {
  1003. .enable_reg = 0x2a6c,
  1004. .enable_mask = BIT(11),
  1005. .hw.init = &(struct clk_init_data){
  1006. .name = "gsbi6_qup_src",
  1007. .parent_names = gcc_pxo_pll8,
  1008. .num_parents = 2,
  1009. .ops = &clk_rcg_ops,
  1010. .flags = CLK_SET_PARENT_GATE,
  1011. },
  1012. },
  1013. };
  1014. static struct clk_branch gsbi6_qup_clk = {
  1015. .halt_reg = 0x2fd0,
  1016. .halt_bit = 16,
  1017. .clkr = {
  1018. .enable_reg = 0x2a6c,
  1019. .enable_mask = BIT(9),
  1020. .hw.init = &(struct clk_init_data){
  1021. .name = "gsbi6_qup_clk",
  1022. .parent_names = (const char *[]){ "gsbi6_qup_src" },
  1023. .num_parents = 1,
  1024. .ops = &clk_branch_ops,
  1025. .flags = CLK_SET_RATE_PARENT,
  1026. },
  1027. },
  1028. };
  1029. static struct clk_rcg gsbi7_qup_src = {
  1030. .ns_reg = 0x2a8c,
  1031. .md_reg = 0x2a88,
  1032. .mn = {
  1033. .mnctr_en_bit = 8,
  1034. .mnctr_reset_bit = 7,
  1035. .mnctr_mode_shift = 5,
  1036. .n_val_shift = 16,
  1037. .m_val_shift = 16,
  1038. .width = 8,
  1039. },
  1040. .p = {
  1041. .pre_div_shift = 3,
  1042. .pre_div_width = 2,
  1043. },
  1044. .s = {
  1045. .src_sel_shift = 0,
  1046. .parent_map = gcc_pxo_pll8_map,
  1047. },
  1048. .freq_tbl = clk_tbl_gsbi_qup,
  1049. .clkr = {
  1050. .enable_reg = 0x2a8c,
  1051. .enable_mask = BIT(11),
  1052. .hw.init = &(struct clk_init_data){
  1053. .name = "gsbi7_qup_src",
  1054. .parent_names = gcc_pxo_pll8,
  1055. .num_parents = 2,
  1056. .ops = &clk_rcg_ops,
  1057. .flags = CLK_SET_PARENT_GATE,
  1058. },
  1059. },
  1060. };
  1061. static struct clk_branch gsbi7_qup_clk = {
  1062. .halt_reg = 0x2fd0,
  1063. .halt_bit = 12,
  1064. .clkr = {
  1065. .enable_reg = 0x2a8c,
  1066. .enable_mask = BIT(9),
  1067. .hw.init = &(struct clk_init_data){
  1068. .name = "gsbi7_qup_clk",
  1069. .parent_names = (const char *[]){ "gsbi7_qup_src" },
  1070. .num_parents = 1,
  1071. .ops = &clk_branch_ops,
  1072. .flags = CLK_SET_RATE_PARENT,
  1073. },
  1074. },
  1075. };
  1076. static struct clk_rcg gsbi8_qup_src = {
  1077. .ns_reg = 0x2aac,
  1078. .md_reg = 0x2aa8,
  1079. .mn = {
  1080. .mnctr_en_bit = 8,
  1081. .mnctr_reset_bit = 7,
  1082. .mnctr_mode_shift = 5,
  1083. .n_val_shift = 16,
  1084. .m_val_shift = 16,
  1085. .width = 8,
  1086. },
  1087. .p = {
  1088. .pre_div_shift = 3,
  1089. .pre_div_width = 2,
  1090. },
  1091. .s = {
  1092. .src_sel_shift = 0,
  1093. .parent_map = gcc_pxo_pll8_map,
  1094. },
  1095. .freq_tbl = clk_tbl_gsbi_qup,
  1096. .clkr = {
  1097. .enable_reg = 0x2aac,
  1098. .enable_mask = BIT(11),
  1099. .hw.init = &(struct clk_init_data){
  1100. .name = "gsbi8_qup_src",
  1101. .parent_names = gcc_pxo_pll8,
  1102. .num_parents = 2,
  1103. .ops = &clk_rcg_ops,
  1104. .flags = CLK_SET_PARENT_GATE,
  1105. },
  1106. },
  1107. };
  1108. static struct clk_branch gsbi8_qup_clk = {
  1109. .halt_reg = 0x2fd0,
  1110. .halt_bit = 8,
  1111. .clkr = {
  1112. .enable_reg = 0x2aac,
  1113. .enable_mask = BIT(9),
  1114. .hw.init = &(struct clk_init_data){
  1115. .name = "gsbi8_qup_clk",
  1116. .parent_names = (const char *[]){ "gsbi8_qup_src" },
  1117. .num_parents = 1,
  1118. .ops = &clk_branch_ops,
  1119. .flags = CLK_SET_RATE_PARENT,
  1120. },
  1121. },
  1122. };
  1123. static struct clk_rcg gsbi9_qup_src = {
  1124. .ns_reg = 0x2acc,
  1125. .md_reg = 0x2ac8,
  1126. .mn = {
  1127. .mnctr_en_bit = 8,
  1128. .mnctr_reset_bit = 7,
  1129. .mnctr_mode_shift = 5,
  1130. .n_val_shift = 16,
  1131. .m_val_shift = 16,
  1132. .width = 8,
  1133. },
  1134. .p = {
  1135. .pre_div_shift = 3,
  1136. .pre_div_width = 2,
  1137. },
  1138. .s = {
  1139. .src_sel_shift = 0,
  1140. .parent_map = gcc_pxo_pll8_map,
  1141. },
  1142. .freq_tbl = clk_tbl_gsbi_qup,
  1143. .clkr = {
  1144. .enable_reg = 0x2acc,
  1145. .enable_mask = BIT(11),
  1146. .hw.init = &(struct clk_init_data){
  1147. .name = "gsbi9_qup_src",
  1148. .parent_names = gcc_pxo_pll8,
  1149. .num_parents = 2,
  1150. .ops = &clk_rcg_ops,
  1151. .flags = CLK_SET_PARENT_GATE,
  1152. },
  1153. },
  1154. };
  1155. static struct clk_branch gsbi9_qup_clk = {
  1156. .halt_reg = 0x2fd0,
  1157. .halt_bit = 4,
  1158. .clkr = {
  1159. .enable_reg = 0x2acc,
  1160. .enable_mask = BIT(9),
  1161. .hw.init = &(struct clk_init_data){
  1162. .name = "gsbi9_qup_clk",
  1163. .parent_names = (const char *[]){ "gsbi9_qup_src" },
  1164. .num_parents = 1,
  1165. .ops = &clk_branch_ops,
  1166. .flags = CLK_SET_RATE_PARENT,
  1167. },
  1168. },
  1169. };
  1170. static struct clk_rcg gsbi10_qup_src = {
  1171. .ns_reg = 0x2aec,
  1172. .md_reg = 0x2ae8,
  1173. .mn = {
  1174. .mnctr_en_bit = 8,
  1175. .mnctr_reset_bit = 7,
  1176. .mnctr_mode_shift = 5,
  1177. .n_val_shift = 16,
  1178. .m_val_shift = 16,
  1179. .width = 8,
  1180. },
  1181. .p = {
  1182. .pre_div_shift = 3,
  1183. .pre_div_width = 2,
  1184. },
  1185. .s = {
  1186. .src_sel_shift = 0,
  1187. .parent_map = gcc_pxo_pll8_map,
  1188. },
  1189. .freq_tbl = clk_tbl_gsbi_qup,
  1190. .clkr = {
  1191. .enable_reg = 0x2aec,
  1192. .enable_mask = BIT(11),
  1193. .hw.init = &(struct clk_init_data){
  1194. .name = "gsbi10_qup_src",
  1195. .parent_names = gcc_pxo_pll8,
  1196. .num_parents = 2,
  1197. .ops = &clk_rcg_ops,
  1198. .flags = CLK_SET_PARENT_GATE,
  1199. },
  1200. },
  1201. };
  1202. static struct clk_branch gsbi10_qup_clk = {
  1203. .halt_reg = 0x2fd0,
  1204. .halt_bit = 0,
  1205. .clkr = {
  1206. .enable_reg = 0x2aec,
  1207. .enable_mask = BIT(9),
  1208. .hw.init = &(struct clk_init_data){
  1209. .name = "gsbi10_qup_clk",
  1210. .parent_names = (const char *[]){ "gsbi10_qup_src" },
  1211. .num_parents = 1,
  1212. .ops = &clk_branch_ops,
  1213. .flags = CLK_SET_RATE_PARENT,
  1214. },
  1215. },
  1216. };
  1217. static struct clk_rcg gsbi11_qup_src = {
  1218. .ns_reg = 0x2b0c,
  1219. .md_reg = 0x2b08,
  1220. .mn = {
  1221. .mnctr_en_bit = 8,
  1222. .mnctr_reset_bit = 7,
  1223. .mnctr_mode_shift = 5,
  1224. .n_val_shift = 16,
  1225. .m_val_shift = 16,
  1226. .width = 8,
  1227. },
  1228. .p = {
  1229. .pre_div_shift = 3,
  1230. .pre_div_width = 2,
  1231. },
  1232. .s = {
  1233. .src_sel_shift = 0,
  1234. .parent_map = gcc_pxo_pll8_map,
  1235. },
  1236. .freq_tbl = clk_tbl_gsbi_qup,
  1237. .clkr = {
  1238. .enable_reg = 0x2b0c,
  1239. .enable_mask = BIT(11),
  1240. .hw.init = &(struct clk_init_data){
  1241. .name = "gsbi11_qup_src",
  1242. .parent_names = gcc_pxo_pll8,
  1243. .num_parents = 2,
  1244. .ops = &clk_rcg_ops,
  1245. .flags = CLK_SET_PARENT_GATE,
  1246. },
  1247. },
  1248. };
  1249. static struct clk_branch gsbi11_qup_clk = {
  1250. .halt_reg = 0x2fd4,
  1251. .halt_bit = 15,
  1252. .clkr = {
  1253. .enable_reg = 0x2b0c,
  1254. .enable_mask = BIT(9),
  1255. .hw.init = &(struct clk_init_data){
  1256. .name = "gsbi11_qup_clk",
  1257. .parent_names = (const char *[]){ "gsbi11_qup_src" },
  1258. .num_parents = 1,
  1259. .ops = &clk_branch_ops,
  1260. .flags = CLK_SET_RATE_PARENT,
  1261. },
  1262. },
  1263. };
  1264. static struct clk_rcg gsbi12_qup_src = {
  1265. .ns_reg = 0x2b2c,
  1266. .md_reg = 0x2b28,
  1267. .mn = {
  1268. .mnctr_en_bit = 8,
  1269. .mnctr_reset_bit = 7,
  1270. .mnctr_mode_shift = 5,
  1271. .n_val_shift = 16,
  1272. .m_val_shift = 16,
  1273. .width = 8,
  1274. },
  1275. .p = {
  1276. .pre_div_shift = 3,
  1277. .pre_div_width = 2,
  1278. },
  1279. .s = {
  1280. .src_sel_shift = 0,
  1281. .parent_map = gcc_pxo_pll8_map,
  1282. },
  1283. .freq_tbl = clk_tbl_gsbi_qup,
  1284. .clkr = {
  1285. .enable_reg = 0x2b2c,
  1286. .enable_mask = BIT(11),
  1287. .hw.init = &(struct clk_init_data){
  1288. .name = "gsbi12_qup_src",
  1289. .parent_names = gcc_pxo_pll8,
  1290. .num_parents = 2,
  1291. .ops = &clk_rcg_ops,
  1292. .flags = CLK_SET_PARENT_GATE,
  1293. },
  1294. },
  1295. };
  1296. static struct clk_branch gsbi12_qup_clk = {
  1297. .halt_reg = 0x2fd4,
  1298. .halt_bit = 11,
  1299. .clkr = {
  1300. .enable_reg = 0x2b2c,
  1301. .enable_mask = BIT(9),
  1302. .hw.init = &(struct clk_init_data){
  1303. .name = "gsbi12_qup_clk",
  1304. .parent_names = (const char *[]){ "gsbi12_qup_src" },
  1305. .num_parents = 1,
  1306. .ops = &clk_branch_ops,
  1307. .flags = CLK_SET_RATE_PARENT,
  1308. },
  1309. },
  1310. };
  1311. static const struct freq_tbl clk_tbl_gp[] = {
  1312. { 9600000, P_CXO, 2, 0, 0 },
  1313. { 13500000, P_PXO, 2, 0, 0 },
  1314. { 19200000, P_CXO, 1, 0, 0 },
  1315. { 27000000, P_PXO, 1, 0, 0 },
  1316. { 64000000, P_PLL8, 2, 1, 3 },
  1317. { 76800000, P_PLL8, 1, 1, 5 },
  1318. { 96000000, P_PLL8, 4, 0, 0 },
  1319. { 128000000, P_PLL8, 3, 0, 0 },
  1320. { 192000000, P_PLL8, 2, 0, 0 },
  1321. { }
  1322. };
  1323. static struct clk_rcg gp0_src = {
  1324. .ns_reg = 0x2d24,
  1325. .md_reg = 0x2d00,
  1326. .mn = {
  1327. .mnctr_en_bit = 8,
  1328. .mnctr_reset_bit = 7,
  1329. .mnctr_mode_shift = 5,
  1330. .n_val_shift = 16,
  1331. .m_val_shift = 16,
  1332. .width = 8,
  1333. },
  1334. .p = {
  1335. .pre_div_shift = 3,
  1336. .pre_div_width = 2,
  1337. },
  1338. .s = {
  1339. .src_sel_shift = 0,
  1340. .parent_map = gcc_pxo_pll8_cxo_map,
  1341. },
  1342. .freq_tbl = clk_tbl_gp,
  1343. .clkr = {
  1344. .enable_reg = 0x2d24,
  1345. .enable_mask = BIT(11),
  1346. .hw.init = &(struct clk_init_data){
  1347. .name = "gp0_src",
  1348. .parent_names = gcc_pxo_pll8_cxo,
  1349. .num_parents = 3,
  1350. .ops = &clk_rcg_ops,
  1351. .flags = CLK_SET_PARENT_GATE,
  1352. },
  1353. }
  1354. };
  1355. static struct clk_branch gp0_clk = {
  1356. .halt_reg = 0x2fd8,
  1357. .halt_bit = 7,
  1358. .clkr = {
  1359. .enable_reg = 0x2d24,
  1360. .enable_mask = BIT(9),
  1361. .hw.init = &(struct clk_init_data){
  1362. .name = "gp0_clk",
  1363. .parent_names = (const char *[]){ "gp0_src" },
  1364. .num_parents = 1,
  1365. .ops = &clk_branch_ops,
  1366. .flags = CLK_SET_RATE_PARENT,
  1367. },
  1368. },
  1369. };
  1370. static struct clk_rcg gp1_src = {
  1371. .ns_reg = 0x2d44,
  1372. .md_reg = 0x2d40,
  1373. .mn = {
  1374. .mnctr_en_bit = 8,
  1375. .mnctr_reset_bit = 7,
  1376. .mnctr_mode_shift = 5,
  1377. .n_val_shift = 16,
  1378. .m_val_shift = 16,
  1379. .width = 8,
  1380. },
  1381. .p = {
  1382. .pre_div_shift = 3,
  1383. .pre_div_width = 2,
  1384. },
  1385. .s = {
  1386. .src_sel_shift = 0,
  1387. .parent_map = gcc_pxo_pll8_cxo_map,
  1388. },
  1389. .freq_tbl = clk_tbl_gp,
  1390. .clkr = {
  1391. .enable_reg = 0x2d44,
  1392. .enable_mask = BIT(11),
  1393. .hw.init = &(struct clk_init_data){
  1394. .name = "gp1_src",
  1395. .parent_names = gcc_pxo_pll8_cxo,
  1396. .num_parents = 3,
  1397. .ops = &clk_rcg_ops,
  1398. .flags = CLK_SET_RATE_GATE,
  1399. },
  1400. }
  1401. };
  1402. static struct clk_branch gp1_clk = {
  1403. .halt_reg = 0x2fd8,
  1404. .halt_bit = 6,
  1405. .clkr = {
  1406. .enable_reg = 0x2d44,
  1407. .enable_mask = BIT(9),
  1408. .hw.init = &(struct clk_init_data){
  1409. .name = "gp1_clk",
  1410. .parent_names = (const char *[]){ "gp1_src" },
  1411. .num_parents = 1,
  1412. .ops = &clk_branch_ops,
  1413. .flags = CLK_SET_RATE_PARENT,
  1414. },
  1415. },
  1416. };
  1417. static struct clk_rcg gp2_src = {
  1418. .ns_reg = 0x2d64,
  1419. .md_reg = 0x2d60,
  1420. .mn = {
  1421. .mnctr_en_bit = 8,
  1422. .mnctr_reset_bit = 7,
  1423. .mnctr_mode_shift = 5,
  1424. .n_val_shift = 16,
  1425. .m_val_shift = 16,
  1426. .width = 8,
  1427. },
  1428. .p = {
  1429. .pre_div_shift = 3,
  1430. .pre_div_width = 2,
  1431. },
  1432. .s = {
  1433. .src_sel_shift = 0,
  1434. .parent_map = gcc_pxo_pll8_cxo_map,
  1435. },
  1436. .freq_tbl = clk_tbl_gp,
  1437. .clkr = {
  1438. .enable_reg = 0x2d64,
  1439. .enable_mask = BIT(11),
  1440. .hw.init = &(struct clk_init_data){
  1441. .name = "gp2_src",
  1442. .parent_names = gcc_pxo_pll8_cxo,
  1443. .num_parents = 3,
  1444. .ops = &clk_rcg_ops,
  1445. .flags = CLK_SET_RATE_GATE,
  1446. },
  1447. }
  1448. };
  1449. static struct clk_branch gp2_clk = {
  1450. .halt_reg = 0x2fd8,
  1451. .halt_bit = 5,
  1452. .clkr = {
  1453. .enable_reg = 0x2d64,
  1454. .enable_mask = BIT(9),
  1455. .hw.init = &(struct clk_init_data){
  1456. .name = "gp2_clk",
  1457. .parent_names = (const char *[]){ "gp2_src" },
  1458. .num_parents = 1,
  1459. .ops = &clk_branch_ops,
  1460. .flags = CLK_SET_RATE_PARENT,
  1461. },
  1462. },
  1463. };
  1464. static struct clk_branch pmem_clk = {
  1465. .hwcg_reg = 0x25a0,
  1466. .hwcg_bit = 6,
  1467. .halt_reg = 0x2fc8,
  1468. .halt_bit = 20,
  1469. .clkr = {
  1470. .enable_reg = 0x25a0,
  1471. .enable_mask = BIT(4),
  1472. .hw.init = &(struct clk_init_data){
  1473. .name = "pmem_clk",
  1474. .ops = &clk_branch_ops,
  1475. },
  1476. },
  1477. };
  1478. static struct clk_rcg prng_src = {
  1479. .ns_reg = 0x2e80,
  1480. .p = {
  1481. .pre_div_shift = 3,
  1482. .pre_div_width = 4,
  1483. },
  1484. .s = {
  1485. .src_sel_shift = 0,
  1486. .parent_map = gcc_pxo_pll8_map,
  1487. },
  1488. .clkr = {
  1489. .hw.init = &(struct clk_init_data){
  1490. .name = "prng_src",
  1491. .parent_names = gcc_pxo_pll8,
  1492. .num_parents = 2,
  1493. .ops = &clk_rcg_ops,
  1494. },
  1495. },
  1496. };
  1497. static struct clk_branch prng_clk = {
  1498. .halt_reg = 0x2fd8,
  1499. .halt_check = BRANCH_HALT_VOTED,
  1500. .halt_bit = 10,
  1501. .clkr = {
  1502. .enable_reg = 0x3080,
  1503. .enable_mask = BIT(10),
  1504. .hw.init = &(struct clk_init_data){
  1505. .name = "prng_clk",
  1506. .parent_names = (const char *[]){ "prng_src" },
  1507. .num_parents = 1,
  1508. .ops = &clk_branch_ops,
  1509. },
  1510. },
  1511. };
  1512. static const struct freq_tbl clk_tbl_sdc[] = {
  1513. { 144000, P_PXO, 3, 2, 125 },
  1514. { 400000, P_PLL8, 4, 1, 240 },
  1515. { 16000000, P_PLL8, 4, 1, 6 },
  1516. { 17070000, P_PLL8, 1, 2, 45 },
  1517. { 20210000, P_PLL8, 1, 1, 19 },
  1518. { 24000000, P_PLL8, 4, 1, 4 },
  1519. { 48000000, P_PLL8, 4, 1, 2 },
  1520. { 64000000, P_PLL8, 3, 1, 2 },
  1521. { 96000000, P_PLL8, 4, 0, 0 },
  1522. { 192000000, P_PLL8, 2, 0, 0 },
  1523. { }
  1524. };
  1525. static struct clk_rcg sdc1_src = {
  1526. .ns_reg = 0x282c,
  1527. .md_reg = 0x2828,
  1528. .mn = {
  1529. .mnctr_en_bit = 8,
  1530. .mnctr_reset_bit = 7,
  1531. .mnctr_mode_shift = 5,
  1532. .n_val_shift = 16,
  1533. .m_val_shift = 16,
  1534. .width = 8,
  1535. },
  1536. .p = {
  1537. .pre_div_shift = 3,
  1538. .pre_div_width = 2,
  1539. },
  1540. .s = {
  1541. .src_sel_shift = 0,
  1542. .parent_map = gcc_pxo_pll8_map,
  1543. },
  1544. .freq_tbl = clk_tbl_sdc,
  1545. .clkr = {
  1546. .enable_reg = 0x282c,
  1547. .enable_mask = BIT(11),
  1548. .hw.init = &(struct clk_init_data){
  1549. .name = "sdc1_src",
  1550. .parent_names = gcc_pxo_pll8,
  1551. .num_parents = 2,
  1552. .ops = &clk_rcg_ops,
  1553. .flags = CLK_SET_RATE_GATE,
  1554. },
  1555. }
  1556. };
  1557. static struct clk_branch sdc1_clk = {
  1558. .halt_reg = 0x2fc8,
  1559. .halt_bit = 6,
  1560. .clkr = {
  1561. .enable_reg = 0x282c,
  1562. .enable_mask = BIT(9),
  1563. .hw.init = &(struct clk_init_data){
  1564. .name = "sdc1_clk",
  1565. .parent_names = (const char *[]){ "sdc1_src" },
  1566. .num_parents = 1,
  1567. .ops = &clk_branch_ops,
  1568. .flags = CLK_SET_RATE_PARENT,
  1569. },
  1570. },
  1571. };
  1572. static struct clk_rcg sdc2_src = {
  1573. .ns_reg = 0x284c,
  1574. .md_reg = 0x2848,
  1575. .mn = {
  1576. .mnctr_en_bit = 8,
  1577. .mnctr_reset_bit = 7,
  1578. .mnctr_mode_shift = 5,
  1579. .n_val_shift = 16,
  1580. .m_val_shift = 16,
  1581. .width = 8,
  1582. },
  1583. .p = {
  1584. .pre_div_shift = 3,
  1585. .pre_div_width = 2,
  1586. },
  1587. .s = {
  1588. .src_sel_shift = 0,
  1589. .parent_map = gcc_pxo_pll8_map,
  1590. },
  1591. .freq_tbl = clk_tbl_sdc,
  1592. .clkr = {
  1593. .enable_reg = 0x284c,
  1594. .enable_mask = BIT(11),
  1595. .hw.init = &(struct clk_init_data){
  1596. .name = "sdc2_src",
  1597. .parent_names = gcc_pxo_pll8,
  1598. .num_parents = 2,
  1599. .ops = &clk_rcg_ops,
  1600. .flags = CLK_SET_RATE_GATE,
  1601. },
  1602. }
  1603. };
  1604. static struct clk_branch sdc2_clk = {
  1605. .halt_reg = 0x2fc8,
  1606. .halt_bit = 5,
  1607. .clkr = {
  1608. .enable_reg = 0x284c,
  1609. .enable_mask = BIT(9),
  1610. .hw.init = &(struct clk_init_data){
  1611. .name = "sdc2_clk",
  1612. .parent_names = (const char *[]){ "sdc2_src" },
  1613. .num_parents = 1,
  1614. .ops = &clk_branch_ops,
  1615. .flags = CLK_SET_RATE_PARENT,
  1616. },
  1617. },
  1618. };
  1619. static struct clk_rcg sdc3_src = {
  1620. .ns_reg = 0x286c,
  1621. .md_reg = 0x2868,
  1622. .mn = {
  1623. .mnctr_en_bit = 8,
  1624. .mnctr_reset_bit = 7,
  1625. .mnctr_mode_shift = 5,
  1626. .n_val_shift = 16,
  1627. .m_val_shift = 16,
  1628. .width = 8,
  1629. },
  1630. .p = {
  1631. .pre_div_shift = 3,
  1632. .pre_div_width = 2,
  1633. },
  1634. .s = {
  1635. .src_sel_shift = 0,
  1636. .parent_map = gcc_pxo_pll8_map,
  1637. },
  1638. .freq_tbl = clk_tbl_sdc,
  1639. .clkr = {
  1640. .enable_reg = 0x286c,
  1641. .enable_mask = BIT(11),
  1642. .hw.init = &(struct clk_init_data){
  1643. .name = "sdc3_src",
  1644. .parent_names = gcc_pxo_pll8,
  1645. .num_parents = 2,
  1646. .ops = &clk_rcg_ops,
  1647. .flags = CLK_SET_RATE_GATE,
  1648. },
  1649. }
  1650. };
  1651. static struct clk_branch sdc3_clk = {
  1652. .halt_reg = 0x2fc8,
  1653. .halt_bit = 4,
  1654. .clkr = {
  1655. .enable_reg = 0x286c,
  1656. .enable_mask = BIT(9),
  1657. .hw.init = &(struct clk_init_data){
  1658. .name = "sdc3_clk",
  1659. .parent_names = (const char *[]){ "sdc3_src" },
  1660. .num_parents = 1,
  1661. .ops = &clk_branch_ops,
  1662. .flags = CLK_SET_RATE_PARENT,
  1663. },
  1664. },
  1665. };
  1666. static struct clk_rcg sdc4_src = {
  1667. .ns_reg = 0x288c,
  1668. .md_reg = 0x2888,
  1669. .mn = {
  1670. .mnctr_en_bit = 8,
  1671. .mnctr_reset_bit = 7,
  1672. .mnctr_mode_shift = 5,
  1673. .n_val_shift = 16,
  1674. .m_val_shift = 16,
  1675. .width = 8,
  1676. },
  1677. .p = {
  1678. .pre_div_shift = 3,
  1679. .pre_div_width = 2,
  1680. },
  1681. .s = {
  1682. .src_sel_shift = 0,
  1683. .parent_map = gcc_pxo_pll8_map,
  1684. },
  1685. .freq_tbl = clk_tbl_sdc,
  1686. .clkr = {
  1687. .enable_reg = 0x288c,
  1688. .enable_mask = BIT(11),
  1689. .hw.init = &(struct clk_init_data){
  1690. .name = "sdc4_src",
  1691. .parent_names = gcc_pxo_pll8,
  1692. .num_parents = 2,
  1693. .ops = &clk_rcg_ops,
  1694. .flags = CLK_SET_RATE_GATE,
  1695. },
  1696. }
  1697. };
  1698. static struct clk_branch sdc4_clk = {
  1699. .halt_reg = 0x2fc8,
  1700. .halt_bit = 3,
  1701. .clkr = {
  1702. .enable_reg = 0x288c,
  1703. .enable_mask = BIT(9),
  1704. .hw.init = &(struct clk_init_data){
  1705. .name = "sdc4_clk",
  1706. .parent_names = (const char *[]){ "sdc4_src" },
  1707. .num_parents = 1,
  1708. .ops = &clk_branch_ops,
  1709. .flags = CLK_SET_RATE_PARENT,
  1710. },
  1711. },
  1712. };
  1713. static struct clk_rcg sdc5_src = {
  1714. .ns_reg = 0x28ac,
  1715. .md_reg = 0x28a8,
  1716. .mn = {
  1717. .mnctr_en_bit = 8,
  1718. .mnctr_reset_bit = 7,
  1719. .mnctr_mode_shift = 5,
  1720. .n_val_shift = 16,
  1721. .m_val_shift = 16,
  1722. .width = 8,
  1723. },
  1724. .p = {
  1725. .pre_div_shift = 3,
  1726. .pre_div_width = 2,
  1727. },
  1728. .s = {
  1729. .src_sel_shift = 0,
  1730. .parent_map = gcc_pxo_pll8_map,
  1731. },
  1732. .freq_tbl = clk_tbl_sdc,
  1733. .clkr = {
  1734. .enable_reg = 0x28ac,
  1735. .enable_mask = BIT(11),
  1736. .hw.init = &(struct clk_init_data){
  1737. .name = "sdc5_src",
  1738. .parent_names = gcc_pxo_pll8,
  1739. .num_parents = 2,
  1740. .ops = &clk_rcg_ops,
  1741. .flags = CLK_SET_RATE_GATE,
  1742. },
  1743. }
  1744. };
  1745. static struct clk_branch sdc5_clk = {
  1746. .halt_reg = 0x2fc8,
  1747. .halt_bit = 2,
  1748. .clkr = {
  1749. .enable_reg = 0x28ac,
  1750. .enable_mask = BIT(9),
  1751. .hw.init = &(struct clk_init_data){
  1752. .name = "sdc5_clk",
  1753. .parent_names = (const char *[]){ "sdc5_src" },
  1754. .num_parents = 1,
  1755. .ops = &clk_branch_ops,
  1756. .flags = CLK_SET_RATE_PARENT,
  1757. },
  1758. },
  1759. };
  1760. static const struct freq_tbl clk_tbl_tsif_ref[] = {
  1761. { 105000, P_PXO, 1, 1, 256 },
  1762. { }
  1763. };
  1764. static struct clk_rcg tsif_ref_src = {
  1765. .ns_reg = 0x2710,
  1766. .md_reg = 0x270c,
  1767. .mn = {
  1768. .mnctr_en_bit = 8,
  1769. .mnctr_reset_bit = 7,
  1770. .mnctr_mode_shift = 5,
  1771. .n_val_shift = 16,
  1772. .m_val_shift = 16,
  1773. .width = 16,
  1774. },
  1775. .p = {
  1776. .pre_div_shift = 3,
  1777. .pre_div_width = 2,
  1778. },
  1779. .s = {
  1780. .src_sel_shift = 0,
  1781. .parent_map = gcc_pxo_pll8_map,
  1782. },
  1783. .freq_tbl = clk_tbl_tsif_ref,
  1784. .clkr = {
  1785. .enable_reg = 0x2710,
  1786. .enable_mask = BIT(11),
  1787. .hw.init = &(struct clk_init_data){
  1788. .name = "tsif_ref_src",
  1789. .parent_names = gcc_pxo_pll8,
  1790. .num_parents = 2,
  1791. .ops = &clk_rcg_ops,
  1792. .flags = CLK_SET_RATE_GATE,
  1793. },
  1794. }
  1795. };
  1796. static struct clk_branch tsif_ref_clk = {
  1797. .halt_reg = 0x2fd4,
  1798. .halt_bit = 5,
  1799. .clkr = {
  1800. .enable_reg = 0x2710,
  1801. .enable_mask = BIT(9),
  1802. .hw.init = &(struct clk_init_data){
  1803. .name = "tsif_ref_clk",
  1804. .parent_names = (const char *[]){ "tsif_ref_src" },
  1805. .num_parents = 1,
  1806. .ops = &clk_branch_ops,
  1807. .flags = CLK_SET_RATE_PARENT,
  1808. },
  1809. },
  1810. };
  1811. static const struct freq_tbl clk_tbl_usb[] = {
  1812. { 60000000, P_PLL8, 1, 5, 32 },
  1813. { }
  1814. };
  1815. static struct clk_rcg usb_hs1_xcvr_src = {
  1816. .ns_reg = 0x290c,
  1817. .md_reg = 0x2908,
  1818. .mn = {
  1819. .mnctr_en_bit = 8,
  1820. .mnctr_reset_bit = 7,
  1821. .mnctr_mode_shift = 5,
  1822. .n_val_shift = 16,
  1823. .m_val_shift = 16,
  1824. .width = 8,
  1825. },
  1826. .p = {
  1827. .pre_div_shift = 3,
  1828. .pre_div_width = 2,
  1829. },
  1830. .s = {
  1831. .src_sel_shift = 0,
  1832. .parent_map = gcc_pxo_pll8_map,
  1833. },
  1834. .freq_tbl = clk_tbl_usb,
  1835. .clkr = {
  1836. .enable_reg = 0x290c,
  1837. .enable_mask = BIT(11),
  1838. .hw.init = &(struct clk_init_data){
  1839. .name = "usb_hs1_xcvr_src",
  1840. .parent_names = gcc_pxo_pll8,
  1841. .num_parents = 2,
  1842. .ops = &clk_rcg_ops,
  1843. .flags = CLK_SET_RATE_GATE,
  1844. },
  1845. }
  1846. };
  1847. static struct clk_branch usb_hs1_xcvr_clk = {
  1848. .halt_reg = 0x2fc8,
  1849. .halt_bit = 0,
  1850. .clkr = {
  1851. .enable_reg = 0x290c,
  1852. .enable_mask = BIT(9),
  1853. .hw.init = &(struct clk_init_data){
  1854. .name = "usb_hs1_xcvr_clk",
  1855. .parent_names = (const char *[]){ "usb_hs1_xcvr_src" },
  1856. .num_parents = 1,
  1857. .ops = &clk_branch_ops,
  1858. .flags = CLK_SET_RATE_PARENT,
  1859. },
  1860. },
  1861. };
  1862. static struct clk_rcg usb_hs3_xcvr_src = {
  1863. .ns_reg = 0x370c,
  1864. .md_reg = 0x3708,
  1865. .mn = {
  1866. .mnctr_en_bit = 8,
  1867. .mnctr_reset_bit = 7,
  1868. .mnctr_mode_shift = 5,
  1869. .n_val_shift = 16,
  1870. .m_val_shift = 16,
  1871. .width = 8,
  1872. },
  1873. .p = {
  1874. .pre_div_shift = 3,
  1875. .pre_div_width = 2,
  1876. },
  1877. .s = {
  1878. .src_sel_shift = 0,
  1879. .parent_map = gcc_pxo_pll8_map,
  1880. },
  1881. .freq_tbl = clk_tbl_usb,
  1882. .clkr = {
  1883. .enable_reg = 0x370c,
  1884. .enable_mask = BIT(11),
  1885. .hw.init = &(struct clk_init_data){
  1886. .name = "usb_hs3_xcvr_src",
  1887. .parent_names = gcc_pxo_pll8,
  1888. .num_parents = 2,
  1889. .ops = &clk_rcg_ops,
  1890. .flags = CLK_SET_RATE_GATE,
  1891. },
  1892. }
  1893. };
  1894. static struct clk_branch usb_hs3_xcvr_clk = {
  1895. .halt_reg = 0x2fc8,
  1896. .halt_bit = 30,
  1897. .clkr = {
  1898. .enable_reg = 0x370c,
  1899. .enable_mask = BIT(9),
  1900. .hw.init = &(struct clk_init_data){
  1901. .name = "usb_hs3_xcvr_clk",
  1902. .parent_names = (const char *[]){ "usb_hs3_xcvr_src" },
  1903. .num_parents = 1,
  1904. .ops = &clk_branch_ops,
  1905. .flags = CLK_SET_RATE_PARENT,
  1906. },
  1907. },
  1908. };
  1909. static struct clk_rcg usb_hs4_xcvr_src = {
  1910. .ns_reg = 0x372c,
  1911. .md_reg = 0x3728,
  1912. .mn = {
  1913. .mnctr_en_bit = 8,
  1914. .mnctr_reset_bit = 7,
  1915. .mnctr_mode_shift = 5,
  1916. .n_val_shift = 16,
  1917. .m_val_shift = 16,
  1918. .width = 8,
  1919. },
  1920. .p = {
  1921. .pre_div_shift = 3,
  1922. .pre_div_width = 2,
  1923. },
  1924. .s = {
  1925. .src_sel_shift = 0,
  1926. .parent_map = gcc_pxo_pll8_map,
  1927. },
  1928. .freq_tbl = clk_tbl_usb,
  1929. .clkr = {
  1930. .enable_reg = 0x372c,
  1931. .enable_mask = BIT(11),
  1932. .hw.init = &(struct clk_init_data){
  1933. .name = "usb_hs4_xcvr_src",
  1934. .parent_names = gcc_pxo_pll8,
  1935. .num_parents = 2,
  1936. .ops = &clk_rcg_ops,
  1937. .flags = CLK_SET_RATE_GATE,
  1938. },
  1939. }
  1940. };
  1941. static struct clk_branch usb_hs4_xcvr_clk = {
  1942. .halt_reg = 0x2fc8,
  1943. .halt_bit = 2,
  1944. .clkr = {
  1945. .enable_reg = 0x372c,
  1946. .enable_mask = BIT(9),
  1947. .hw.init = &(struct clk_init_data){
  1948. .name = "usb_hs4_xcvr_clk",
  1949. .parent_names = (const char *[]){ "usb_hs4_xcvr_src" },
  1950. .num_parents = 1,
  1951. .ops = &clk_branch_ops,
  1952. .flags = CLK_SET_RATE_PARENT,
  1953. },
  1954. },
  1955. };
  1956. static struct clk_rcg usb_hsic_xcvr_fs_src = {
  1957. .ns_reg = 0x2928,
  1958. .md_reg = 0x2924,
  1959. .mn = {
  1960. .mnctr_en_bit = 8,
  1961. .mnctr_reset_bit = 7,
  1962. .mnctr_mode_shift = 5,
  1963. .n_val_shift = 16,
  1964. .m_val_shift = 16,
  1965. .width = 8,
  1966. },
  1967. .p = {
  1968. .pre_div_shift = 3,
  1969. .pre_div_width = 2,
  1970. },
  1971. .s = {
  1972. .src_sel_shift = 0,
  1973. .parent_map = gcc_pxo_pll8_map,
  1974. },
  1975. .freq_tbl = clk_tbl_usb,
  1976. .clkr = {
  1977. .enable_reg = 0x2928,
  1978. .enable_mask = BIT(11),
  1979. .hw.init = &(struct clk_init_data){
  1980. .name = "usb_hsic_xcvr_fs_src",
  1981. .parent_names = gcc_pxo_pll8,
  1982. .num_parents = 2,
  1983. .ops = &clk_rcg_ops,
  1984. .flags = CLK_SET_RATE_GATE,
  1985. },
  1986. }
  1987. };
  1988. static const char * const usb_hsic_xcvr_fs_src_p[] = { "usb_hsic_xcvr_fs_src" };
  1989. static struct clk_branch usb_hsic_xcvr_fs_clk = {
  1990. .halt_reg = 0x2fc8,
  1991. .halt_bit = 2,
  1992. .clkr = {
  1993. .enable_reg = 0x2928,
  1994. .enable_mask = BIT(9),
  1995. .hw.init = &(struct clk_init_data){
  1996. .name = "usb_hsic_xcvr_fs_clk",
  1997. .parent_names = usb_hsic_xcvr_fs_src_p,
  1998. .num_parents = 1,
  1999. .ops = &clk_branch_ops,
  2000. .flags = CLK_SET_RATE_PARENT,
  2001. },
  2002. },
  2003. };
  2004. static struct clk_branch usb_hsic_system_clk = {
  2005. .halt_reg = 0x2fcc,
  2006. .halt_bit = 24,
  2007. .clkr = {
  2008. .enable_reg = 0x292c,
  2009. .enable_mask = BIT(4),
  2010. .hw.init = &(struct clk_init_data){
  2011. .parent_names = usb_hsic_xcvr_fs_src_p,
  2012. .num_parents = 1,
  2013. .name = "usb_hsic_system_clk",
  2014. .ops = &clk_branch_ops,
  2015. .flags = CLK_SET_RATE_PARENT,
  2016. },
  2017. },
  2018. };
  2019. static struct clk_branch usb_hsic_hsic_clk = {
  2020. .halt_reg = 0x2fcc,
  2021. .halt_bit = 19,
  2022. .clkr = {
  2023. .enable_reg = 0x2b44,
  2024. .enable_mask = BIT(0),
  2025. .hw.init = &(struct clk_init_data){
  2026. .parent_names = (const char *[]){ "pll14_vote" },
  2027. .num_parents = 1,
  2028. .name = "usb_hsic_hsic_clk",
  2029. .ops = &clk_branch_ops,
  2030. },
  2031. },
  2032. };
  2033. static struct clk_branch usb_hsic_hsio_cal_clk = {
  2034. .halt_reg = 0x2fcc,
  2035. .halt_bit = 23,
  2036. .clkr = {
  2037. .enable_reg = 0x2b48,
  2038. .enable_mask = BIT(0),
  2039. .hw.init = &(struct clk_init_data){
  2040. .name = "usb_hsic_hsio_cal_clk",
  2041. .ops = &clk_branch_ops,
  2042. },
  2043. },
  2044. };
  2045. static struct clk_rcg usb_fs1_xcvr_fs_src = {
  2046. .ns_reg = 0x2968,
  2047. .md_reg = 0x2964,
  2048. .mn = {
  2049. .mnctr_en_bit = 8,
  2050. .mnctr_reset_bit = 7,
  2051. .mnctr_mode_shift = 5,
  2052. .n_val_shift = 16,
  2053. .m_val_shift = 16,
  2054. .width = 8,
  2055. },
  2056. .p = {
  2057. .pre_div_shift = 3,
  2058. .pre_div_width = 2,
  2059. },
  2060. .s = {
  2061. .src_sel_shift = 0,
  2062. .parent_map = gcc_pxo_pll8_map,
  2063. },
  2064. .freq_tbl = clk_tbl_usb,
  2065. .clkr = {
  2066. .enable_reg = 0x2968,
  2067. .enable_mask = BIT(11),
  2068. .hw.init = &(struct clk_init_data){
  2069. .name = "usb_fs1_xcvr_fs_src",
  2070. .parent_names = gcc_pxo_pll8,
  2071. .num_parents = 2,
  2072. .ops = &clk_rcg_ops,
  2073. .flags = CLK_SET_RATE_GATE,
  2074. },
  2075. }
  2076. };
  2077. static const char * const usb_fs1_xcvr_fs_src_p[] = { "usb_fs1_xcvr_fs_src" };
  2078. static struct clk_branch usb_fs1_xcvr_fs_clk = {
  2079. .halt_reg = 0x2fcc,
  2080. .halt_bit = 15,
  2081. .clkr = {
  2082. .enable_reg = 0x2968,
  2083. .enable_mask = BIT(9),
  2084. .hw.init = &(struct clk_init_data){
  2085. .name = "usb_fs1_xcvr_fs_clk",
  2086. .parent_names = usb_fs1_xcvr_fs_src_p,
  2087. .num_parents = 1,
  2088. .ops = &clk_branch_ops,
  2089. .flags = CLK_SET_RATE_PARENT,
  2090. },
  2091. },
  2092. };
  2093. static struct clk_branch usb_fs1_system_clk = {
  2094. .halt_reg = 0x2fcc,
  2095. .halt_bit = 16,
  2096. .clkr = {
  2097. .enable_reg = 0x296c,
  2098. .enable_mask = BIT(4),
  2099. .hw.init = &(struct clk_init_data){
  2100. .parent_names = usb_fs1_xcvr_fs_src_p,
  2101. .num_parents = 1,
  2102. .name = "usb_fs1_system_clk",
  2103. .ops = &clk_branch_ops,
  2104. .flags = CLK_SET_RATE_PARENT,
  2105. },
  2106. },
  2107. };
  2108. static struct clk_rcg usb_fs2_xcvr_fs_src = {
  2109. .ns_reg = 0x2988,
  2110. .md_reg = 0x2984,
  2111. .mn = {
  2112. .mnctr_en_bit = 8,
  2113. .mnctr_reset_bit = 7,
  2114. .mnctr_mode_shift = 5,
  2115. .n_val_shift = 16,
  2116. .m_val_shift = 16,
  2117. .width = 8,
  2118. },
  2119. .p = {
  2120. .pre_div_shift = 3,
  2121. .pre_div_width = 2,
  2122. },
  2123. .s = {
  2124. .src_sel_shift = 0,
  2125. .parent_map = gcc_pxo_pll8_map,
  2126. },
  2127. .freq_tbl = clk_tbl_usb,
  2128. .clkr = {
  2129. .enable_reg = 0x2988,
  2130. .enable_mask = BIT(11),
  2131. .hw.init = &(struct clk_init_data){
  2132. .name = "usb_fs2_xcvr_fs_src",
  2133. .parent_names = gcc_pxo_pll8,
  2134. .num_parents = 2,
  2135. .ops = &clk_rcg_ops,
  2136. .flags = CLK_SET_RATE_GATE,
  2137. },
  2138. }
  2139. };
  2140. static const char * const usb_fs2_xcvr_fs_src_p[] = { "usb_fs2_xcvr_fs_src" };
  2141. static struct clk_branch usb_fs2_xcvr_fs_clk = {
  2142. .halt_reg = 0x2fcc,
  2143. .halt_bit = 12,
  2144. .clkr = {
  2145. .enable_reg = 0x2988,
  2146. .enable_mask = BIT(9),
  2147. .hw.init = &(struct clk_init_data){
  2148. .name = "usb_fs2_xcvr_fs_clk",
  2149. .parent_names = usb_fs2_xcvr_fs_src_p,
  2150. .num_parents = 1,
  2151. .ops = &clk_branch_ops,
  2152. .flags = CLK_SET_RATE_PARENT,
  2153. },
  2154. },
  2155. };
  2156. static struct clk_branch usb_fs2_system_clk = {
  2157. .halt_reg = 0x2fcc,
  2158. .halt_bit = 13,
  2159. .clkr = {
  2160. .enable_reg = 0x298c,
  2161. .enable_mask = BIT(4),
  2162. .hw.init = &(struct clk_init_data){
  2163. .name = "usb_fs2_system_clk",
  2164. .parent_names = usb_fs2_xcvr_fs_src_p,
  2165. .num_parents = 1,
  2166. .ops = &clk_branch_ops,
  2167. .flags = CLK_SET_RATE_PARENT,
  2168. },
  2169. },
  2170. };
  2171. static struct clk_branch ce1_core_clk = {
  2172. .hwcg_reg = 0x2724,
  2173. .hwcg_bit = 6,
  2174. .halt_reg = 0x2fd4,
  2175. .halt_bit = 27,
  2176. .clkr = {
  2177. .enable_reg = 0x2724,
  2178. .enable_mask = BIT(4),
  2179. .hw.init = &(struct clk_init_data){
  2180. .name = "ce1_core_clk",
  2181. .ops = &clk_branch_ops,
  2182. },
  2183. },
  2184. };
  2185. static struct clk_branch ce1_h_clk = {
  2186. .halt_reg = 0x2fd4,
  2187. .halt_bit = 1,
  2188. .clkr = {
  2189. .enable_reg = 0x2720,
  2190. .enable_mask = BIT(4),
  2191. .hw.init = &(struct clk_init_data){
  2192. .name = "ce1_h_clk",
  2193. .ops = &clk_branch_ops,
  2194. },
  2195. },
  2196. };
  2197. static struct clk_branch dma_bam_h_clk = {
  2198. .hwcg_reg = 0x25c0,
  2199. .hwcg_bit = 6,
  2200. .halt_reg = 0x2fc8,
  2201. .halt_bit = 12,
  2202. .clkr = {
  2203. .enable_reg = 0x25c0,
  2204. .enable_mask = BIT(4),
  2205. .hw.init = &(struct clk_init_data){
  2206. .name = "dma_bam_h_clk",
  2207. .ops = &clk_branch_ops,
  2208. },
  2209. },
  2210. };
  2211. static struct clk_branch gsbi1_h_clk = {
  2212. .hwcg_reg = 0x29c0,
  2213. .hwcg_bit = 6,
  2214. .halt_reg = 0x2fcc,
  2215. .halt_bit = 11,
  2216. .clkr = {
  2217. .enable_reg = 0x29c0,
  2218. .enable_mask = BIT(4),
  2219. .hw.init = &(struct clk_init_data){
  2220. .name = "gsbi1_h_clk",
  2221. .ops = &clk_branch_ops,
  2222. },
  2223. },
  2224. };
  2225. static struct clk_branch gsbi2_h_clk = {
  2226. .hwcg_reg = 0x29e0,
  2227. .hwcg_bit = 6,
  2228. .halt_reg = 0x2fcc,
  2229. .halt_bit = 7,
  2230. .clkr = {
  2231. .enable_reg = 0x29e0,
  2232. .enable_mask = BIT(4),
  2233. .hw.init = &(struct clk_init_data){
  2234. .name = "gsbi2_h_clk",
  2235. .ops = &clk_branch_ops,
  2236. },
  2237. },
  2238. };
  2239. static struct clk_branch gsbi3_h_clk = {
  2240. .hwcg_reg = 0x2a00,
  2241. .hwcg_bit = 6,
  2242. .halt_reg = 0x2fcc,
  2243. .halt_bit = 3,
  2244. .clkr = {
  2245. .enable_reg = 0x2a00,
  2246. .enable_mask = BIT(4),
  2247. .hw.init = &(struct clk_init_data){
  2248. .name = "gsbi3_h_clk",
  2249. .ops = &clk_branch_ops,
  2250. },
  2251. },
  2252. };
  2253. static struct clk_branch gsbi4_h_clk = {
  2254. .hwcg_reg = 0x2a20,
  2255. .hwcg_bit = 6,
  2256. .halt_reg = 0x2fd0,
  2257. .halt_bit = 27,
  2258. .clkr = {
  2259. .enable_reg = 0x2a20,
  2260. .enable_mask = BIT(4),
  2261. .hw.init = &(struct clk_init_data){
  2262. .name = "gsbi4_h_clk",
  2263. .ops = &clk_branch_ops,
  2264. },
  2265. },
  2266. };
  2267. static struct clk_branch gsbi5_h_clk = {
  2268. .hwcg_reg = 0x2a40,
  2269. .hwcg_bit = 6,
  2270. .halt_reg = 0x2fd0,
  2271. .halt_bit = 23,
  2272. .clkr = {
  2273. .enable_reg = 0x2a40,
  2274. .enable_mask = BIT(4),
  2275. .hw.init = &(struct clk_init_data){
  2276. .name = "gsbi5_h_clk",
  2277. .ops = &clk_branch_ops,
  2278. },
  2279. },
  2280. };
  2281. static struct clk_branch gsbi6_h_clk = {
  2282. .hwcg_reg = 0x2a60,
  2283. .hwcg_bit = 6,
  2284. .halt_reg = 0x2fd0,
  2285. .halt_bit = 19,
  2286. .clkr = {
  2287. .enable_reg = 0x2a60,
  2288. .enable_mask = BIT(4),
  2289. .hw.init = &(struct clk_init_data){
  2290. .name = "gsbi6_h_clk",
  2291. .ops = &clk_branch_ops,
  2292. },
  2293. },
  2294. };
  2295. static struct clk_branch gsbi7_h_clk = {
  2296. .hwcg_reg = 0x2a80,
  2297. .hwcg_bit = 6,
  2298. .halt_reg = 0x2fd0,
  2299. .halt_bit = 15,
  2300. .clkr = {
  2301. .enable_reg = 0x2a80,
  2302. .enable_mask = BIT(4),
  2303. .hw.init = &(struct clk_init_data){
  2304. .name = "gsbi7_h_clk",
  2305. .ops = &clk_branch_ops,
  2306. },
  2307. },
  2308. };
  2309. static struct clk_branch gsbi8_h_clk = {
  2310. .hwcg_reg = 0x2aa0,
  2311. .hwcg_bit = 6,
  2312. .halt_reg = 0x2fd0,
  2313. .halt_bit = 11,
  2314. .clkr = {
  2315. .enable_reg = 0x2aa0,
  2316. .enable_mask = BIT(4),
  2317. .hw.init = &(struct clk_init_data){
  2318. .name = "gsbi8_h_clk",
  2319. .ops = &clk_branch_ops,
  2320. },
  2321. },
  2322. };
  2323. static struct clk_branch gsbi9_h_clk = {
  2324. .hwcg_reg = 0x2ac0,
  2325. .hwcg_bit = 6,
  2326. .halt_reg = 0x2fd0,
  2327. .halt_bit = 7,
  2328. .clkr = {
  2329. .enable_reg = 0x2ac0,
  2330. .enable_mask = BIT(4),
  2331. .hw.init = &(struct clk_init_data){
  2332. .name = "gsbi9_h_clk",
  2333. .ops = &clk_branch_ops,
  2334. },
  2335. },
  2336. };
  2337. static struct clk_branch gsbi10_h_clk = {
  2338. .hwcg_reg = 0x2ae0,
  2339. .hwcg_bit = 6,
  2340. .halt_reg = 0x2fd0,
  2341. .halt_bit = 3,
  2342. .clkr = {
  2343. .enable_reg = 0x2ae0,
  2344. .enable_mask = BIT(4),
  2345. .hw.init = &(struct clk_init_data){
  2346. .name = "gsbi10_h_clk",
  2347. .ops = &clk_branch_ops,
  2348. },
  2349. },
  2350. };
  2351. static struct clk_branch gsbi11_h_clk = {
  2352. .hwcg_reg = 0x2b00,
  2353. .hwcg_bit = 6,
  2354. .halt_reg = 0x2fd4,
  2355. .halt_bit = 18,
  2356. .clkr = {
  2357. .enable_reg = 0x2b00,
  2358. .enable_mask = BIT(4),
  2359. .hw.init = &(struct clk_init_data){
  2360. .name = "gsbi11_h_clk",
  2361. .ops = &clk_branch_ops,
  2362. },
  2363. },
  2364. };
  2365. static struct clk_branch gsbi12_h_clk = {
  2366. .hwcg_reg = 0x2b20,
  2367. .hwcg_bit = 6,
  2368. .halt_reg = 0x2fd4,
  2369. .halt_bit = 14,
  2370. .clkr = {
  2371. .enable_reg = 0x2b20,
  2372. .enable_mask = BIT(4),
  2373. .hw.init = &(struct clk_init_data){
  2374. .name = "gsbi12_h_clk",
  2375. .ops = &clk_branch_ops,
  2376. },
  2377. },
  2378. };
  2379. static struct clk_branch tsif_h_clk = {
  2380. .hwcg_reg = 0x2700,
  2381. .hwcg_bit = 6,
  2382. .halt_reg = 0x2fd4,
  2383. .halt_bit = 7,
  2384. .clkr = {
  2385. .enable_reg = 0x2700,
  2386. .enable_mask = BIT(4),
  2387. .hw.init = &(struct clk_init_data){
  2388. .name = "tsif_h_clk",
  2389. .ops = &clk_branch_ops,
  2390. },
  2391. },
  2392. };
  2393. static struct clk_branch usb_fs1_h_clk = {
  2394. .halt_reg = 0x2fcc,
  2395. .halt_bit = 17,
  2396. .clkr = {
  2397. .enable_reg = 0x2960,
  2398. .enable_mask = BIT(4),
  2399. .hw.init = &(struct clk_init_data){
  2400. .name = "usb_fs1_h_clk",
  2401. .ops = &clk_branch_ops,
  2402. },
  2403. },
  2404. };
  2405. static struct clk_branch usb_fs2_h_clk = {
  2406. .halt_reg = 0x2fcc,
  2407. .halt_bit = 14,
  2408. .clkr = {
  2409. .enable_reg = 0x2980,
  2410. .enable_mask = BIT(4),
  2411. .hw.init = &(struct clk_init_data){
  2412. .name = "usb_fs2_h_clk",
  2413. .ops = &clk_branch_ops,
  2414. },
  2415. },
  2416. };
  2417. static struct clk_branch usb_hs1_h_clk = {
  2418. .hwcg_reg = 0x2900,
  2419. .hwcg_bit = 6,
  2420. .halt_reg = 0x2fc8,
  2421. .halt_bit = 1,
  2422. .clkr = {
  2423. .enable_reg = 0x2900,
  2424. .enable_mask = BIT(4),
  2425. .hw.init = &(struct clk_init_data){
  2426. .name = "usb_hs1_h_clk",
  2427. .ops = &clk_branch_ops,
  2428. },
  2429. },
  2430. };
  2431. static struct clk_branch usb_hs3_h_clk = {
  2432. .halt_reg = 0x2fc8,
  2433. .halt_bit = 31,
  2434. .clkr = {
  2435. .enable_reg = 0x3700,
  2436. .enable_mask = BIT(4),
  2437. .hw.init = &(struct clk_init_data){
  2438. .name = "usb_hs3_h_clk",
  2439. .ops = &clk_branch_ops,
  2440. },
  2441. },
  2442. };
  2443. static struct clk_branch usb_hs4_h_clk = {
  2444. .halt_reg = 0x2fc8,
  2445. .halt_bit = 7,
  2446. .clkr = {
  2447. .enable_reg = 0x3720,
  2448. .enable_mask = BIT(4),
  2449. .hw.init = &(struct clk_init_data){
  2450. .name = "usb_hs4_h_clk",
  2451. .ops = &clk_branch_ops,
  2452. },
  2453. },
  2454. };
  2455. static struct clk_branch usb_hsic_h_clk = {
  2456. .halt_reg = 0x2fcc,
  2457. .halt_bit = 28,
  2458. .clkr = {
  2459. .enable_reg = 0x2920,
  2460. .enable_mask = BIT(4),
  2461. .hw.init = &(struct clk_init_data){
  2462. .name = "usb_hsic_h_clk",
  2463. .ops = &clk_branch_ops,
  2464. },
  2465. },
  2466. };
  2467. static struct clk_branch sdc1_h_clk = {
  2468. .hwcg_reg = 0x2820,
  2469. .hwcg_bit = 6,
  2470. .halt_reg = 0x2fc8,
  2471. .halt_bit = 11,
  2472. .clkr = {
  2473. .enable_reg = 0x2820,
  2474. .enable_mask = BIT(4),
  2475. .hw.init = &(struct clk_init_data){
  2476. .name = "sdc1_h_clk",
  2477. .ops = &clk_branch_ops,
  2478. },
  2479. },
  2480. };
  2481. static struct clk_branch sdc2_h_clk = {
  2482. .hwcg_reg = 0x2840,
  2483. .hwcg_bit = 6,
  2484. .halt_reg = 0x2fc8,
  2485. .halt_bit = 10,
  2486. .clkr = {
  2487. .enable_reg = 0x2840,
  2488. .enable_mask = BIT(4),
  2489. .hw.init = &(struct clk_init_data){
  2490. .name = "sdc2_h_clk",
  2491. .ops = &clk_branch_ops,
  2492. },
  2493. },
  2494. };
  2495. static struct clk_branch sdc3_h_clk = {
  2496. .hwcg_reg = 0x2860,
  2497. .hwcg_bit = 6,
  2498. .halt_reg = 0x2fc8,
  2499. .halt_bit = 9,
  2500. .clkr = {
  2501. .enable_reg = 0x2860,
  2502. .enable_mask = BIT(4),
  2503. .hw.init = &(struct clk_init_data){
  2504. .name = "sdc3_h_clk",
  2505. .ops = &clk_branch_ops,
  2506. },
  2507. },
  2508. };
  2509. static struct clk_branch sdc4_h_clk = {
  2510. .hwcg_reg = 0x2880,
  2511. .hwcg_bit = 6,
  2512. .halt_reg = 0x2fc8,
  2513. .halt_bit = 8,
  2514. .clkr = {
  2515. .enable_reg = 0x2880,
  2516. .enable_mask = BIT(4),
  2517. .hw.init = &(struct clk_init_data){
  2518. .name = "sdc4_h_clk",
  2519. .ops = &clk_branch_ops,
  2520. },
  2521. },
  2522. };
  2523. static struct clk_branch sdc5_h_clk = {
  2524. .hwcg_reg = 0x28a0,
  2525. .hwcg_bit = 6,
  2526. .halt_reg = 0x2fc8,
  2527. .halt_bit = 7,
  2528. .clkr = {
  2529. .enable_reg = 0x28a0,
  2530. .enable_mask = BIT(4),
  2531. .hw.init = &(struct clk_init_data){
  2532. .name = "sdc5_h_clk",
  2533. .ops = &clk_branch_ops,
  2534. },
  2535. },
  2536. };
  2537. static struct clk_branch adm0_clk = {
  2538. .halt_reg = 0x2fdc,
  2539. .halt_check = BRANCH_HALT_VOTED,
  2540. .halt_bit = 14,
  2541. .clkr = {
  2542. .enable_reg = 0x3080,
  2543. .enable_mask = BIT(2),
  2544. .hw.init = &(struct clk_init_data){
  2545. .name = "adm0_clk",
  2546. .ops = &clk_branch_ops,
  2547. },
  2548. },
  2549. };
  2550. static struct clk_branch adm0_pbus_clk = {
  2551. .hwcg_reg = 0x2208,
  2552. .hwcg_bit = 6,
  2553. .halt_reg = 0x2fdc,
  2554. .halt_check = BRANCH_HALT_VOTED,
  2555. .halt_bit = 13,
  2556. .clkr = {
  2557. .enable_reg = 0x3080,
  2558. .enable_mask = BIT(3),
  2559. .hw.init = &(struct clk_init_data){
  2560. .name = "adm0_pbus_clk",
  2561. .ops = &clk_branch_ops,
  2562. },
  2563. },
  2564. };
  2565. static struct freq_tbl clk_tbl_ce3[] = {
  2566. { 48000000, P_PLL8, 8 },
  2567. { 100000000, P_PLL3, 12 },
  2568. { 120000000, P_PLL3, 10 },
  2569. { }
  2570. };
  2571. static struct clk_rcg ce3_src = {
  2572. .ns_reg = 0x36c0,
  2573. .p = {
  2574. .pre_div_shift = 3,
  2575. .pre_div_width = 4,
  2576. },
  2577. .s = {
  2578. .src_sel_shift = 0,
  2579. .parent_map = gcc_pxo_pll8_pll3_map,
  2580. },
  2581. .freq_tbl = clk_tbl_ce3,
  2582. .clkr = {
  2583. .enable_reg = 0x36c0,
  2584. .enable_mask = BIT(7),
  2585. .hw.init = &(struct clk_init_data){
  2586. .name = "ce3_src",
  2587. .parent_names = gcc_pxo_pll8_pll3,
  2588. .num_parents = 3,
  2589. .ops = &clk_rcg_ops,
  2590. .flags = CLK_SET_RATE_GATE,
  2591. },
  2592. },
  2593. };
  2594. static struct clk_branch ce3_core_clk = {
  2595. .halt_reg = 0x2fdc,
  2596. .halt_bit = 5,
  2597. .clkr = {
  2598. .enable_reg = 0x36cc,
  2599. .enable_mask = BIT(4),
  2600. .hw.init = &(struct clk_init_data){
  2601. .name = "ce3_core_clk",
  2602. .parent_names = (const char *[]){ "ce3_src" },
  2603. .num_parents = 1,
  2604. .ops = &clk_branch_ops,
  2605. .flags = CLK_SET_RATE_PARENT,
  2606. },
  2607. },
  2608. };
  2609. static struct clk_branch ce3_h_clk = {
  2610. .halt_reg = 0x2fc4,
  2611. .halt_bit = 16,
  2612. .clkr = {
  2613. .enable_reg = 0x36c4,
  2614. .enable_mask = BIT(4),
  2615. .hw.init = &(struct clk_init_data){
  2616. .name = "ce3_h_clk",
  2617. .parent_names = (const char *[]){ "ce3_src" },
  2618. .num_parents = 1,
  2619. .ops = &clk_branch_ops,
  2620. .flags = CLK_SET_RATE_PARENT,
  2621. },
  2622. },
  2623. };
  2624. static const struct freq_tbl clk_tbl_sata_ref[] = {
  2625. { 48000000, P_PLL8, 8, 0, 0 },
  2626. { 100000000, P_PLL3, 12, 0, 0 },
  2627. { }
  2628. };
  2629. static struct clk_rcg sata_clk_src = {
  2630. .ns_reg = 0x2c08,
  2631. .p = {
  2632. .pre_div_shift = 3,
  2633. .pre_div_width = 4,
  2634. },
  2635. .s = {
  2636. .src_sel_shift = 0,
  2637. .parent_map = gcc_pxo_pll8_pll3_map,
  2638. },
  2639. .freq_tbl = clk_tbl_sata_ref,
  2640. .clkr = {
  2641. .enable_reg = 0x2c08,
  2642. .enable_mask = BIT(7),
  2643. .hw.init = &(struct clk_init_data){
  2644. .name = "sata_clk_src",
  2645. .parent_names = gcc_pxo_pll8_pll3,
  2646. .num_parents = 3,
  2647. .ops = &clk_rcg_ops,
  2648. .flags = CLK_SET_RATE_GATE,
  2649. },
  2650. },
  2651. };
  2652. static struct clk_branch sata_rxoob_clk = {
  2653. .halt_reg = 0x2fdc,
  2654. .halt_bit = 26,
  2655. .clkr = {
  2656. .enable_reg = 0x2c0c,
  2657. .enable_mask = BIT(4),
  2658. .hw.init = &(struct clk_init_data){
  2659. .name = "sata_rxoob_clk",
  2660. .parent_names = (const char *[]){ "sata_clk_src" },
  2661. .num_parents = 1,
  2662. .ops = &clk_branch_ops,
  2663. .flags = CLK_SET_RATE_PARENT,
  2664. },
  2665. },
  2666. };
  2667. static struct clk_branch sata_pmalive_clk = {
  2668. .halt_reg = 0x2fdc,
  2669. .halt_bit = 25,
  2670. .clkr = {
  2671. .enable_reg = 0x2c10,
  2672. .enable_mask = BIT(4),
  2673. .hw.init = &(struct clk_init_data){
  2674. .name = "sata_pmalive_clk",
  2675. .parent_names = (const char *[]){ "sata_clk_src" },
  2676. .num_parents = 1,
  2677. .ops = &clk_branch_ops,
  2678. .flags = CLK_SET_RATE_PARENT,
  2679. },
  2680. },
  2681. };
  2682. static struct clk_branch sata_phy_ref_clk = {
  2683. .halt_reg = 0x2fdc,
  2684. .halt_bit = 24,
  2685. .clkr = {
  2686. .enable_reg = 0x2c14,
  2687. .enable_mask = BIT(4),
  2688. .hw.init = &(struct clk_init_data){
  2689. .name = "sata_phy_ref_clk",
  2690. .parent_names = (const char *[]){ "pxo" },
  2691. .num_parents = 1,
  2692. .ops = &clk_branch_ops,
  2693. },
  2694. },
  2695. };
  2696. static struct clk_branch sata_a_clk = {
  2697. .halt_reg = 0x2fc0,
  2698. .halt_bit = 12,
  2699. .clkr = {
  2700. .enable_reg = 0x2c20,
  2701. .enable_mask = BIT(4),
  2702. .hw.init = &(struct clk_init_data){
  2703. .name = "sata_a_clk",
  2704. .ops = &clk_branch_ops,
  2705. },
  2706. },
  2707. };
  2708. static struct clk_branch sata_h_clk = {
  2709. .halt_reg = 0x2fdc,
  2710. .halt_bit = 27,
  2711. .clkr = {
  2712. .enable_reg = 0x2c00,
  2713. .enable_mask = BIT(4),
  2714. .hw.init = &(struct clk_init_data){
  2715. .name = "sata_h_clk",
  2716. .ops = &clk_branch_ops,
  2717. },
  2718. },
  2719. };
  2720. static struct clk_branch sfab_sata_s_h_clk = {
  2721. .halt_reg = 0x2fc4,
  2722. .halt_bit = 14,
  2723. .clkr = {
  2724. .enable_reg = 0x2480,
  2725. .enable_mask = BIT(4),
  2726. .hw.init = &(struct clk_init_data){
  2727. .name = "sfab_sata_s_h_clk",
  2728. .ops = &clk_branch_ops,
  2729. },
  2730. },
  2731. };
  2732. static struct clk_branch sata_phy_cfg_clk = {
  2733. .halt_reg = 0x2fcc,
  2734. .halt_bit = 12,
  2735. .clkr = {
  2736. .enable_reg = 0x2c40,
  2737. .enable_mask = BIT(4),
  2738. .hw.init = &(struct clk_init_data){
  2739. .name = "sata_phy_cfg_clk",
  2740. .ops = &clk_branch_ops,
  2741. },
  2742. },
  2743. };
  2744. static struct clk_branch pcie_phy_ref_clk = {
  2745. .halt_reg = 0x2fdc,
  2746. .halt_bit = 29,
  2747. .clkr = {
  2748. .enable_reg = 0x22d0,
  2749. .enable_mask = BIT(4),
  2750. .hw.init = &(struct clk_init_data){
  2751. .name = "pcie_phy_ref_clk",
  2752. .ops = &clk_branch_ops,
  2753. },
  2754. },
  2755. };
  2756. static struct clk_branch pcie_h_clk = {
  2757. .halt_reg = 0x2fd4,
  2758. .halt_bit = 8,
  2759. .clkr = {
  2760. .enable_reg = 0x22cc,
  2761. .enable_mask = BIT(4),
  2762. .hw.init = &(struct clk_init_data){
  2763. .name = "pcie_h_clk",
  2764. .ops = &clk_branch_ops,
  2765. },
  2766. },
  2767. };
  2768. static struct clk_branch pcie_a_clk = {
  2769. .halt_reg = 0x2fc0,
  2770. .halt_bit = 13,
  2771. .clkr = {
  2772. .enable_reg = 0x22c0,
  2773. .enable_mask = BIT(4),
  2774. .hw.init = &(struct clk_init_data){
  2775. .name = "pcie_a_clk",
  2776. .ops = &clk_branch_ops,
  2777. },
  2778. },
  2779. };
  2780. static struct clk_branch pmic_arb0_h_clk = {
  2781. .halt_reg = 0x2fd8,
  2782. .halt_check = BRANCH_HALT_VOTED,
  2783. .halt_bit = 22,
  2784. .clkr = {
  2785. .enable_reg = 0x3080,
  2786. .enable_mask = BIT(8),
  2787. .hw.init = &(struct clk_init_data){
  2788. .name = "pmic_arb0_h_clk",
  2789. .ops = &clk_branch_ops,
  2790. },
  2791. },
  2792. };
  2793. static struct clk_branch pmic_arb1_h_clk = {
  2794. .halt_reg = 0x2fd8,
  2795. .halt_check = BRANCH_HALT_VOTED,
  2796. .halt_bit = 21,
  2797. .clkr = {
  2798. .enable_reg = 0x3080,
  2799. .enable_mask = BIT(9),
  2800. .hw.init = &(struct clk_init_data){
  2801. .name = "pmic_arb1_h_clk",
  2802. .ops = &clk_branch_ops,
  2803. },
  2804. },
  2805. };
  2806. static struct clk_branch pmic_ssbi2_clk = {
  2807. .halt_reg = 0x2fd8,
  2808. .halt_check = BRANCH_HALT_VOTED,
  2809. .halt_bit = 23,
  2810. .clkr = {
  2811. .enable_reg = 0x3080,
  2812. .enable_mask = BIT(7),
  2813. .hw.init = &(struct clk_init_data){
  2814. .name = "pmic_ssbi2_clk",
  2815. .ops = &clk_branch_ops,
  2816. },
  2817. },
  2818. };
  2819. static struct clk_branch rpm_msg_ram_h_clk = {
  2820. .hwcg_reg = 0x27e0,
  2821. .hwcg_bit = 6,
  2822. .halt_reg = 0x2fd8,
  2823. .halt_check = BRANCH_HALT_VOTED,
  2824. .halt_bit = 12,
  2825. .clkr = {
  2826. .enable_reg = 0x3080,
  2827. .enable_mask = BIT(6),
  2828. .hw.init = &(struct clk_init_data){
  2829. .name = "rpm_msg_ram_h_clk",
  2830. .ops = &clk_branch_ops,
  2831. },
  2832. },
  2833. };
  2834. static struct clk_regmap *gcc_msm8960_clks[] = {
  2835. [PLL3] = &pll3.clkr,
  2836. [PLL4_VOTE] = &pll4_vote,
  2837. [PLL8] = &pll8.clkr,
  2838. [PLL8_VOTE] = &pll8_vote,
  2839. [PLL14] = &pll14.clkr,
  2840. [PLL14_VOTE] = &pll14_vote,
  2841. [GSBI1_UART_SRC] = &gsbi1_uart_src.clkr,
  2842. [GSBI1_UART_CLK] = &gsbi1_uart_clk.clkr,
  2843. [GSBI2_UART_SRC] = &gsbi2_uart_src.clkr,
  2844. [GSBI2_UART_CLK] = &gsbi2_uart_clk.clkr,
  2845. [GSBI3_UART_SRC] = &gsbi3_uart_src.clkr,
  2846. [GSBI3_UART_CLK] = &gsbi3_uart_clk.clkr,
  2847. [GSBI4_UART_SRC] = &gsbi4_uart_src.clkr,
  2848. [GSBI4_UART_CLK] = &gsbi4_uart_clk.clkr,
  2849. [GSBI5_UART_SRC] = &gsbi5_uart_src.clkr,
  2850. [GSBI5_UART_CLK] = &gsbi5_uart_clk.clkr,
  2851. [GSBI6_UART_SRC] = &gsbi6_uart_src.clkr,
  2852. [GSBI6_UART_CLK] = &gsbi6_uart_clk.clkr,
  2853. [GSBI7_UART_SRC] = &gsbi7_uart_src.clkr,
  2854. [GSBI7_UART_CLK] = &gsbi7_uart_clk.clkr,
  2855. [GSBI8_UART_SRC] = &gsbi8_uart_src.clkr,
  2856. [GSBI8_UART_CLK] = &gsbi8_uart_clk.clkr,
  2857. [GSBI9_UART_SRC] = &gsbi9_uart_src.clkr,
  2858. [GSBI9_UART_CLK] = &gsbi9_uart_clk.clkr,
  2859. [GSBI10_UART_SRC] = &gsbi10_uart_src.clkr,
  2860. [GSBI10_UART_CLK] = &gsbi10_uart_clk.clkr,
  2861. [GSBI11_UART_SRC] = &gsbi11_uart_src.clkr,
  2862. [GSBI11_UART_CLK] = &gsbi11_uart_clk.clkr,
  2863. [GSBI12_UART_SRC] = &gsbi12_uart_src.clkr,
  2864. [GSBI12_UART_CLK] = &gsbi12_uart_clk.clkr,
  2865. [GSBI1_QUP_SRC] = &gsbi1_qup_src.clkr,
  2866. [GSBI1_QUP_CLK] = &gsbi1_qup_clk.clkr,
  2867. [GSBI2_QUP_SRC] = &gsbi2_qup_src.clkr,
  2868. [GSBI2_QUP_CLK] = &gsbi2_qup_clk.clkr,
  2869. [GSBI3_QUP_SRC] = &gsbi3_qup_src.clkr,
  2870. [GSBI3_QUP_CLK] = &gsbi3_qup_clk.clkr,
  2871. [GSBI4_QUP_SRC] = &gsbi4_qup_src.clkr,
  2872. [GSBI4_QUP_CLK] = &gsbi4_qup_clk.clkr,
  2873. [GSBI5_QUP_SRC] = &gsbi5_qup_src.clkr,
  2874. [GSBI5_QUP_CLK] = &gsbi5_qup_clk.clkr,
  2875. [GSBI6_QUP_SRC] = &gsbi6_qup_src.clkr,
  2876. [GSBI6_QUP_CLK] = &gsbi6_qup_clk.clkr,
  2877. [GSBI7_QUP_SRC] = &gsbi7_qup_src.clkr,
  2878. [GSBI7_QUP_CLK] = &gsbi7_qup_clk.clkr,
  2879. [GSBI8_QUP_SRC] = &gsbi8_qup_src.clkr,
  2880. [GSBI8_QUP_CLK] = &gsbi8_qup_clk.clkr,
  2881. [GSBI9_QUP_SRC] = &gsbi9_qup_src.clkr,
  2882. [GSBI9_QUP_CLK] = &gsbi9_qup_clk.clkr,
  2883. [GSBI10_QUP_SRC] = &gsbi10_qup_src.clkr,
  2884. [GSBI10_QUP_CLK] = &gsbi10_qup_clk.clkr,
  2885. [GSBI11_QUP_SRC] = &gsbi11_qup_src.clkr,
  2886. [GSBI11_QUP_CLK] = &gsbi11_qup_clk.clkr,
  2887. [GSBI12_QUP_SRC] = &gsbi12_qup_src.clkr,
  2888. [GSBI12_QUP_CLK] = &gsbi12_qup_clk.clkr,
  2889. [GP0_SRC] = &gp0_src.clkr,
  2890. [GP0_CLK] = &gp0_clk.clkr,
  2891. [GP1_SRC] = &gp1_src.clkr,
  2892. [GP1_CLK] = &gp1_clk.clkr,
  2893. [GP2_SRC] = &gp2_src.clkr,
  2894. [GP2_CLK] = &gp2_clk.clkr,
  2895. [PMEM_A_CLK] = &pmem_clk.clkr,
  2896. [PRNG_SRC] = &prng_src.clkr,
  2897. [PRNG_CLK] = &prng_clk.clkr,
  2898. [SDC1_SRC] = &sdc1_src.clkr,
  2899. [SDC1_CLK] = &sdc1_clk.clkr,
  2900. [SDC2_SRC] = &sdc2_src.clkr,
  2901. [SDC2_CLK] = &sdc2_clk.clkr,
  2902. [SDC3_SRC] = &sdc3_src.clkr,
  2903. [SDC3_CLK] = &sdc3_clk.clkr,
  2904. [SDC4_SRC] = &sdc4_src.clkr,
  2905. [SDC4_CLK] = &sdc4_clk.clkr,
  2906. [SDC5_SRC] = &sdc5_src.clkr,
  2907. [SDC5_CLK] = &sdc5_clk.clkr,
  2908. [TSIF_REF_SRC] = &tsif_ref_src.clkr,
  2909. [TSIF_REF_CLK] = &tsif_ref_clk.clkr,
  2910. [USB_HS1_XCVR_SRC] = &usb_hs1_xcvr_src.clkr,
  2911. [USB_HS1_XCVR_CLK] = &usb_hs1_xcvr_clk.clkr,
  2912. [USB_HSIC_XCVR_FS_SRC] = &usb_hsic_xcvr_fs_src.clkr,
  2913. [USB_HSIC_XCVR_FS_CLK] = &usb_hsic_xcvr_fs_clk.clkr,
  2914. [USB_HSIC_SYSTEM_CLK] = &usb_hsic_system_clk.clkr,
  2915. [USB_HSIC_HSIC_CLK] = &usb_hsic_hsic_clk.clkr,
  2916. [USB_HSIC_HSIO_CAL_CLK] = &usb_hsic_hsio_cal_clk.clkr,
  2917. [USB_FS1_XCVR_FS_SRC] = &usb_fs1_xcvr_fs_src.clkr,
  2918. [USB_FS1_XCVR_FS_CLK] = &usb_fs1_xcvr_fs_clk.clkr,
  2919. [USB_FS1_SYSTEM_CLK] = &usb_fs1_system_clk.clkr,
  2920. [USB_FS2_XCVR_FS_SRC] = &usb_fs2_xcvr_fs_src.clkr,
  2921. [USB_FS2_XCVR_FS_CLK] = &usb_fs2_xcvr_fs_clk.clkr,
  2922. [USB_FS2_SYSTEM_CLK] = &usb_fs2_system_clk.clkr,
  2923. [CE1_CORE_CLK] = &ce1_core_clk.clkr,
  2924. [CE1_H_CLK] = &ce1_h_clk.clkr,
  2925. [DMA_BAM_H_CLK] = &dma_bam_h_clk.clkr,
  2926. [GSBI1_H_CLK] = &gsbi1_h_clk.clkr,
  2927. [GSBI2_H_CLK] = &gsbi2_h_clk.clkr,
  2928. [GSBI3_H_CLK] = &gsbi3_h_clk.clkr,
  2929. [GSBI4_H_CLK] = &gsbi4_h_clk.clkr,
  2930. [GSBI5_H_CLK] = &gsbi5_h_clk.clkr,
  2931. [GSBI6_H_CLK] = &gsbi6_h_clk.clkr,
  2932. [GSBI7_H_CLK] = &gsbi7_h_clk.clkr,
  2933. [GSBI8_H_CLK] = &gsbi8_h_clk.clkr,
  2934. [GSBI9_H_CLK] = &gsbi9_h_clk.clkr,
  2935. [GSBI10_H_CLK] = &gsbi10_h_clk.clkr,
  2936. [GSBI11_H_CLK] = &gsbi11_h_clk.clkr,
  2937. [GSBI12_H_CLK] = &gsbi12_h_clk.clkr,
  2938. [TSIF_H_CLK] = &tsif_h_clk.clkr,
  2939. [USB_FS1_H_CLK] = &usb_fs1_h_clk.clkr,
  2940. [USB_FS2_H_CLK] = &usb_fs2_h_clk.clkr,
  2941. [USB_HS1_H_CLK] = &usb_hs1_h_clk.clkr,
  2942. [USB_HSIC_H_CLK] = &usb_hsic_h_clk.clkr,
  2943. [SDC1_H_CLK] = &sdc1_h_clk.clkr,
  2944. [SDC2_H_CLK] = &sdc2_h_clk.clkr,
  2945. [SDC3_H_CLK] = &sdc3_h_clk.clkr,
  2946. [SDC4_H_CLK] = &sdc4_h_clk.clkr,
  2947. [SDC5_H_CLK] = &sdc5_h_clk.clkr,
  2948. [ADM0_CLK] = &adm0_clk.clkr,
  2949. [ADM0_PBUS_CLK] = &adm0_pbus_clk.clkr,
  2950. [PMIC_ARB0_H_CLK] = &pmic_arb0_h_clk.clkr,
  2951. [PMIC_ARB1_H_CLK] = &pmic_arb1_h_clk.clkr,
  2952. [PMIC_SSBI2_CLK] = &pmic_ssbi2_clk.clkr,
  2953. [RPM_MSG_RAM_H_CLK] = &rpm_msg_ram_h_clk.clkr,
  2954. };
  2955. static const struct qcom_reset_map gcc_msm8960_resets[] = {
  2956. [SFAB_MSS_Q6_SW_RESET] = { 0x2040, 7 },
  2957. [SFAB_MSS_Q6_FW_RESET] = { 0x2044, 7 },
  2958. [QDSS_STM_RESET] = { 0x2060, 6 },
  2959. [AFAB_SMPSS_S_RESET] = { 0x20b8, 2 },
  2960. [AFAB_SMPSS_M1_RESET] = { 0x20b8, 1 },
  2961. [AFAB_SMPSS_M0_RESET] = { 0x20b8 },
  2962. [AFAB_EBI1_CH0_RESET] = { 0x20c0, 7 },
  2963. [AFAB_EBI1_CH1_RESET] = { 0x20c4, 7},
  2964. [SFAB_ADM0_M0_RESET] = { 0x21e0, 7 },
  2965. [SFAB_ADM0_M1_RESET] = { 0x21e4, 7 },
  2966. [SFAB_ADM0_M2_RESET] = { 0x21e8, 7 },
  2967. [ADM0_C2_RESET] = { 0x220c, 4},
  2968. [ADM0_C1_RESET] = { 0x220c, 3},
  2969. [ADM0_C0_RESET] = { 0x220c, 2},
  2970. [ADM0_PBUS_RESET] = { 0x220c, 1 },
  2971. [ADM0_RESET] = { 0x220c },
  2972. [QDSS_CLKS_SW_RESET] = { 0x2260, 5 },
  2973. [QDSS_POR_RESET] = { 0x2260, 4 },
  2974. [QDSS_TSCTR_RESET] = { 0x2260, 3 },
  2975. [QDSS_HRESET_RESET] = { 0x2260, 2 },
  2976. [QDSS_AXI_RESET] = { 0x2260, 1 },
  2977. [QDSS_DBG_RESET] = { 0x2260 },
  2978. [PCIE_A_RESET] = { 0x22c0, 7 },
  2979. [PCIE_AUX_RESET] = { 0x22c8, 7 },
  2980. [PCIE_H_RESET] = { 0x22d0, 7 },
  2981. [SFAB_PCIE_M_RESET] = { 0x22d4, 1 },
  2982. [SFAB_PCIE_S_RESET] = { 0x22d4 },
  2983. [SFAB_MSS_M_RESET] = { 0x2340, 7 },
  2984. [SFAB_USB3_M_RESET] = { 0x2360, 7 },
  2985. [SFAB_RIVA_M_RESET] = { 0x2380, 7 },
  2986. [SFAB_LPASS_RESET] = { 0x23a0, 7 },
  2987. [SFAB_AFAB_M_RESET] = { 0x23e0, 7 },
  2988. [AFAB_SFAB_M0_RESET] = { 0x2420, 7 },
  2989. [AFAB_SFAB_M1_RESET] = { 0x2424, 7 },
  2990. [SFAB_SATA_S_RESET] = { 0x2480, 7 },
  2991. [SFAB_DFAB_M_RESET] = { 0x2500, 7 },
  2992. [DFAB_SFAB_M_RESET] = { 0x2520, 7 },
  2993. [DFAB_SWAY0_RESET] = { 0x2540, 7 },
  2994. [DFAB_SWAY1_RESET] = { 0x2544, 7 },
  2995. [DFAB_ARB0_RESET] = { 0x2560, 7 },
  2996. [DFAB_ARB1_RESET] = { 0x2564, 7 },
  2997. [PPSS_PROC_RESET] = { 0x2594, 1 },
  2998. [PPSS_RESET] = { 0x2594},
  2999. [DMA_BAM_RESET] = { 0x25c0, 7 },
  3000. [SPS_TIC_H_RESET] = { 0x2600, 7 },
  3001. [SLIMBUS_H_RESET] = { 0x2620, 7 },
  3002. [SFAB_CFPB_M_RESET] = { 0x2680, 7 },
  3003. [SFAB_CFPB_S_RESET] = { 0x26c0, 7 },
  3004. [TSIF_H_RESET] = { 0x2700, 7 },
  3005. [CE1_H_RESET] = { 0x2720, 7 },
  3006. [CE1_CORE_RESET] = { 0x2724, 7 },
  3007. [CE1_SLEEP_RESET] = { 0x2728, 7 },
  3008. [CE2_H_RESET] = { 0x2740, 7 },
  3009. [CE2_CORE_RESET] = { 0x2744, 7 },
  3010. [SFAB_SFPB_M_RESET] = { 0x2780, 7 },
  3011. [SFAB_SFPB_S_RESET] = { 0x27a0, 7 },
  3012. [RPM_PROC_RESET] = { 0x27c0, 7 },
  3013. [PMIC_SSBI2_RESET] = { 0x280c, 12 },
  3014. [SDC1_RESET] = { 0x2830 },
  3015. [SDC2_RESET] = { 0x2850 },
  3016. [SDC3_RESET] = { 0x2870 },
  3017. [SDC4_RESET] = { 0x2890 },
  3018. [SDC5_RESET] = { 0x28b0 },
  3019. [DFAB_A2_RESET] = { 0x28c0, 7 },
  3020. [USB_HS1_RESET] = { 0x2910 },
  3021. [USB_HSIC_RESET] = { 0x2934 },
  3022. [USB_FS1_XCVR_RESET] = { 0x2974, 1 },
  3023. [USB_FS1_RESET] = { 0x2974 },
  3024. [USB_FS2_XCVR_RESET] = { 0x2994, 1 },
  3025. [USB_FS2_RESET] = { 0x2994 },
  3026. [GSBI1_RESET] = { 0x29dc },
  3027. [GSBI2_RESET] = { 0x29fc },
  3028. [GSBI3_RESET] = { 0x2a1c },
  3029. [GSBI4_RESET] = { 0x2a3c },
  3030. [GSBI5_RESET] = { 0x2a5c },
  3031. [GSBI6_RESET] = { 0x2a7c },
  3032. [GSBI7_RESET] = { 0x2a9c },
  3033. [GSBI8_RESET] = { 0x2abc },
  3034. [GSBI9_RESET] = { 0x2adc },
  3035. [GSBI10_RESET] = { 0x2afc },
  3036. [GSBI11_RESET] = { 0x2b1c },
  3037. [GSBI12_RESET] = { 0x2b3c },
  3038. [SPDM_RESET] = { 0x2b6c },
  3039. [TLMM_H_RESET] = { 0x2ba0, 7 },
  3040. [SFAB_MSS_S_RESET] = { 0x2c00, 7 },
  3041. [MSS_SLP_RESET] = { 0x2c60, 7 },
  3042. [MSS_Q6SW_JTAG_RESET] = { 0x2c68, 7 },
  3043. [MSS_Q6FW_JTAG_RESET] = { 0x2c6c, 7 },
  3044. [MSS_RESET] = { 0x2c64 },
  3045. [SATA_H_RESET] = { 0x2c80, 7 },
  3046. [SATA_RXOOB_RESE] = { 0x2c8c, 7 },
  3047. [SATA_PMALIVE_RESET] = { 0x2c90, 7 },
  3048. [SATA_SFAB_M_RESET] = { 0x2c98, 7 },
  3049. [TSSC_RESET] = { 0x2ca0, 7 },
  3050. [PDM_RESET] = { 0x2cc0, 12 },
  3051. [MPM_H_RESET] = { 0x2da0, 7 },
  3052. [MPM_RESET] = { 0x2da4 },
  3053. [SFAB_SMPSS_S_RESET] = { 0x2e00, 7 },
  3054. [PRNG_RESET] = { 0x2e80, 12 },
  3055. [RIVA_RESET] = { 0x35e0 },
  3056. };
  3057. static struct clk_regmap *gcc_apq8064_clks[] = {
  3058. [PLL3] = &pll3.clkr,
  3059. [PLL4_VOTE] = &pll4_vote,
  3060. [PLL8] = &pll8.clkr,
  3061. [PLL8_VOTE] = &pll8_vote,
  3062. [PLL14] = &pll14.clkr,
  3063. [PLL14_VOTE] = &pll14_vote,
  3064. [GSBI1_UART_SRC] = &gsbi1_uart_src.clkr,
  3065. [GSBI1_UART_CLK] = &gsbi1_uart_clk.clkr,
  3066. [GSBI2_UART_SRC] = &gsbi2_uart_src.clkr,
  3067. [GSBI2_UART_CLK] = &gsbi2_uart_clk.clkr,
  3068. [GSBI3_UART_SRC] = &gsbi3_uart_src.clkr,
  3069. [GSBI3_UART_CLK] = &gsbi3_uart_clk.clkr,
  3070. [GSBI4_UART_SRC] = &gsbi4_uart_src.clkr,
  3071. [GSBI4_UART_CLK] = &gsbi4_uart_clk.clkr,
  3072. [GSBI5_UART_SRC] = &gsbi5_uart_src.clkr,
  3073. [GSBI5_UART_CLK] = &gsbi5_uart_clk.clkr,
  3074. [GSBI6_UART_SRC] = &gsbi6_uart_src.clkr,
  3075. [GSBI6_UART_CLK] = &gsbi6_uart_clk.clkr,
  3076. [GSBI7_UART_SRC] = &gsbi7_uart_src.clkr,
  3077. [GSBI7_UART_CLK] = &gsbi7_uart_clk.clkr,
  3078. [GSBI1_QUP_SRC] = &gsbi1_qup_src.clkr,
  3079. [GSBI1_QUP_CLK] = &gsbi1_qup_clk.clkr,
  3080. [GSBI2_QUP_SRC] = &gsbi2_qup_src.clkr,
  3081. [GSBI2_QUP_CLK] = &gsbi2_qup_clk.clkr,
  3082. [GSBI3_QUP_SRC] = &gsbi3_qup_src.clkr,
  3083. [GSBI3_QUP_CLK] = &gsbi3_qup_clk.clkr,
  3084. [GSBI4_QUP_SRC] = &gsbi4_qup_src.clkr,
  3085. [GSBI4_QUP_CLK] = &gsbi4_qup_clk.clkr,
  3086. [GSBI5_QUP_SRC] = &gsbi5_qup_src.clkr,
  3087. [GSBI5_QUP_CLK] = &gsbi5_qup_clk.clkr,
  3088. [GSBI6_QUP_SRC] = &gsbi6_qup_src.clkr,
  3089. [GSBI6_QUP_CLK] = &gsbi6_qup_clk.clkr,
  3090. [GSBI7_QUP_SRC] = &gsbi7_qup_src.clkr,
  3091. [GSBI7_QUP_CLK] = &gsbi7_qup_clk.clkr,
  3092. [GP0_SRC] = &gp0_src.clkr,
  3093. [GP0_CLK] = &gp0_clk.clkr,
  3094. [GP1_SRC] = &gp1_src.clkr,
  3095. [GP1_CLK] = &gp1_clk.clkr,
  3096. [GP2_SRC] = &gp2_src.clkr,
  3097. [GP2_CLK] = &gp2_clk.clkr,
  3098. [PMEM_A_CLK] = &pmem_clk.clkr,
  3099. [PRNG_SRC] = &prng_src.clkr,
  3100. [PRNG_CLK] = &prng_clk.clkr,
  3101. [SDC1_SRC] = &sdc1_src.clkr,
  3102. [SDC1_CLK] = &sdc1_clk.clkr,
  3103. [SDC2_SRC] = &sdc2_src.clkr,
  3104. [SDC2_CLK] = &sdc2_clk.clkr,
  3105. [SDC3_SRC] = &sdc3_src.clkr,
  3106. [SDC3_CLK] = &sdc3_clk.clkr,
  3107. [SDC4_SRC] = &sdc4_src.clkr,
  3108. [SDC4_CLK] = &sdc4_clk.clkr,
  3109. [TSIF_REF_SRC] = &tsif_ref_src.clkr,
  3110. [TSIF_REF_CLK] = &tsif_ref_clk.clkr,
  3111. [USB_HS1_XCVR_SRC] = &usb_hs1_xcvr_src.clkr,
  3112. [USB_HS1_XCVR_CLK] = &usb_hs1_xcvr_clk.clkr,
  3113. [USB_HS3_XCVR_SRC] = &usb_hs3_xcvr_src.clkr,
  3114. [USB_HS3_XCVR_CLK] = &usb_hs3_xcvr_clk.clkr,
  3115. [USB_HS4_XCVR_SRC] = &usb_hs4_xcvr_src.clkr,
  3116. [USB_HS4_XCVR_CLK] = &usb_hs4_xcvr_clk.clkr,
  3117. [USB_HSIC_XCVR_FS_SRC] = &usb_hsic_xcvr_fs_src.clkr,
  3118. [USB_HSIC_XCVR_FS_CLK] = &usb_hsic_xcvr_fs_clk.clkr,
  3119. [USB_HSIC_SYSTEM_CLK] = &usb_hsic_system_clk.clkr,
  3120. [USB_HSIC_HSIC_CLK] = &usb_hsic_hsic_clk.clkr,
  3121. [USB_HSIC_HSIO_CAL_CLK] = &usb_hsic_hsio_cal_clk.clkr,
  3122. [USB_FS1_XCVR_FS_SRC] = &usb_fs1_xcvr_fs_src.clkr,
  3123. [USB_FS1_XCVR_FS_CLK] = &usb_fs1_xcvr_fs_clk.clkr,
  3124. [USB_FS1_SYSTEM_CLK] = &usb_fs1_system_clk.clkr,
  3125. [SATA_H_CLK] = &sata_h_clk.clkr,
  3126. [SATA_CLK_SRC] = &sata_clk_src.clkr,
  3127. [SATA_RXOOB_CLK] = &sata_rxoob_clk.clkr,
  3128. [SATA_PMALIVE_CLK] = &sata_pmalive_clk.clkr,
  3129. [SATA_PHY_REF_CLK] = &sata_phy_ref_clk.clkr,
  3130. [SATA_PHY_CFG_CLK] = &sata_phy_cfg_clk.clkr,
  3131. [SATA_A_CLK] = &sata_a_clk.clkr,
  3132. [SFAB_SATA_S_H_CLK] = &sfab_sata_s_h_clk.clkr,
  3133. [CE3_SRC] = &ce3_src.clkr,
  3134. [CE3_CORE_CLK] = &ce3_core_clk.clkr,
  3135. [CE3_H_CLK] = &ce3_h_clk.clkr,
  3136. [DMA_BAM_H_CLK] = &dma_bam_h_clk.clkr,
  3137. [GSBI1_H_CLK] = &gsbi1_h_clk.clkr,
  3138. [GSBI2_H_CLK] = &gsbi2_h_clk.clkr,
  3139. [GSBI3_H_CLK] = &gsbi3_h_clk.clkr,
  3140. [GSBI4_H_CLK] = &gsbi4_h_clk.clkr,
  3141. [GSBI5_H_CLK] = &gsbi5_h_clk.clkr,
  3142. [GSBI6_H_CLK] = &gsbi6_h_clk.clkr,
  3143. [GSBI7_H_CLK] = &gsbi7_h_clk.clkr,
  3144. [TSIF_H_CLK] = &tsif_h_clk.clkr,
  3145. [USB_FS1_H_CLK] = &usb_fs1_h_clk.clkr,
  3146. [USB_HS1_H_CLK] = &usb_hs1_h_clk.clkr,
  3147. [USB_HSIC_H_CLK] = &usb_hsic_h_clk.clkr,
  3148. [USB_HS3_H_CLK] = &usb_hs3_h_clk.clkr,
  3149. [USB_HS4_H_CLK] = &usb_hs4_h_clk.clkr,
  3150. [SDC1_H_CLK] = &sdc1_h_clk.clkr,
  3151. [SDC2_H_CLK] = &sdc2_h_clk.clkr,
  3152. [SDC3_H_CLK] = &sdc3_h_clk.clkr,
  3153. [SDC4_H_CLK] = &sdc4_h_clk.clkr,
  3154. [ADM0_CLK] = &adm0_clk.clkr,
  3155. [ADM0_PBUS_CLK] = &adm0_pbus_clk.clkr,
  3156. [PCIE_A_CLK] = &pcie_a_clk.clkr,
  3157. [PCIE_PHY_REF_CLK] = &pcie_phy_ref_clk.clkr,
  3158. [PCIE_H_CLK] = &pcie_h_clk.clkr,
  3159. [PMIC_ARB0_H_CLK] = &pmic_arb0_h_clk.clkr,
  3160. [PMIC_ARB1_H_CLK] = &pmic_arb1_h_clk.clkr,
  3161. [PMIC_SSBI2_CLK] = &pmic_ssbi2_clk.clkr,
  3162. [RPM_MSG_RAM_H_CLK] = &rpm_msg_ram_h_clk.clkr,
  3163. };
  3164. static const struct qcom_reset_map gcc_apq8064_resets[] = {
  3165. [QDSS_STM_RESET] = { 0x2060, 6 },
  3166. [AFAB_SMPSS_S_RESET] = { 0x20b8, 2 },
  3167. [AFAB_SMPSS_M1_RESET] = { 0x20b8, 1 },
  3168. [AFAB_SMPSS_M0_RESET] = { 0x20b8 },
  3169. [AFAB_EBI1_CH0_RESET] = { 0x20c0, 7 },
  3170. [AFAB_EBI1_CH1_RESET] = { 0x20c4, 7},
  3171. [SFAB_ADM0_M0_RESET] = { 0x21e0, 7 },
  3172. [SFAB_ADM0_M1_RESET] = { 0x21e4, 7 },
  3173. [SFAB_ADM0_M2_RESET] = { 0x21e8, 7 },
  3174. [ADM0_C2_RESET] = { 0x220c, 4},
  3175. [ADM0_C1_RESET] = { 0x220c, 3},
  3176. [ADM0_C0_RESET] = { 0x220c, 2},
  3177. [ADM0_PBUS_RESET] = { 0x220c, 1 },
  3178. [ADM0_RESET] = { 0x220c },
  3179. [QDSS_CLKS_SW_RESET] = { 0x2260, 5 },
  3180. [QDSS_POR_RESET] = { 0x2260, 4 },
  3181. [QDSS_TSCTR_RESET] = { 0x2260, 3 },
  3182. [QDSS_HRESET_RESET] = { 0x2260, 2 },
  3183. [QDSS_AXI_RESET] = { 0x2260, 1 },
  3184. [QDSS_DBG_RESET] = { 0x2260 },
  3185. [SFAB_PCIE_M_RESET] = { 0x22d8, 1 },
  3186. [SFAB_PCIE_S_RESET] = { 0x22d8 },
  3187. [PCIE_EXT_PCI_RESET] = { 0x22dc, 6 },
  3188. [PCIE_PHY_RESET] = { 0x22dc, 5 },
  3189. [PCIE_PCI_RESET] = { 0x22dc, 4 },
  3190. [PCIE_POR_RESET] = { 0x22dc, 3 },
  3191. [PCIE_HCLK_RESET] = { 0x22dc, 2 },
  3192. [PCIE_ACLK_RESET] = { 0x22dc },
  3193. [SFAB_USB3_M_RESET] = { 0x2360, 7 },
  3194. [SFAB_RIVA_M_RESET] = { 0x2380, 7 },
  3195. [SFAB_LPASS_RESET] = { 0x23a0, 7 },
  3196. [SFAB_AFAB_M_RESET] = { 0x23e0, 7 },
  3197. [AFAB_SFAB_M0_RESET] = { 0x2420, 7 },
  3198. [AFAB_SFAB_M1_RESET] = { 0x2424, 7 },
  3199. [SFAB_SATA_S_RESET] = { 0x2480, 7 },
  3200. [SFAB_DFAB_M_RESET] = { 0x2500, 7 },
  3201. [DFAB_SFAB_M_RESET] = { 0x2520, 7 },
  3202. [DFAB_SWAY0_RESET] = { 0x2540, 7 },
  3203. [DFAB_SWAY1_RESET] = { 0x2544, 7 },
  3204. [DFAB_ARB0_RESET] = { 0x2560, 7 },
  3205. [DFAB_ARB1_RESET] = { 0x2564, 7 },
  3206. [PPSS_PROC_RESET] = { 0x2594, 1 },
  3207. [PPSS_RESET] = { 0x2594},
  3208. [DMA_BAM_RESET] = { 0x25c0, 7 },
  3209. [SPS_TIC_H_RESET] = { 0x2600, 7 },
  3210. [SFAB_CFPB_M_RESET] = { 0x2680, 7 },
  3211. [SFAB_CFPB_S_RESET] = { 0x26c0, 7 },
  3212. [TSIF_H_RESET] = { 0x2700, 7 },
  3213. [CE1_H_RESET] = { 0x2720, 7 },
  3214. [CE1_CORE_RESET] = { 0x2724, 7 },
  3215. [CE1_SLEEP_RESET] = { 0x2728, 7 },
  3216. [CE2_H_RESET] = { 0x2740, 7 },
  3217. [CE2_CORE_RESET] = { 0x2744, 7 },
  3218. [SFAB_SFPB_M_RESET] = { 0x2780, 7 },
  3219. [SFAB_SFPB_S_RESET] = { 0x27a0, 7 },
  3220. [RPM_PROC_RESET] = { 0x27c0, 7 },
  3221. [PMIC_SSBI2_RESET] = { 0x280c, 12 },
  3222. [SDC1_RESET] = { 0x2830 },
  3223. [SDC2_RESET] = { 0x2850 },
  3224. [SDC3_RESET] = { 0x2870 },
  3225. [SDC4_RESET] = { 0x2890 },
  3226. [USB_HS1_RESET] = { 0x2910 },
  3227. [USB_HSIC_RESET] = { 0x2934 },
  3228. [USB_FS1_XCVR_RESET] = { 0x2974, 1 },
  3229. [USB_FS1_RESET] = { 0x2974 },
  3230. [GSBI1_RESET] = { 0x29dc },
  3231. [GSBI2_RESET] = { 0x29fc },
  3232. [GSBI3_RESET] = { 0x2a1c },
  3233. [GSBI4_RESET] = { 0x2a3c },
  3234. [GSBI5_RESET] = { 0x2a5c },
  3235. [GSBI6_RESET] = { 0x2a7c },
  3236. [GSBI7_RESET] = { 0x2a9c },
  3237. [SPDM_RESET] = { 0x2b6c },
  3238. [TLMM_H_RESET] = { 0x2ba0, 7 },
  3239. [SATA_SFAB_M_RESET] = { 0x2c18 },
  3240. [SATA_RESET] = { 0x2c1c },
  3241. [GSS_SLP_RESET] = { 0x2c60, 7 },
  3242. [GSS_RESET] = { 0x2c64 },
  3243. [TSSC_RESET] = { 0x2ca0, 7 },
  3244. [PDM_RESET] = { 0x2cc0, 12 },
  3245. [MPM_H_RESET] = { 0x2da0, 7 },
  3246. [MPM_RESET] = { 0x2da4 },
  3247. [SFAB_SMPSS_S_RESET] = { 0x2e00, 7 },
  3248. [PRNG_RESET] = { 0x2e80, 12 },
  3249. [RIVA_RESET] = { 0x35e0 },
  3250. [CE3_H_RESET] = { 0x36c4, 7 },
  3251. [SFAB_CE3_M_RESET] = { 0x36c8, 1 },
  3252. [SFAB_CE3_S_RESET] = { 0x36c8 },
  3253. [CE3_RESET] = { 0x36cc, 7 },
  3254. [CE3_SLEEP_RESET] = { 0x36d0, 7 },
  3255. [USB_HS3_RESET] = { 0x3710 },
  3256. [USB_HS4_RESET] = { 0x3730 },
  3257. };
  3258. static const struct regmap_config gcc_msm8960_regmap_config = {
  3259. .reg_bits = 32,
  3260. .reg_stride = 4,
  3261. .val_bits = 32,
  3262. .max_register = 0x3660,
  3263. .fast_io = true,
  3264. };
  3265. static const struct regmap_config gcc_apq8064_regmap_config = {
  3266. .reg_bits = 32,
  3267. .reg_stride = 4,
  3268. .val_bits = 32,
  3269. .max_register = 0x3880,
  3270. .fast_io = true,
  3271. };
  3272. static const struct qcom_cc_desc gcc_msm8960_desc = {
  3273. .config = &gcc_msm8960_regmap_config,
  3274. .clks = gcc_msm8960_clks,
  3275. .num_clks = ARRAY_SIZE(gcc_msm8960_clks),
  3276. .resets = gcc_msm8960_resets,
  3277. .num_resets = ARRAY_SIZE(gcc_msm8960_resets),
  3278. };
  3279. static const struct qcom_cc_desc gcc_apq8064_desc = {
  3280. .config = &gcc_apq8064_regmap_config,
  3281. .clks = gcc_apq8064_clks,
  3282. .num_clks = ARRAY_SIZE(gcc_apq8064_clks),
  3283. .resets = gcc_apq8064_resets,
  3284. .num_resets = ARRAY_SIZE(gcc_apq8064_resets),
  3285. };
  3286. static const struct of_device_id gcc_msm8960_match_table[] = {
  3287. { .compatible = "qcom,gcc-msm8960", .data = &gcc_msm8960_desc },
  3288. { .compatible = "qcom,gcc-apq8064", .data = &gcc_apq8064_desc },
  3289. { }
  3290. };
  3291. MODULE_DEVICE_TABLE(of, gcc_msm8960_match_table);
  3292. static int gcc_msm8960_probe(struct platform_device *pdev)
  3293. {
  3294. struct device *dev = &pdev->dev;
  3295. const struct of_device_id *match;
  3296. struct platform_device *tsens;
  3297. int ret;
  3298. match = of_match_device(gcc_msm8960_match_table, &pdev->dev);
  3299. if (!match)
  3300. return -EINVAL;
  3301. ret = qcom_cc_register_board_clk(dev, "cxo_board", "cxo", 19200000);
  3302. if (ret)
  3303. return ret;
  3304. ret = qcom_cc_register_board_clk(dev, "pxo_board", "pxo", 27000000);
  3305. if (ret)
  3306. return ret;
  3307. ret = qcom_cc_probe(pdev, match->data);
  3308. if (ret)
  3309. return ret;
  3310. tsens = platform_device_register_data(&pdev->dev, "qcom-tsens", -1,
  3311. NULL, 0);
  3312. if (IS_ERR(tsens))
  3313. return PTR_ERR(tsens);
  3314. platform_set_drvdata(pdev, tsens);
  3315. return 0;
  3316. }
  3317. static int gcc_msm8960_remove(struct platform_device *pdev)
  3318. {
  3319. struct platform_device *tsens = platform_get_drvdata(pdev);
  3320. platform_device_unregister(tsens);
  3321. return 0;
  3322. }
  3323. static struct platform_driver gcc_msm8960_driver = {
  3324. .probe = gcc_msm8960_probe,
  3325. .remove = gcc_msm8960_remove,
  3326. .driver = {
  3327. .name = "gcc-msm8960",
  3328. .of_match_table = gcc_msm8960_match_table,
  3329. },
  3330. };
  3331. static int __init gcc_msm8960_init(void)
  3332. {
  3333. return platform_driver_register(&gcc_msm8960_driver);
  3334. }
  3335. core_initcall(gcc_msm8960_init);
  3336. static void __exit gcc_msm8960_exit(void)
  3337. {
  3338. platform_driver_unregister(&gcc_msm8960_driver);
  3339. }
  3340. module_exit(gcc_msm8960_exit);
  3341. MODULE_DESCRIPTION("QCOM GCC MSM8960 Driver");
  3342. MODULE_LICENSE("GPL v2");
  3343. MODULE_ALIAS("platform:gcc-msm8960");