clk-pll.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513
  1. /*
  2. * Copyright (C) 2014 Google, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. */
  8. #define pr_fmt(fmt) "%s: " fmt, __func__
  9. #include <linux/clk-provider.h>
  10. #include <linux/io.h>
  11. #include <linux/kernel.h>
  12. #include <linux/printk.h>
  13. #include <linux/slab.h>
  14. #include "clk.h"
  15. #define PLL_STATUS 0x0
  16. #define PLL_STATUS_LOCK BIT(0)
  17. #define PLL_CTRL1 0x4
  18. #define PLL_CTRL1_REFDIV_SHIFT 0
  19. #define PLL_CTRL1_REFDIV_MASK 0x3f
  20. #define PLL_CTRL1_FBDIV_SHIFT 6
  21. #define PLL_CTRL1_FBDIV_MASK 0xfff
  22. #define PLL_INT_CTRL1_POSTDIV1_SHIFT 18
  23. #define PLL_INT_CTRL1_POSTDIV1_MASK 0x7
  24. #define PLL_INT_CTRL1_POSTDIV2_SHIFT 21
  25. #define PLL_INT_CTRL1_POSTDIV2_MASK 0x7
  26. #define PLL_INT_CTRL1_PD BIT(24)
  27. #define PLL_INT_CTRL1_DSMPD BIT(25)
  28. #define PLL_INT_CTRL1_FOUTPOSTDIVPD BIT(26)
  29. #define PLL_INT_CTRL1_FOUTVCOPD BIT(27)
  30. #define PLL_CTRL2 0x8
  31. #define PLL_FRAC_CTRL2_FRAC_SHIFT 0
  32. #define PLL_FRAC_CTRL2_FRAC_MASK 0xffffff
  33. #define PLL_FRAC_CTRL2_POSTDIV1_SHIFT 24
  34. #define PLL_FRAC_CTRL2_POSTDIV1_MASK 0x7
  35. #define PLL_FRAC_CTRL2_POSTDIV2_SHIFT 27
  36. #define PLL_FRAC_CTRL2_POSTDIV2_MASK 0x7
  37. #define PLL_INT_CTRL2_BYPASS BIT(28)
  38. #define PLL_CTRL3 0xc
  39. #define PLL_FRAC_CTRL3_PD BIT(0)
  40. #define PLL_FRAC_CTRL3_DACPD BIT(1)
  41. #define PLL_FRAC_CTRL3_DSMPD BIT(2)
  42. #define PLL_FRAC_CTRL3_FOUTPOSTDIVPD BIT(3)
  43. #define PLL_FRAC_CTRL3_FOUT4PHASEPD BIT(4)
  44. #define PLL_FRAC_CTRL3_FOUTVCOPD BIT(5)
  45. #define PLL_CTRL4 0x10
  46. #define PLL_FRAC_CTRL4_BYPASS BIT(28)
  47. #define MIN_PFD 9600000UL
  48. #define MIN_VCO_LA 400000000UL
  49. #define MAX_VCO_LA 1600000000UL
  50. #define MIN_VCO_FRAC_INT 600000000UL
  51. #define MAX_VCO_FRAC_INT 1600000000UL
  52. #define MIN_VCO_FRAC_FRAC 600000000UL
  53. #define MAX_VCO_FRAC_FRAC 2400000000UL
  54. #define MIN_OUTPUT_LA 8000000UL
  55. #define MAX_OUTPUT_LA 1600000000UL
  56. #define MIN_OUTPUT_FRAC 12000000UL
  57. #define MAX_OUTPUT_FRAC 1600000000UL
  58. /* Fractional PLL operating modes */
  59. enum pll_mode {
  60. PLL_MODE_FRAC,
  61. PLL_MODE_INT,
  62. };
  63. struct pistachio_clk_pll {
  64. struct clk_hw hw;
  65. void __iomem *base;
  66. struct pistachio_pll_rate_table *rates;
  67. unsigned int nr_rates;
  68. };
  69. static inline u32 pll_readl(struct pistachio_clk_pll *pll, u32 reg)
  70. {
  71. return readl(pll->base + reg);
  72. }
  73. static inline void pll_writel(struct pistachio_clk_pll *pll, u32 val, u32 reg)
  74. {
  75. writel(val, pll->base + reg);
  76. }
  77. static inline void pll_lock(struct pistachio_clk_pll *pll)
  78. {
  79. while (!(pll_readl(pll, PLL_STATUS) & PLL_STATUS_LOCK))
  80. cpu_relax();
  81. }
  82. static inline u64 do_div_round_closest(u64 dividend, u64 divisor)
  83. {
  84. dividend += divisor / 2;
  85. return div64_u64(dividend, divisor);
  86. }
  87. static inline struct pistachio_clk_pll *to_pistachio_pll(struct clk_hw *hw)
  88. {
  89. return container_of(hw, struct pistachio_clk_pll, hw);
  90. }
  91. static inline enum pll_mode pll_frac_get_mode(struct clk_hw *hw)
  92. {
  93. struct pistachio_clk_pll *pll = to_pistachio_pll(hw);
  94. u32 val;
  95. val = pll_readl(pll, PLL_CTRL3) & PLL_FRAC_CTRL3_DSMPD;
  96. return val ? PLL_MODE_INT : PLL_MODE_FRAC;
  97. }
  98. static inline void pll_frac_set_mode(struct clk_hw *hw, enum pll_mode mode)
  99. {
  100. struct pistachio_clk_pll *pll = to_pistachio_pll(hw);
  101. u32 val;
  102. val = pll_readl(pll, PLL_CTRL3);
  103. if (mode == PLL_MODE_INT)
  104. val |= PLL_FRAC_CTRL3_DSMPD | PLL_FRAC_CTRL3_DACPD;
  105. else
  106. val &= ~(PLL_FRAC_CTRL3_DSMPD | PLL_FRAC_CTRL3_DACPD);
  107. pll_writel(pll, val, PLL_CTRL3);
  108. }
  109. static struct pistachio_pll_rate_table *
  110. pll_get_params(struct pistachio_clk_pll *pll, unsigned long fref,
  111. unsigned long fout)
  112. {
  113. unsigned int i;
  114. for (i = 0; i < pll->nr_rates; i++) {
  115. if (pll->rates[i].fref == fref && pll->rates[i].fout == fout)
  116. return &pll->rates[i];
  117. }
  118. return NULL;
  119. }
  120. static long pll_round_rate(struct clk_hw *hw, unsigned long rate,
  121. unsigned long *parent_rate)
  122. {
  123. struct pistachio_clk_pll *pll = to_pistachio_pll(hw);
  124. unsigned int i;
  125. for (i = 0; i < pll->nr_rates; i++) {
  126. if (i > 0 && pll->rates[i].fref == *parent_rate &&
  127. pll->rates[i].fout <= rate)
  128. return pll->rates[i - 1].fout;
  129. }
  130. return pll->rates[0].fout;
  131. }
  132. static int pll_gf40lp_frac_enable(struct clk_hw *hw)
  133. {
  134. struct pistachio_clk_pll *pll = to_pistachio_pll(hw);
  135. u32 val;
  136. val = pll_readl(pll, PLL_CTRL3);
  137. val &= ~(PLL_FRAC_CTRL3_PD | PLL_FRAC_CTRL3_FOUTPOSTDIVPD |
  138. PLL_FRAC_CTRL3_FOUT4PHASEPD | PLL_FRAC_CTRL3_FOUTVCOPD);
  139. pll_writel(pll, val, PLL_CTRL3);
  140. val = pll_readl(pll, PLL_CTRL4);
  141. val &= ~PLL_FRAC_CTRL4_BYPASS;
  142. pll_writel(pll, val, PLL_CTRL4);
  143. pll_lock(pll);
  144. return 0;
  145. }
  146. static void pll_gf40lp_frac_disable(struct clk_hw *hw)
  147. {
  148. struct pistachio_clk_pll *pll = to_pistachio_pll(hw);
  149. u32 val;
  150. val = pll_readl(pll, PLL_CTRL3);
  151. val |= PLL_FRAC_CTRL3_PD;
  152. pll_writel(pll, val, PLL_CTRL3);
  153. }
  154. static int pll_gf40lp_frac_is_enabled(struct clk_hw *hw)
  155. {
  156. struct pistachio_clk_pll *pll = to_pistachio_pll(hw);
  157. return !(pll_readl(pll, PLL_CTRL3) & PLL_FRAC_CTRL3_PD);
  158. }
  159. static int pll_gf40lp_frac_set_rate(struct clk_hw *hw, unsigned long rate,
  160. unsigned long parent_rate)
  161. {
  162. struct pistachio_clk_pll *pll = to_pistachio_pll(hw);
  163. struct pistachio_pll_rate_table *params;
  164. int enabled = pll_gf40lp_frac_is_enabled(hw);
  165. u64 val, vco, old_postdiv1, old_postdiv2;
  166. const char *name = clk_hw_get_name(hw);
  167. if (rate < MIN_OUTPUT_FRAC || rate > MAX_OUTPUT_FRAC)
  168. return -EINVAL;
  169. params = pll_get_params(pll, parent_rate, rate);
  170. if (!params || !params->refdiv)
  171. return -EINVAL;
  172. /* calculate vco */
  173. vco = params->fref;
  174. vco *= (params->fbdiv << 24) + params->frac;
  175. vco = div64_u64(vco, params->refdiv << 24);
  176. if (vco < MIN_VCO_FRAC_FRAC || vco > MAX_VCO_FRAC_FRAC)
  177. pr_warn("%s: VCO %llu is out of range %lu..%lu\n", name, vco,
  178. MIN_VCO_FRAC_FRAC, MAX_VCO_FRAC_FRAC);
  179. val = div64_u64(params->fref, params->refdiv);
  180. if (val < MIN_PFD)
  181. pr_warn("%s: PFD %llu is too low (min %lu)\n",
  182. name, val, MIN_PFD);
  183. if (val > vco / 16)
  184. pr_warn("%s: PFD %llu is too high (max %llu)\n",
  185. name, val, vco / 16);
  186. val = pll_readl(pll, PLL_CTRL1);
  187. val &= ~((PLL_CTRL1_REFDIV_MASK << PLL_CTRL1_REFDIV_SHIFT) |
  188. (PLL_CTRL1_FBDIV_MASK << PLL_CTRL1_FBDIV_SHIFT));
  189. val |= (params->refdiv << PLL_CTRL1_REFDIV_SHIFT) |
  190. (params->fbdiv << PLL_CTRL1_FBDIV_SHIFT);
  191. pll_writel(pll, val, PLL_CTRL1);
  192. val = pll_readl(pll, PLL_CTRL2);
  193. old_postdiv1 = (val >> PLL_FRAC_CTRL2_POSTDIV1_SHIFT) &
  194. PLL_FRAC_CTRL2_POSTDIV1_MASK;
  195. old_postdiv2 = (val >> PLL_FRAC_CTRL2_POSTDIV2_SHIFT) &
  196. PLL_FRAC_CTRL2_POSTDIV2_MASK;
  197. if (enabled &&
  198. (params->postdiv1 != old_postdiv1 ||
  199. params->postdiv2 != old_postdiv2))
  200. pr_warn("%s: changing postdiv while PLL is enabled\n", name);
  201. if (params->postdiv2 > params->postdiv1)
  202. pr_warn("%s: postdiv2 should not exceed postdiv1\n", name);
  203. val &= ~((PLL_FRAC_CTRL2_FRAC_MASK << PLL_FRAC_CTRL2_FRAC_SHIFT) |
  204. (PLL_FRAC_CTRL2_POSTDIV1_MASK <<
  205. PLL_FRAC_CTRL2_POSTDIV1_SHIFT) |
  206. (PLL_FRAC_CTRL2_POSTDIV2_MASK <<
  207. PLL_FRAC_CTRL2_POSTDIV2_SHIFT));
  208. val |= (params->frac << PLL_FRAC_CTRL2_FRAC_SHIFT) |
  209. (params->postdiv1 << PLL_FRAC_CTRL2_POSTDIV1_SHIFT) |
  210. (params->postdiv2 << PLL_FRAC_CTRL2_POSTDIV2_SHIFT);
  211. pll_writel(pll, val, PLL_CTRL2);
  212. /* set operating mode */
  213. if (params->frac)
  214. pll_frac_set_mode(hw, PLL_MODE_FRAC);
  215. else
  216. pll_frac_set_mode(hw, PLL_MODE_INT);
  217. if (enabled)
  218. pll_lock(pll);
  219. return 0;
  220. }
  221. static unsigned long pll_gf40lp_frac_recalc_rate(struct clk_hw *hw,
  222. unsigned long parent_rate)
  223. {
  224. struct pistachio_clk_pll *pll = to_pistachio_pll(hw);
  225. u64 val, prediv, fbdiv, frac, postdiv1, postdiv2, rate;
  226. val = pll_readl(pll, PLL_CTRL1);
  227. prediv = (val >> PLL_CTRL1_REFDIV_SHIFT) & PLL_CTRL1_REFDIV_MASK;
  228. fbdiv = (val >> PLL_CTRL1_FBDIV_SHIFT) & PLL_CTRL1_FBDIV_MASK;
  229. val = pll_readl(pll, PLL_CTRL2);
  230. postdiv1 = (val >> PLL_FRAC_CTRL2_POSTDIV1_SHIFT) &
  231. PLL_FRAC_CTRL2_POSTDIV1_MASK;
  232. postdiv2 = (val >> PLL_FRAC_CTRL2_POSTDIV2_SHIFT) &
  233. PLL_FRAC_CTRL2_POSTDIV2_MASK;
  234. frac = (val >> PLL_FRAC_CTRL2_FRAC_SHIFT) & PLL_FRAC_CTRL2_FRAC_MASK;
  235. /* get operating mode (int/frac) and calculate rate accordingly */
  236. rate = parent_rate;
  237. if (pll_frac_get_mode(hw) == PLL_MODE_FRAC)
  238. rate *= (fbdiv << 24) + frac;
  239. else
  240. rate *= (fbdiv << 24);
  241. rate = do_div_round_closest(rate, (prediv * postdiv1 * postdiv2) << 24);
  242. return rate;
  243. }
  244. static struct clk_ops pll_gf40lp_frac_ops = {
  245. .enable = pll_gf40lp_frac_enable,
  246. .disable = pll_gf40lp_frac_disable,
  247. .is_enabled = pll_gf40lp_frac_is_enabled,
  248. .recalc_rate = pll_gf40lp_frac_recalc_rate,
  249. .round_rate = pll_round_rate,
  250. .set_rate = pll_gf40lp_frac_set_rate,
  251. };
  252. static struct clk_ops pll_gf40lp_frac_fixed_ops = {
  253. .enable = pll_gf40lp_frac_enable,
  254. .disable = pll_gf40lp_frac_disable,
  255. .is_enabled = pll_gf40lp_frac_is_enabled,
  256. .recalc_rate = pll_gf40lp_frac_recalc_rate,
  257. };
  258. static int pll_gf40lp_laint_enable(struct clk_hw *hw)
  259. {
  260. struct pistachio_clk_pll *pll = to_pistachio_pll(hw);
  261. u32 val;
  262. val = pll_readl(pll, PLL_CTRL1);
  263. val &= ~(PLL_INT_CTRL1_PD |
  264. PLL_INT_CTRL1_FOUTPOSTDIVPD | PLL_INT_CTRL1_FOUTVCOPD);
  265. pll_writel(pll, val, PLL_CTRL1);
  266. val = pll_readl(pll, PLL_CTRL2);
  267. val &= ~PLL_INT_CTRL2_BYPASS;
  268. pll_writel(pll, val, PLL_CTRL2);
  269. pll_lock(pll);
  270. return 0;
  271. }
  272. static void pll_gf40lp_laint_disable(struct clk_hw *hw)
  273. {
  274. struct pistachio_clk_pll *pll = to_pistachio_pll(hw);
  275. u32 val;
  276. val = pll_readl(pll, PLL_CTRL1);
  277. val |= PLL_INT_CTRL1_PD;
  278. pll_writel(pll, val, PLL_CTRL1);
  279. }
  280. static int pll_gf40lp_laint_is_enabled(struct clk_hw *hw)
  281. {
  282. struct pistachio_clk_pll *pll = to_pistachio_pll(hw);
  283. return !(pll_readl(pll, PLL_CTRL1) & PLL_INT_CTRL1_PD);
  284. }
  285. static int pll_gf40lp_laint_set_rate(struct clk_hw *hw, unsigned long rate,
  286. unsigned long parent_rate)
  287. {
  288. struct pistachio_clk_pll *pll = to_pistachio_pll(hw);
  289. struct pistachio_pll_rate_table *params;
  290. int enabled = pll_gf40lp_laint_is_enabled(hw);
  291. u32 val, vco, old_postdiv1, old_postdiv2;
  292. const char *name = clk_hw_get_name(hw);
  293. if (rate < MIN_OUTPUT_LA || rate > MAX_OUTPUT_LA)
  294. return -EINVAL;
  295. params = pll_get_params(pll, parent_rate, rate);
  296. if (!params || !params->refdiv)
  297. return -EINVAL;
  298. vco = div_u64(params->fref * params->fbdiv, params->refdiv);
  299. if (vco < MIN_VCO_LA || vco > MAX_VCO_LA)
  300. pr_warn("%s: VCO %u is out of range %lu..%lu\n", name, vco,
  301. MIN_VCO_LA, MAX_VCO_LA);
  302. val = div_u64(params->fref, params->refdiv);
  303. if (val < MIN_PFD)
  304. pr_warn("%s: PFD %u is too low (min %lu)\n",
  305. name, val, MIN_PFD);
  306. if (val > vco / 16)
  307. pr_warn("%s: PFD %u is too high (max %u)\n",
  308. name, val, vco / 16);
  309. val = pll_readl(pll, PLL_CTRL1);
  310. old_postdiv1 = (val >> PLL_INT_CTRL1_POSTDIV1_SHIFT) &
  311. PLL_INT_CTRL1_POSTDIV1_MASK;
  312. old_postdiv2 = (val >> PLL_INT_CTRL1_POSTDIV2_SHIFT) &
  313. PLL_INT_CTRL1_POSTDIV2_MASK;
  314. if (enabled &&
  315. (params->postdiv1 != old_postdiv1 ||
  316. params->postdiv2 != old_postdiv2))
  317. pr_warn("%s: changing postdiv while PLL is enabled\n", name);
  318. if (params->postdiv2 > params->postdiv1)
  319. pr_warn("%s: postdiv2 should not exceed postdiv1\n", name);
  320. val &= ~((PLL_CTRL1_REFDIV_MASK << PLL_CTRL1_REFDIV_SHIFT) |
  321. (PLL_CTRL1_FBDIV_MASK << PLL_CTRL1_FBDIV_SHIFT) |
  322. (PLL_INT_CTRL1_POSTDIV1_MASK << PLL_INT_CTRL1_POSTDIV1_SHIFT) |
  323. (PLL_INT_CTRL1_POSTDIV2_MASK << PLL_INT_CTRL1_POSTDIV2_SHIFT));
  324. val |= (params->refdiv << PLL_CTRL1_REFDIV_SHIFT) |
  325. (params->fbdiv << PLL_CTRL1_FBDIV_SHIFT) |
  326. (params->postdiv1 << PLL_INT_CTRL1_POSTDIV1_SHIFT) |
  327. (params->postdiv2 << PLL_INT_CTRL1_POSTDIV2_SHIFT);
  328. pll_writel(pll, val, PLL_CTRL1);
  329. if (enabled)
  330. pll_lock(pll);
  331. return 0;
  332. }
  333. static unsigned long pll_gf40lp_laint_recalc_rate(struct clk_hw *hw,
  334. unsigned long parent_rate)
  335. {
  336. struct pistachio_clk_pll *pll = to_pistachio_pll(hw);
  337. u32 val, prediv, fbdiv, postdiv1, postdiv2;
  338. u64 rate = parent_rate;
  339. val = pll_readl(pll, PLL_CTRL1);
  340. prediv = (val >> PLL_CTRL1_REFDIV_SHIFT) & PLL_CTRL1_REFDIV_MASK;
  341. fbdiv = (val >> PLL_CTRL1_FBDIV_SHIFT) & PLL_CTRL1_FBDIV_MASK;
  342. postdiv1 = (val >> PLL_INT_CTRL1_POSTDIV1_SHIFT) &
  343. PLL_INT_CTRL1_POSTDIV1_MASK;
  344. postdiv2 = (val >> PLL_INT_CTRL1_POSTDIV2_SHIFT) &
  345. PLL_INT_CTRL1_POSTDIV2_MASK;
  346. rate *= fbdiv;
  347. rate = do_div_round_closest(rate, prediv * postdiv1 * postdiv2);
  348. return rate;
  349. }
  350. static struct clk_ops pll_gf40lp_laint_ops = {
  351. .enable = pll_gf40lp_laint_enable,
  352. .disable = pll_gf40lp_laint_disable,
  353. .is_enabled = pll_gf40lp_laint_is_enabled,
  354. .recalc_rate = pll_gf40lp_laint_recalc_rate,
  355. .round_rate = pll_round_rate,
  356. .set_rate = pll_gf40lp_laint_set_rate,
  357. };
  358. static struct clk_ops pll_gf40lp_laint_fixed_ops = {
  359. .enable = pll_gf40lp_laint_enable,
  360. .disable = pll_gf40lp_laint_disable,
  361. .is_enabled = pll_gf40lp_laint_is_enabled,
  362. .recalc_rate = pll_gf40lp_laint_recalc_rate,
  363. };
  364. static struct clk *pll_register(const char *name, const char *parent_name,
  365. unsigned long flags, void __iomem *base,
  366. enum pistachio_pll_type type,
  367. struct pistachio_pll_rate_table *rates,
  368. unsigned int nr_rates)
  369. {
  370. struct pistachio_clk_pll *pll;
  371. struct clk_init_data init;
  372. struct clk *clk;
  373. pll = kzalloc(sizeof(*pll), GFP_KERNEL);
  374. if (!pll)
  375. return ERR_PTR(-ENOMEM);
  376. init.name = name;
  377. init.flags = flags | CLK_GET_RATE_NOCACHE;
  378. init.parent_names = &parent_name;
  379. init.num_parents = 1;
  380. switch (type) {
  381. case PLL_GF40LP_FRAC:
  382. if (rates)
  383. init.ops = &pll_gf40lp_frac_ops;
  384. else
  385. init.ops = &pll_gf40lp_frac_fixed_ops;
  386. break;
  387. case PLL_GF40LP_LAINT:
  388. if (rates)
  389. init.ops = &pll_gf40lp_laint_ops;
  390. else
  391. init.ops = &pll_gf40lp_laint_fixed_ops;
  392. break;
  393. default:
  394. pr_err("Unrecognized PLL type %u\n", type);
  395. kfree(pll);
  396. return ERR_PTR(-EINVAL);
  397. }
  398. pll->hw.init = &init;
  399. pll->base = base;
  400. pll->rates = rates;
  401. pll->nr_rates = nr_rates;
  402. clk = clk_register(NULL, &pll->hw);
  403. if (IS_ERR(clk))
  404. kfree(pll);
  405. return clk;
  406. }
  407. void pistachio_clk_register_pll(struct pistachio_clk_provider *p,
  408. struct pistachio_pll *pll,
  409. unsigned int num)
  410. {
  411. struct clk *clk;
  412. unsigned int i;
  413. for (i = 0; i < num; i++) {
  414. clk = pll_register(pll[i].name, pll[i].parent,
  415. 0, p->base + pll[i].reg_base,
  416. pll[i].type, pll[i].rates,
  417. pll[i].nr_rates);
  418. p->clk_data.clks[pll[i].id] = clk;
  419. }
  420. }