clk-lpc32xx.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592
  1. /*
  2. * Copyright 2015 Vladimir Zapolskiy <vz@mleia.com>
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/of_address.h>
  14. #include <linux/regmap.h>
  15. #include <dt-bindings/clock/lpc32xx-clock.h>
  16. #undef pr_fmt
  17. #define pr_fmt(fmt) "%s: " fmt, __func__
  18. /* Common bitfield definitions for x397 PLL (lock), USB PLL and HCLK PLL */
  19. #define PLL_CTRL_ENABLE BIT(16)
  20. #define PLL_CTRL_BYPASS BIT(15)
  21. #define PLL_CTRL_DIRECT BIT(14)
  22. #define PLL_CTRL_FEEDBACK BIT(13)
  23. #define PLL_CTRL_POSTDIV (BIT(12)|BIT(11))
  24. #define PLL_CTRL_PREDIV (BIT(10)|BIT(9))
  25. #define PLL_CTRL_FEEDDIV (0xFF << 1)
  26. #define PLL_CTRL_LOCK BIT(0)
  27. /* Clock registers on System Control Block */
  28. #define LPC32XX_CLKPWR_DEBUG_CTRL 0x00
  29. #define LPC32XX_CLKPWR_USB_DIV 0x1C
  30. #define LPC32XX_CLKPWR_HCLKDIV_CTRL 0x40
  31. #define LPC32XX_CLKPWR_PWR_CTRL 0x44
  32. #define LPC32XX_CLKPWR_PLL397_CTRL 0x48
  33. #define LPC32XX_CLKPWR_OSC_CTRL 0x4C
  34. #define LPC32XX_CLKPWR_SYSCLK_CTRL 0x50
  35. #define LPC32XX_CLKPWR_LCDCLK_CTRL 0x54
  36. #define LPC32XX_CLKPWR_HCLKPLL_CTRL 0x58
  37. #define LPC32XX_CLKPWR_ADCCLK_CTRL1 0x60
  38. #define LPC32XX_CLKPWR_USB_CTRL 0x64
  39. #define LPC32XX_CLKPWR_SSP_CTRL 0x78
  40. #define LPC32XX_CLKPWR_I2S_CTRL 0x7C
  41. #define LPC32XX_CLKPWR_MS_CTRL 0x80
  42. #define LPC32XX_CLKPWR_MACCLK_CTRL 0x90
  43. #define LPC32XX_CLKPWR_TEST_CLK_CTRL 0xA4
  44. #define LPC32XX_CLKPWR_I2CCLK_CTRL 0xAC
  45. #define LPC32XX_CLKPWR_KEYCLK_CTRL 0xB0
  46. #define LPC32XX_CLKPWR_ADCCLK_CTRL 0xB4
  47. #define LPC32XX_CLKPWR_PWMCLK_CTRL 0xB8
  48. #define LPC32XX_CLKPWR_TIMCLK_CTRL 0xBC
  49. #define LPC32XX_CLKPWR_TIMCLK_CTRL1 0xC0
  50. #define LPC32XX_CLKPWR_SPI_CTRL 0xC4
  51. #define LPC32XX_CLKPWR_FLASHCLK_CTRL 0xC8
  52. #define LPC32XX_CLKPWR_UART3_CLK_CTRL 0xD0
  53. #define LPC32XX_CLKPWR_UART4_CLK_CTRL 0xD4
  54. #define LPC32XX_CLKPWR_UART5_CLK_CTRL 0xD8
  55. #define LPC32XX_CLKPWR_UART6_CLK_CTRL 0xDC
  56. #define LPC32XX_CLKPWR_IRDA_CLK_CTRL 0xE0
  57. #define LPC32XX_CLKPWR_UART_CLK_CTRL 0xE4
  58. #define LPC32XX_CLKPWR_DMA_CLK_CTRL 0xE8
  59. /* Clock registers on USB controller */
  60. #define LPC32XX_USB_CLK_CTRL 0xF4
  61. #define LPC32XX_USB_CLK_STS 0xF8
  62. static struct regmap_config lpc32xx_scb_regmap_config = {
  63. .reg_bits = 32,
  64. .val_bits = 32,
  65. .reg_stride = 4,
  66. .val_format_endian = REGMAP_ENDIAN_LITTLE,
  67. .max_register = 0x114,
  68. .fast_io = true,
  69. };
  70. static struct regmap *clk_regmap;
  71. static void __iomem *usb_clk_vbase;
  72. enum {
  73. LPC32XX_USB_CLK_OTG = LPC32XX_USB_CLK_HOST + 1,
  74. LPC32XX_USB_CLK_AHB,
  75. LPC32XX_USB_CLK_MAX = LPC32XX_USB_CLK_AHB + 1,
  76. };
  77. enum {
  78. /* Start from the last defined clock in dt bindings */
  79. LPC32XX_CLK_ADC_DIV = LPC32XX_CLK_PERIPH + 1,
  80. LPC32XX_CLK_ADC_RTC,
  81. LPC32XX_CLK_TEST1,
  82. LPC32XX_CLK_TEST2,
  83. /* System clocks, PLL 397x and HCLK PLL clocks */
  84. LPC32XX_CLK_OSC,
  85. LPC32XX_CLK_SYS,
  86. LPC32XX_CLK_PLL397X,
  87. LPC32XX_CLK_HCLK_DIV_PERIPH,
  88. LPC32XX_CLK_HCLK_DIV,
  89. LPC32XX_CLK_HCLK,
  90. LPC32XX_CLK_ARM,
  91. LPC32XX_CLK_ARM_VFP,
  92. /* USB clocks */
  93. LPC32XX_CLK_USB_PLL,
  94. LPC32XX_CLK_USB_DIV,
  95. LPC32XX_CLK_USB,
  96. /* Only one control PWR_CTRL[10] for both muxes */
  97. LPC32XX_CLK_PERIPH_HCLK_MUX,
  98. LPC32XX_CLK_PERIPH_ARM_MUX,
  99. /* Only one control PWR_CTRL[2] for all three muxes */
  100. LPC32XX_CLK_SYSCLK_PERIPH_MUX,
  101. LPC32XX_CLK_SYSCLK_HCLK_MUX,
  102. LPC32XX_CLK_SYSCLK_ARM_MUX,
  103. /* Two clock sources external to the driver */
  104. LPC32XX_CLK_XTAL_32K,
  105. LPC32XX_CLK_XTAL,
  106. /* Renumbered USB clocks, may have a parent from SCB table */
  107. LPC32XX_CLK_USB_OFFSET,
  108. LPC32XX_CLK_USB_I2C = LPC32XX_USB_CLK_I2C + LPC32XX_CLK_USB_OFFSET,
  109. LPC32XX_CLK_USB_DEV = LPC32XX_USB_CLK_DEVICE + LPC32XX_CLK_USB_OFFSET,
  110. LPC32XX_CLK_USB_HOST = LPC32XX_USB_CLK_HOST + LPC32XX_CLK_USB_OFFSET,
  111. LPC32XX_CLK_USB_OTG = LPC32XX_USB_CLK_OTG + LPC32XX_CLK_USB_OFFSET,
  112. LPC32XX_CLK_USB_AHB = LPC32XX_USB_CLK_AHB + LPC32XX_CLK_USB_OFFSET,
  113. /* Stub for composite clocks */
  114. LPC32XX_CLK__NULL,
  115. /* Subclocks of composite clocks, clocks above are for CCF */
  116. LPC32XX_CLK_PWM1_MUX,
  117. LPC32XX_CLK_PWM1_DIV,
  118. LPC32XX_CLK_PWM1_GATE,
  119. LPC32XX_CLK_PWM2_MUX,
  120. LPC32XX_CLK_PWM2_DIV,
  121. LPC32XX_CLK_PWM2_GATE,
  122. LPC32XX_CLK_UART3_MUX,
  123. LPC32XX_CLK_UART3_DIV,
  124. LPC32XX_CLK_UART3_GATE,
  125. LPC32XX_CLK_UART4_MUX,
  126. LPC32XX_CLK_UART4_DIV,
  127. LPC32XX_CLK_UART4_GATE,
  128. LPC32XX_CLK_UART5_MUX,
  129. LPC32XX_CLK_UART5_DIV,
  130. LPC32XX_CLK_UART5_GATE,
  131. LPC32XX_CLK_UART6_MUX,
  132. LPC32XX_CLK_UART6_DIV,
  133. LPC32XX_CLK_UART6_GATE,
  134. LPC32XX_CLK_TEST1_MUX,
  135. LPC32XX_CLK_TEST1_GATE,
  136. LPC32XX_CLK_TEST2_MUX,
  137. LPC32XX_CLK_TEST2_GATE,
  138. LPC32XX_CLK_USB_DIV_DIV,
  139. LPC32XX_CLK_USB_DIV_GATE,
  140. LPC32XX_CLK_SD_DIV,
  141. LPC32XX_CLK_SD_GATE,
  142. LPC32XX_CLK_LCD_DIV,
  143. LPC32XX_CLK_LCD_GATE,
  144. LPC32XX_CLK_HW_MAX,
  145. LPC32XX_CLK_MAX = LPC32XX_CLK_SYSCLK_ARM_MUX + 1,
  146. LPC32XX_CLK_CCF_MAX = LPC32XX_CLK_USB_AHB + 1,
  147. };
  148. static struct clk *clk[LPC32XX_CLK_MAX];
  149. static struct clk_onecell_data clk_data = {
  150. .clks = clk,
  151. .clk_num = LPC32XX_CLK_MAX,
  152. };
  153. static struct clk *usb_clk[LPC32XX_USB_CLK_MAX];
  154. static struct clk_onecell_data usb_clk_data = {
  155. .clks = usb_clk,
  156. .clk_num = LPC32XX_USB_CLK_MAX,
  157. };
  158. #define LPC32XX_CLK_PARENTS_MAX 5
  159. struct clk_proto_t {
  160. const char *name;
  161. const u8 parents[LPC32XX_CLK_PARENTS_MAX];
  162. u8 num_parents;
  163. unsigned long flags;
  164. };
  165. #define CLK_PREFIX(LITERAL) LPC32XX_CLK_ ## LITERAL
  166. #define NUMARGS(...) (sizeof((int[]){__VA_ARGS__})/sizeof(int))
  167. #define LPC32XX_CLK_DEFINE(_idx, _name, _flags, ...) \
  168. [CLK_PREFIX(_idx)] = { \
  169. .name = _name, \
  170. .flags = _flags, \
  171. .parents = { __VA_ARGS__ }, \
  172. .num_parents = NUMARGS(__VA_ARGS__), \
  173. }
  174. static const struct clk_proto_t clk_proto[LPC32XX_CLK_CCF_MAX] __initconst = {
  175. LPC32XX_CLK_DEFINE(XTAL, "xtal", 0x0),
  176. LPC32XX_CLK_DEFINE(XTAL_32K, "xtal_32k", 0x0),
  177. LPC32XX_CLK_DEFINE(RTC, "rtc", 0x0, LPC32XX_CLK_XTAL_32K),
  178. LPC32XX_CLK_DEFINE(OSC, "osc", CLK_IGNORE_UNUSED, LPC32XX_CLK_XTAL),
  179. LPC32XX_CLK_DEFINE(SYS, "sys", CLK_IGNORE_UNUSED,
  180. LPC32XX_CLK_OSC, LPC32XX_CLK_PLL397X),
  181. LPC32XX_CLK_DEFINE(PLL397X, "pll_397x", CLK_IGNORE_UNUSED,
  182. LPC32XX_CLK_RTC),
  183. LPC32XX_CLK_DEFINE(HCLK_PLL, "hclk_pll", CLK_IGNORE_UNUSED,
  184. LPC32XX_CLK_SYS),
  185. LPC32XX_CLK_DEFINE(HCLK_DIV_PERIPH, "hclk_div_periph",
  186. CLK_IGNORE_UNUSED, LPC32XX_CLK_HCLK_PLL),
  187. LPC32XX_CLK_DEFINE(HCLK_DIV, "hclk_div", CLK_IGNORE_UNUSED,
  188. LPC32XX_CLK_HCLK_PLL),
  189. LPC32XX_CLK_DEFINE(HCLK, "hclk", CLK_IGNORE_UNUSED,
  190. LPC32XX_CLK_PERIPH_HCLK_MUX),
  191. LPC32XX_CLK_DEFINE(PERIPH, "pclk", CLK_IGNORE_UNUSED,
  192. LPC32XX_CLK_SYSCLK_PERIPH_MUX),
  193. LPC32XX_CLK_DEFINE(ARM, "arm", CLK_IGNORE_UNUSED,
  194. LPC32XX_CLK_PERIPH_ARM_MUX),
  195. LPC32XX_CLK_DEFINE(PERIPH_HCLK_MUX, "periph_hclk_mux",
  196. CLK_IGNORE_UNUSED,
  197. LPC32XX_CLK_SYSCLK_HCLK_MUX, LPC32XX_CLK_SYSCLK_PERIPH_MUX),
  198. LPC32XX_CLK_DEFINE(PERIPH_ARM_MUX, "periph_arm_mux", CLK_IGNORE_UNUSED,
  199. LPC32XX_CLK_SYSCLK_ARM_MUX, LPC32XX_CLK_SYSCLK_PERIPH_MUX),
  200. LPC32XX_CLK_DEFINE(SYSCLK_PERIPH_MUX, "sysclk_periph_mux",
  201. CLK_IGNORE_UNUSED,
  202. LPC32XX_CLK_SYS, LPC32XX_CLK_HCLK_DIV_PERIPH),
  203. LPC32XX_CLK_DEFINE(SYSCLK_HCLK_MUX, "sysclk_hclk_mux",
  204. CLK_IGNORE_UNUSED,
  205. LPC32XX_CLK_SYS, LPC32XX_CLK_HCLK_DIV),
  206. LPC32XX_CLK_DEFINE(SYSCLK_ARM_MUX, "sysclk_arm_mux", CLK_IGNORE_UNUSED,
  207. LPC32XX_CLK_SYS, LPC32XX_CLK_HCLK_PLL),
  208. LPC32XX_CLK_DEFINE(ARM_VFP, "vfp9", CLK_IGNORE_UNUSED,
  209. LPC32XX_CLK_ARM),
  210. LPC32XX_CLK_DEFINE(USB_PLL, "usb_pll",
  211. CLK_SET_RATE_GATE | CLK_SET_RATE_PARENT, LPC32XX_CLK_USB_DIV),
  212. LPC32XX_CLK_DEFINE(USB_DIV, "usb_div", 0x0, LPC32XX_CLK_OSC),
  213. LPC32XX_CLK_DEFINE(USB, "usb", 0x0, LPC32XX_CLK_USB_PLL),
  214. LPC32XX_CLK_DEFINE(DMA, "dma", 0x0, LPC32XX_CLK_HCLK),
  215. LPC32XX_CLK_DEFINE(MLC, "mlc", 0x0, LPC32XX_CLK_HCLK),
  216. LPC32XX_CLK_DEFINE(SLC, "slc", 0x0, LPC32XX_CLK_HCLK),
  217. LPC32XX_CLK_DEFINE(LCD, "lcd", 0x0, LPC32XX_CLK_HCLK),
  218. LPC32XX_CLK_DEFINE(MAC, "mac", 0x0, LPC32XX_CLK_HCLK),
  219. LPC32XX_CLK_DEFINE(SD, "sd", 0x0, LPC32XX_CLK_ARM),
  220. LPC32XX_CLK_DEFINE(DDRAM, "ddram", CLK_GET_RATE_NOCACHE,
  221. LPC32XX_CLK_SYSCLK_ARM_MUX),
  222. LPC32XX_CLK_DEFINE(SSP0, "ssp0", 0x0, LPC32XX_CLK_HCLK),
  223. LPC32XX_CLK_DEFINE(SSP1, "ssp1", 0x0, LPC32XX_CLK_HCLK),
  224. /*
  225. * CLK_GET_RATE_NOCACHE is needed, if UART clock is disabled, its
  226. * divider register does not contain information about selected rate.
  227. */
  228. LPC32XX_CLK_DEFINE(UART3, "uart3", CLK_GET_RATE_NOCACHE,
  229. LPC32XX_CLK_PERIPH, LPC32XX_CLK_HCLK),
  230. LPC32XX_CLK_DEFINE(UART4, "uart4", CLK_GET_RATE_NOCACHE,
  231. LPC32XX_CLK_PERIPH, LPC32XX_CLK_HCLK),
  232. LPC32XX_CLK_DEFINE(UART5, "uart5", CLK_GET_RATE_NOCACHE,
  233. LPC32XX_CLK_PERIPH, LPC32XX_CLK_HCLK),
  234. LPC32XX_CLK_DEFINE(UART6, "uart6", CLK_GET_RATE_NOCACHE,
  235. LPC32XX_CLK_PERIPH, LPC32XX_CLK_HCLK),
  236. LPC32XX_CLK_DEFINE(IRDA, "irda", 0x0, LPC32XX_CLK_PERIPH),
  237. LPC32XX_CLK_DEFINE(I2C1, "i2c1", 0x0, LPC32XX_CLK_HCLK),
  238. LPC32XX_CLK_DEFINE(I2C2, "i2c2", 0x0, LPC32XX_CLK_HCLK),
  239. LPC32XX_CLK_DEFINE(TIMER0, "timer0", 0x0, LPC32XX_CLK_PERIPH),
  240. LPC32XX_CLK_DEFINE(TIMER1, "timer1", 0x0, LPC32XX_CLK_PERIPH),
  241. LPC32XX_CLK_DEFINE(TIMER2, "timer2", 0x0, LPC32XX_CLK_PERIPH),
  242. LPC32XX_CLK_DEFINE(TIMER3, "timer3", 0x0, LPC32XX_CLK_PERIPH),
  243. LPC32XX_CLK_DEFINE(TIMER4, "timer4", 0x0, LPC32XX_CLK_PERIPH),
  244. LPC32XX_CLK_DEFINE(TIMER5, "timer5", 0x0, LPC32XX_CLK_PERIPH),
  245. LPC32XX_CLK_DEFINE(WDOG, "watchdog", 0x0, LPC32XX_CLK_PERIPH),
  246. LPC32XX_CLK_DEFINE(I2S0, "i2s0", 0x0, LPC32XX_CLK_HCLK),
  247. LPC32XX_CLK_DEFINE(I2S1, "i2s1", 0x0, LPC32XX_CLK_HCLK),
  248. LPC32XX_CLK_DEFINE(SPI1, "spi1", 0x0, LPC32XX_CLK_HCLK),
  249. LPC32XX_CLK_DEFINE(SPI2, "spi2", 0x0, LPC32XX_CLK_HCLK),
  250. LPC32XX_CLK_DEFINE(MCPWM, "mcpwm", 0x0, LPC32XX_CLK_HCLK),
  251. LPC32XX_CLK_DEFINE(HSTIMER, "hstimer", 0x0, LPC32XX_CLK_PERIPH),
  252. LPC32XX_CLK_DEFINE(KEY, "key", 0x0, LPC32XX_CLK_RTC),
  253. LPC32XX_CLK_DEFINE(PWM1, "pwm1", 0x0,
  254. LPC32XX_CLK_RTC, LPC32XX_CLK_PERIPH),
  255. LPC32XX_CLK_DEFINE(PWM2, "pwm2", 0x0,
  256. LPC32XX_CLK_RTC, LPC32XX_CLK_PERIPH),
  257. LPC32XX_CLK_DEFINE(ADC, "adc", 0x0,
  258. LPC32XX_CLK_ADC_RTC, LPC32XX_CLK_ADC_DIV),
  259. LPC32XX_CLK_DEFINE(ADC_DIV, "adc_div", 0x0, LPC32XX_CLK_PERIPH),
  260. LPC32XX_CLK_DEFINE(ADC_RTC, "adc_rtc", 0x0, LPC32XX_CLK_RTC),
  261. LPC32XX_CLK_DEFINE(TEST1, "test1", 0x0,
  262. LPC32XX_CLK_PERIPH, LPC32XX_CLK_RTC, LPC32XX_CLK_OSC),
  263. LPC32XX_CLK_DEFINE(TEST2, "test2", 0x0,
  264. LPC32XX_CLK_HCLK, LPC32XX_CLK_PERIPH, LPC32XX_CLK_USB,
  265. LPC32XX_CLK_OSC, LPC32XX_CLK_PLL397X),
  266. /* USB controller clocks */
  267. LPC32XX_CLK_DEFINE(USB_AHB, "usb_ahb", 0x0, LPC32XX_CLK_USB),
  268. LPC32XX_CLK_DEFINE(USB_OTG, "usb_otg", 0x0, LPC32XX_CLK_USB_AHB),
  269. LPC32XX_CLK_DEFINE(USB_I2C, "usb_i2c", 0x0, LPC32XX_CLK_USB_AHB),
  270. LPC32XX_CLK_DEFINE(USB_DEV, "usb_dev", 0x0, LPC32XX_CLK_USB_OTG),
  271. LPC32XX_CLK_DEFINE(USB_HOST, "usb_host", 0x0, LPC32XX_CLK_USB_OTG),
  272. };
  273. struct lpc32xx_clk {
  274. struct clk_hw hw;
  275. u32 reg;
  276. u32 enable;
  277. u32 enable_mask;
  278. u32 disable;
  279. u32 disable_mask;
  280. u32 busy;
  281. u32 busy_mask;
  282. };
  283. enum clk_pll_mode {
  284. PLL_UNKNOWN,
  285. PLL_DIRECT,
  286. PLL_BYPASS,
  287. PLL_DIRECT_BYPASS,
  288. PLL_INTEGER,
  289. PLL_NON_INTEGER,
  290. };
  291. struct lpc32xx_pll_clk {
  292. struct clk_hw hw;
  293. u32 reg;
  294. u32 enable;
  295. unsigned long m_div;
  296. unsigned long n_div;
  297. unsigned long p_div;
  298. enum clk_pll_mode mode;
  299. };
  300. struct lpc32xx_usb_clk {
  301. struct clk_hw hw;
  302. u32 ctrl_enable;
  303. u32 ctrl_disable;
  304. u32 ctrl_mask;
  305. u32 enable;
  306. u32 busy;
  307. };
  308. struct lpc32xx_clk_mux {
  309. struct clk_hw hw;
  310. u32 reg;
  311. u32 mask;
  312. u8 shift;
  313. u32 *table;
  314. u8 flags;
  315. };
  316. struct lpc32xx_clk_div {
  317. struct clk_hw hw;
  318. u32 reg;
  319. u8 shift;
  320. u8 width;
  321. const struct clk_div_table *table;
  322. u8 flags;
  323. };
  324. struct lpc32xx_clk_gate {
  325. struct clk_hw hw;
  326. u32 reg;
  327. u8 bit_idx;
  328. u8 flags;
  329. };
  330. #define to_lpc32xx_clk(_hw) container_of(_hw, struct lpc32xx_clk, hw)
  331. #define to_lpc32xx_pll_clk(_hw) container_of(_hw, struct lpc32xx_pll_clk, hw)
  332. #define to_lpc32xx_usb_clk(_hw) container_of(_hw, struct lpc32xx_usb_clk, hw)
  333. #define to_lpc32xx_mux(_hw) container_of(_hw, struct lpc32xx_clk_mux, hw)
  334. #define to_lpc32xx_div(_hw) container_of(_hw, struct lpc32xx_clk_div, hw)
  335. #define to_lpc32xx_gate(_hw) container_of(_hw, struct lpc32xx_clk_gate, hw)
  336. static inline bool pll_is_valid(u64 val0, u64 val1, u64 min, u64 max)
  337. {
  338. return (val0 >= (val1 * min) && val0 <= (val1 * max));
  339. }
  340. static inline u32 lpc32xx_usb_clk_read(struct lpc32xx_usb_clk *clk)
  341. {
  342. return readl(usb_clk_vbase + LPC32XX_USB_CLK_STS);
  343. }
  344. static inline void lpc32xx_usb_clk_write(struct lpc32xx_usb_clk *clk, u32 val)
  345. {
  346. writel(val, usb_clk_vbase + LPC32XX_USB_CLK_CTRL);
  347. }
  348. static int clk_mask_enable(struct clk_hw *hw)
  349. {
  350. struct lpc32xx_clk *clk = to_lpc32xx_clk(hw);
  351. u32 val;
  352. regmap_read(clk_regmap, clk->reg, &val);
  353. if (clk->busy_mask && (val & clk->busy_mask) == clk->busy)
  354. return -EBUSY;
  355. return regmap_update_bits(clk_regmap, clk->reg,
  356. clk->enable_mask, clk->enable);
  357. }
  358. static void clk_mask_disable(struct clk_hw *hw)
  359. {
  360. struct lpc32xx_clk *clk = to_lpc32xx_clk(hw);
  361. regmap_update_bits(clk_regmap, clk->reg,
  362. clk->disable_mask, clk->disable);
  363. }
  364. static int clk_mask_is_enabled(struct clk_hw *hw)
  365. {
  366. struct lpc32xx_clk *clk = to_lpc32xx_clk(hw);
  367. u32 val;
  368. regmap_read(clk_regmap, clk->reg, &val);
  369. return ((val & clk->enable_mask) == clk->enable);
  370. }
  371. static const struct clk_ops clk_mask_ops = {
  372. .enable = clk_mask_enable,
  373. .disable = clk_mask_disable,
  374. .is_enabled = clk_mask_is_enabled,
  375. };
  376. static int clk_pll_enable(struct clk_hw *hw)
  377. {
  378. struct lpc32xx_pll_clk *clk = to_lpc32xx_pll_clk(hw);
  379. u32 val, count;
  380. regmap_update_bits(clk_regmap, clk->reg, clk->enable, clk->enable);
  381. for (count = 0; count < 1000; count++) {
  382. regmap_read(clk_regmap, clk->reg, &val);
  383. if (val & PLL_CTRL_LOCK)
  384. break;
  385. }
  386. if (val & PLL_CTRL_LOCK)
  387. return 0;
  388. return -ETIMEDOUT;
  389. }
  390. static void clk_pll_disable(struct clk_hw *hw)
  391. {
  392. struct lpc32xx_pll_clk *clk = to_lpc32xx_pll_clk(hw);
  393. regmap_update_bits(clk_regmap, clk->reg, clk->enable, 0x0);
  394. }
  395. static int clk_pll_is_enabled(struct clk_hw *hw)
  396. {
  397. struct lpc32xx_pll_clk *clk = to_lpc32xx_pll_clk(hw);
  398. u32 val;
  399. regmap_read(clk_regmap, clk->reg, &val);
  400. val &= clk->enable | PLL_CTRL_LOCK;
  401. if (val == (clk->enable | PLL_CTRL_LOCK))
  402. return 1;
  403. return 0;
  404. }
  405. static unsigned long clk_pll_397x_recalc_rate(struct clk_hw *hw,
  406. unsigned long parent_rate)
  407. {
  408. return parent_rate * 397;
  409. }
  410. static unsigned long clk_pll_recalc_rate(struct clk_hw *hw,
  411. unsigned long parent_rate)
  412. {
  413. struct lpc32xx_pll_clk *clk = to_lpc32xx_pll_clk(hw);
  414. bool is_direct, is_bypass, is_feedback;
  415. unsigned long rate, cco_rate, ref_rate;
  416. u32 val;
  417. regmap_read(clk_regmap, clk->reg, &val);
  418. is_direct = val & PLL_CTRL_DIRECT;
  419. is_bypass = val & PLL_CTRL_BYPASS;
  420. is_feedback = val & PLL_CTRL_FEEDBACK;
  421. clk->m_div = ((val & PLL_CTRL_FEEDDIV) >> 1) + 1;
  422. clk->n_div = ((val & PLL_CTRL_PREDIV) >> 9) + 1;
  423. clk->p_div = ((val & PLL_CTRL_POSTDIV) >> 11) + 1;
  424. if (is_direct && is_bypass) {
  425. clk->p_div = 0;
  426. clk->mode = PLL_DIRECT_BYPASS;
  427. return parent_rate;
  428. }
  429. if (is_bypass) {
  430. clk->mode = PLL_BYPASS;
  431. return parent_rate / (1 << clk->p_div);
  432. }
  433. if (is_direct) {
  434. clk->p_div = 0;
  435. clk->mode = PLL_DIRECT;
  436. }
  437. ref_rate = parent_rate / clk->n_div;
  438. rate = cco_rate = ref_rate * clk->m_div;
  439. if (!is_direct) {
  440. if (is_feedback) {
  441. cco_rate *= (1 << clk->p_div);
  442. clk->mode = PLL_INTEGER;
  443. } else {
  444. rate /= (1 << clk->p_div);
  445. clk->mode = PLL_NON_INTEGER;
  446. }
  447. }
  448. pr_debug("%s: %lu: 0x%x: %d/%d/%d, %lu/%lu/%d => %lu\n",
  449. clk_hw_get_name(hw),
  450. parent_rate, val, is_direct, is_bypass, is_feedback,
  451. clk->n_div, clk->m_div, (1 << clk->p_div), rate);
  452. if (clk_pll_is_enabled(hw) &&
  453. !(pll_is_valid(parent_rate, 1, 1000000, 20000000)
  454. && pll_is_valid(cco_rate, 1, 156000000, 320000000)
  455. && pll_is_valid(ref_rate, 1, 1000000, 27000000)))
  456. pr_err("%s: PLL clocks are not in valid ranges: %lu/%lu/%lu",
  457. clk_hw_get_name(hw),
  458. parent_rate, cco_rate, ref_rate);
  459. return rate;
  460. }
  461. static int clk_pll_set_rate(struct clk_hw *hw, unsigned long rate,
  462. unsigned long parent_rate)
  463. {
  464. struct lpc32xx_pll_clk *clk = to_lpc32xx_pll_clk(hw);
  465. u32 val;
  466. unsigned long new_rate;
  467. /* Validate PLL clock parameters computed on round rate stage */
  468. switch (clk->mode) {
  469. case PLL_DIRECT:
  470. val = PLL_CTRL_DIRECT;
  471. val |= (clk->m_div - 1) << 1;
  472. val |= (clk->n_div - 1) << 9;
  473. new_rate = (parent_rate * clk->m_div) / clk->n_div;
  474. break;
  475. case PLL_BYPASS:
  476. val = PLL_CTRL_BYPASS;
  477. val |= (clk->p_div - 1) << 11;
  478. new_rate = parent_rate / (1 << (clk->p_div));
  479. break;
  480. case PLL_DIRECT_BYPASS:
  481. val = PLL_CTRL_DIRECT | PLL_CTRL_BYPASS;
  482. new_rate = parent_rate;
  483. break;
  484. case PLL_INTEGER:
  485. val = PLL_CTRL_FEEDBACK;
  486. val |= (clk->m_div - 1) << 1;
  487. val |= (clk->n_div - 1) << 9;
  488. val |= (clk->p_div - 1) << 11;
  489. new_rate = (parent_rate * clk->m_div) / clk->n_div;
  490. break;
  491. case PLL_NON_INTEGER:
  492. val = 0x0;
  493. val |= (clk->m_div - 1) << 1;
  494. val |= (clk->n_div - 1) << 9;
  495. val |= (clk->p_div - 1) << 11;
  496. new_rate = (parent_rate * clk->m_div) /
  497. (clk->n_div * (1 << clk->p_div));
  498. break;
  499. default:
  500. return -EINVAL;
  501. }
  502. /* Sanity check that round rate is equal to the requested one */
  503. if (new_rate != rate)
  504. return -EINVAL;
  505. return regmap_update_bits(clk_regmap, clk->reg, 0x1FFFF, val);
  506. }
  507. static long clk_hclk_pll_round_rate(struct clk_hw *hw, unsigned long rate,
  508. unsigned long *parent_rate)
  509. {
  510. struct lpc32xx_pll_clk *clk = to_lpc32xx_pll_clk(hw);
  511. u64 m_i, o = rate, i = *parent_rate, d = (u64)rate << 6;
  512. u64 m = 0, n = 0, p = 0;
  513. int p_i, n_i;
  514. pr_debug("%s: %lu/%lu\n", clk_hw_get_name(hw), *parent_rate, rate);
  515. if (rate > 266500000)
  516. return -EINVAL;
  517. /* Have to check all 20 possibilities to find the minimal M */
  518. for (p_i = 4; p_i >= 0; p_i--) {
  519. for (n_i = 4; n_i > 0; n_i--) {
  520. m_i = div64_u64(o * n_i * (1 << p_i), i);
  521. /* Check for valid PLL parameter constraints */
  522. if (!(m_i && m_i <= 256
  523. && pll_is_valid(i, n_i, 1000000, 27000000)
  524. && pll_is_valid(i * m_i * (1 << p_i), n_i,
  525. 156000000, 320000000)))
  526. continue;
  527. /* Store some intermediate valid parameters */
  528. if (o * n_i * (1 << p_i) - i * m_i <= d) {
  529. m = m_i;
  530. n = n_i;
  531. p = p_i;
  532. d = o * n_i * (1 << p_i) - i * m_i;
  533. }
  534. }
  535. }
  536. if (d == (u64)rate << 6) {
  537. pr_err("%s: %lu: no valid PLL parameters are found\n",
  538. clk_hw_get_name(hw), rate);
  539. return -EINVAL;
  540. }
  541. clk->m_div = m;
  542. clk->n_div = n;
  543. clk->p_div = p;
  544. /* Set only direct or non-integer mode of PLL */
  545. if (!p)
  546. clk->mode = PLL_DIRECT;
  547. else
  548. clk->mode = PLL_NON_INTEGER;
  549. o = div64_u64(i * m, n * (1 << p));
  550. if (!d)
  551. pr_debug("%s: %lu: found exact match: %llu/%llu/%llu\n",
  552. clk_hw_get_name(hw), rate, m, n, p);
  553. else
  554. pr_debug("%s: %lu: found closest: %llu/%llu/%llu - %llu\n",
  555. clk_hw_get_name(hw), rate, m, n, p, o);
  556. return o;
  557. }
  558. static long clk_usb_pll_round_rate(struct clk_hw *hw, unsigned long rate,
  559. unsigned long *parent_rate)
  560. {
  561. struct lpc32xx_pll_clk *clk = to_lpc32xx_pll_clk(hw);
  562. struct clk_hw *usb_div_hw, *osc_hw;
  563. u64 d_i, n_i, m, o;
  564. pr_debug("%s: %lu/%lu\n", clk_hw_get_name(hw), *parent_rate, rate);
  565. /*
  566. * The only supported USB clock is 48MHz, with PLL internal constraints
  567. * on Fclkin, Fcco and Fref this implies that Fcco must be 192MHz
  568. * and post-divider must be 4, this slightly simplifies calculation of
  569. * USB divider, USB PLL N and M parameters.
  570. */
  571. if (rate != 48000000)
  572. return -EINVAL;
  573. /* USB divider clock */
  574. usb_div_hw = clk_hw_get_parent_by_index(hw, 0);
  575. if (!usb_div_hw)
  576. return -EINVAL;
  577. /* Main oscillator clock */
  578. osc_hw = clk_hw_get_parent_by_index(usb_div_hw, 0);
  579. if (!osc_hw)
  580. return -EINVAL;
  581. o = clk_hw_get_rate(osc_hw); /* must be in range 1..20 MHz */
  582. /* Check if valid USB divider and USB PLL parameters exists */
  583. for (d_i = 16; d_i >= 1; d_i--) {
  584. for (n_i = 1; n_i <= 4; n_i++) {
  585. m = div64_u64(192000000 * d_i * n_i, o);
  586. if (!(m && m <= 256
  587. && m * o == 192000000 * d_i * n_i
  588. && pll_is_valid(o, d_i, 1000000, 20000000)
  589. && pll_is_valid(o, d_i * n_i, 1000000, 27000000)))
  590. continue;
  591. clk->n_div = n_i;
  592. clk->m_div = m;
  593. clk->p_div = 2;
  594. clk->mode = PLL_NON_INTEGER;
  595. *parent_rate = div64_u64(o, d_i);
  596. return rate;
  597. }
  598. }
  599. return -EINVAL;
  600. }
  601. #define LPC32XX_DEFINE_PLL_OPS(_name, _rc, _sr, _rr) \
  602. static const struct clk_ops clk_ ##_name ## _ops = { \
  603. .enable = clk_pll_enable, \
  604. .disable = clk_pll_disable, \
  605. .is_enabled = clk_pll_is_enabled, \
  606. .recalc_rate = _rc, \
  607. .set_rate = _sr, \
  608. .round_rate = _rr, \
  609. }
  610. LPC32XX_DEFINE_PLL_OPS(pll_397x, clk_pll_397x_recalc_rate, NULL, NULL);
  611. LPC32XX_DEFINE_PLL_OPS(hclk_pll, clk_pll_recalc_rate,
  612. clk_pll_set_rate, clk_hclk_pll_round_rate);
  613. LPC32XX_DEFINE_PLL_OPS(usb_pll, clk_pll_recalc_rate,
  614. clk_pll_set_rate, clk_usb_pll_round_rate);
  615. static int clk_ddram_is_enabled(struct clk_hw *hw)
  616. {
  617. struct lpc32xx_clk *clk = to_lpc32xx_clk(hw);
  618. u32 val;
  619. regmap_read(clk_regmap, clk->reg, &val);
  620. val &= clk->enable_mask | clk->busy_mask;
  621. return (val == (BIT(7) | BIT(0)) ||
  622. val == (BIT(8) | BIT(1)));
  623. }
  624. static int clk_ddram_enable(struct clk_hw *hw)
  625. {
  626. struct lpc32xx_clk *clk = to_lpc32xx_clk(hw);
  627. u32 val, hclk_div;
  628. regmap_read(clk_regmap, clk->reg, &val);
  629. hclk_div = val & clk->busy_mask;
  630. /*
  631. * DDRAM clock must be 2 times higher than HCLK,
  632. * this implies DDRAM clock can not be enabled,
  633. * if HCLK clock rate is equal to ARM clock rate
  634. */
  635. if (hclk_div == 0x0 || hclk_div == (BIT(1) | BIT(0)))
  636. return -EINVAL;
  637. return regmap_update_bits(clk_regmap, clk->reg,
  638. clk->enable_mask, hclk_div << 7);
  639. }
  640. static unsigned long clk_ddram_recalc_rate(struct clk_hw *hw,
  641. unsigned long parent_rate)
  642. {
  643. struct lpc32xx_clk *clk = to_lpc32xx_clk(hw);
  644. u32 val;
  645. if (!clk_ddram_is_enabled(hw))
  646. return 0;
  647. regmap_read(clk_regmap, clk->reg, &val);
  648. val &= clk->enable_mask;
  649. return parent_rate / (val >> 7);
  650. }
  651. static const struct clk_ops clk_ddram_ops = {
  652. .enable = clk_ddram_enable,
  653. .disable = clk_mask_disable,
  654. .is_enabled = clk_ddram_is_enabled,
  655. .recalc_rate = clk_ddram_recalc_rate,
  656. };
  657. static unsigned long lpc32xx_clk_uart_recalc_rate(struct clk_hw *hw,
  658. unsigned long parent_rate)
  659. {
  660. struct lpc32xx_clk *clk = to_lpc32xx_clk(hw);
  661. u32 val, x, y;
  662. regmap_read(clk_regmap, clk->reg, &val);
  663. x = (val & 0xFF00) >> 8;
  664. y = val & 0xFF;
  665. if (x && y)
  666. return (parent_rate * x) / y;
  667. else
  668. return 0;
  669. }
  670. static const struct clk_ops lpc32xx_uart_div_ops = {
  671. .recalc_rate = lpc32xx_clk_uart_recalc_rate,
  672. };
  673. static const struct clk_div_table clk_hclk_div_table[] = {
  674. { .val = 0, .div = 1 },
  675. { .val = 1, .div = 2 },
  676. { .val = 2, .div = 4 },
  677. { },
  678. };
  679. static u32 test1_mux_table[] = { 0, 1, 2, };
  680. static u32 test2_mux_table[] = { 0, 1, 2, 5, 7, };
  681. static int clk_usb_enable(struct clk_hw *hw)
  682. {
  683. struct lpc32xx_usb_clk *clk = to_lpc32xx_usb_clk(hw);
  684. u32 val, ctrl_val, count;
  685. pr_debug("%s: 0x%x\n", clk_hw_get_name(hw), clk->enable);
  686. if (clk->ctrl_mask) {
  687. regmap_read(clk_regmap, LPC32XX_CLKPWR_USB_CTRL, &ctrl_val);
  688. regmap_update_bits(clk_regmap, LPC32XX_CLKPWR_USB_CTRL,
  689. clk->ctrl_mask, clk->ctrl_enable);
  690. }
  691. val = lpc32xx_usb_clk_read(clk);
  692. if (clk->busy && (val & clk->busy) == clk->busy) {
  693. if (clk->ctrl_mask)
  694. regmap_write(clk_regmap, LPC32XX_CLKPWR_USB_CTRL,
  695. ctrl_val);
  696. return -EBUSY;
  697. }
  698. val |= clk->enable;
  699. lpc32xx_usb_clk_write(clk, val);
  700. for (count = 0; count < 1000; count++) {
  701. val = lpc32xx_usb_clk_read(clk);
  702. if ((val & clk->enable) == clk->enable)
  703. break;
  704. }
  705. if ((val & clk->enable) == clk->enable)
  706. return 0;
  707. if (clk->ctrl_mask)
  708. regmap_write(clk_regmap, LPC32XX_CLKPWR_USB_CTRL, ctrl_val);
  709. return -ETIMEDOUT;
  710. }
  711. static void clk_usb_disable(struct clk_hw *hw)
  712. {
  713. struct lpc32xx_usb_clk *clk = to_lpc32xx_usb_clk(hw);
  714. u32 val = lpc32xx_usb_clk_read(clk);
  715. val &= ~clk->enable;
  716. lpc32xx_usb_clk_write(clk, val);
  717. if (clk->ctrl_mask)
  718. regmap_update_bits(clk_regmap, LPC32XX_CLKPWR_USB_CTRL,
  719. clk->ctrl_mask, clk->ctrl_disable);
  720. }
  721. static int clk_usb_is_enabled(struct clk_hw *hw)
  722. {
  723. struct lpc32xx_usb_clk *clk = to_lpc32xx_usb_clk(hw);
  724. u32 ctrl_val, val;
  725. if (clk->ctrl_mask) {
  726. regmap_read(clk_regmap, LPC32XX_CLKPWR_USB_CTRL, &ctrl_val);
  727. if ((ctrl_val & clk->ctrl_mask) != clk->ctrl_enable)
  728. return 0;
  729. }
  730. val = lpc32xx_usb_clk_read(clk);
  731. return ((val & clk->enable) == clk->enable);
  732. }
  733. static unsigned long clk_usb_i2c_recalc_rate(struct clk_hw *hw,
  734. unsigned long parent_rate)
  735. {
  736. return clk_get_rate(clk[LPC32XX_CLK_PERIPH]);
  737. }
  738. static const struct clk_ops clk_usb_ops = {
  739. .enable = clk_usb_enable,
  740. .disable = clk_usb_disable,
  741. .is_enabled = clk_usb_is_enabled,
  742. };
  743. static const struct clk_ops clk_usb_i2c_ops = {
  744. .enable = clk_usb_enable,
  745. .disable = clk_usb_disable,
  746. .is_enabled = clk_usb_is_enabled,
  747. .recalc_rate = clk_usb_i2c_recalc_rate,
  748. };
  749. static int clk_gate_enable(struct clk_hw *hw)
  750. {
  751. struct lpc32xx_clk_gate *clk = to_lpc32xx_gate(hw);
  752. u32 mask = BIT(clk->bit_idx);
  753. u32 val = (clk->flags & CLK_GATE_SET_TO_DISABLE ? 0x0 : mask);
  754. return regmap_update_bits(clk_regmap, clk->reg, mask, val);
  755. }
  756. static void clk_gate_disable(struct clk_hw *hw)
  757. {
  758. struct lpc32xx_clk_gate *clk = to_lpc32xx_gate(hw);
  759. u32 mask = BIT(clk->bit_idx);
  760. u32 val = (clk->flags & CLK_GATE_SET_TO_DISABLE ? mask : 0x0);
  761. regmap_update_bits(clk_regmap, clk->reg, mask, val);
  762. }
  763. static int clk_gate_is_enabled(struct clk_hw *hw)
  764. {
  765. struct lpc32xx_clk_gate *clk = to_lpc32xx_gate(hw);
  766. u32 val;
  767. bool is_set;
  768. regmap_read(clk_regmap, clk->reg, &val);
  769. is_set = val & BIT(clk->bit_idx);
  770. return (clk->flags & CLK_GATE_SET_TO_DISABLE ? !is_set : is_set);
  771. }
  772. static const struct clk_ops lpc32xx_clk_gate_ops = {
  773. .enable = clk_gate_enable,
  774. .disable = clk_gate_disable,
  775. .is_enabled = clk_gate_is_enabled,
  776. };
  777. #define div_mask(width) ((1 << (width)) - 1)
  778. static unsigned int _get_table_div(const struct clk_div_table *table,
  779. unsigned int val)
  780. {
  781. const struct clk_div_table *clkt;
  782. for (clkt = table; clkt->div; clkt++)
  783. if (clkt->val == val)
  784. return clkt->div;
  785. return 0;
  786. }
  787. static unsigned int _get_div(const struct clk_div_table *table,
  788. unsigned int val, unsigned long flags, u8 width)
  789. {
  790. if (flags & CLK_DIVIDER_ONE_BASED)
  791. return val;
  792. if (table)
  793. return _get_table_div(table, val);
  794. return val + 1;
  795. }
  796. static unsigned long clk_divider_recalc_rate(struct clk_hw *hw,
  797. unsigned long parent_rate)
  798. {
  799. struct lpc32xx_clk_div *divider = to_lpc32xx_div(hw);
  800. unsigned int val;
  801. regmap_read(clk_regmap, divider->reg, &val);
  802. val >>= divider->shift;
  803. val &= div_mask(divider->width);
  804. return divider_recalc_rate(hw, parent_rate, val, divider->table,
  805. divider->flags);
  806. }
  807. static long clk_divider_round_rate(struct clk_hw *hw, unsigned long rate,
  808. unsigned long *prate)
  809. {
  810. struct lpc32xx_clk_div *divider = to_lpc32xx_div(hw);
  811. unsigned int bestdiv;
  812. /* if read only, just return current value */
  813. if (divider->flags & CLK_DIVIDER_READ_ONLY) {
  814. regmap_read(clk_regmap, divider->reg, &bestdiv);
  815. bestdiv >>= divider->shift;
  816. bestdiv &= div_mask(divider->width);
  817. bestdiv = _get_div(divider->table, bestdiv, divider->flags,
  818. divider->width);
  819. return DIV_ROUND_UP(*prate, bestdiv);
  820. }
  821. return divider_round_rate(hw, rate, prate, divider->table,
  822. divider->width, divider->flags);
  823. }
  824. static int clk_divider_set_rate(struct clk_hw *hw, unsigned long rate,
  825. unsigned long parent_rate)
  826. {
  827. struct lpc32xx_clk_div *divider = to_lpc32xx_div(hw);
  828. unsigned int value;
  829. value = divider_get_val(rate, parent_rate, divider->table,
  830. divider->width, divider->flags);
  831. return regmap_update_bits(clk_regmap, divider->reg,
  832. div_mask(divider->width) << divider->shift,
  833. value << divider->shift);
  834. }
  835. static const struct clk_ops lpc32xx_clk_divider_ops = {
  836. .recalc_rate = clk_divider_recalc_rate,
  837. .round_rate = clk_divider_round_rate,
  838. .set_rate = clk_divider_set_rate,
  839. };
  840. static u8 clk_mux_get_parent(struct clk_hw *hw)
  841. {
  842. struct lpc32xx_clk_mux *mux = to_lpc32xx_mux(hw);
  843. u32 num_parents = clk_hw_get_num_parents(hw);
  844. u32 val;
  845. regmap_read(clk_regmap, mux->reg, &val);
  846. val >>= mux->shift;
  847. val &= mux->mask;
  848. if (mux->table) {
  849. u32 i;
  850. for (i = 0; i < num_parents; i++)
  851. if (mux->table[i] == val)
  852. return i;
  853. return -EINVAL;
  854. }
  855. if (val >= num_parents)
  856. return -EINVAL;
  857. return val;
  858. }
  859. static int clk_mux_set_parent(struct clk_hw *hw, u8 index)
  860. {
  861. struct lpc32xx_clk_mux *mux = to_lpc32xx_mux(hw);
  862. if (mux->table)
  863. index = mux->table[index];
  864. return regmap_update_bits(clk_regmap, mux->reg,
  865. mux->mask << mux->shift, index << mux->shift);
  866. }
  867. static const struct clk_ops lpc32xx_clk_mux_ro_ops = {
  868. .get_parent = clk_mux_get_parent,
  869. };
  870. static const struct clk_ops lpc32xx_clk_mux_ops = {
  871. .get_parent = clk_mux_get_parent,
  872. .set_parent = clk_mux_set_parent,
  873. .determine_rate = __clk_mux_determine_rate,
  874. };
  875. enum lpc32xx_clk_type {
  876. CLK_FIXED,
  877. CLK_MUX,
  878. CLK_DIV,
  879. CLK_GATE,
  880. CLK_COMPOSITE,
  881. CLK_LPC32XX,
  882. CLK_LPC32XX_PLL,
  883. CLK_LPC32XX_USB,
  884. };
  885. struct clk_hw_proto0 {
  886. const struct clk_ops *ops;
  887. union {
  888. struct lpc32xx_pll_clk pll;
  889. struct lpc32xx_clk clk;
  890. struct lpc32xx_usb_clk usb_clk;
  891. struct lpc32xx_clk_mux mux;
  892. struct lpc32xx_clk_div div;
  893. struct lpc32xx_clk_gate gate;
  894. };
  895. };
  896. struct clk_hw_proto1 {
  897. struct clk_hw_proto0 *mux;
  898. struct clk_hw_proto0 *div;
  899. struct clk_hw_proto0 *gate;
  900. };
  901. struct clk_hw_proto {
  902. enum lpc32xx_clk_type type;
  903. union {
  904. struct clk_fixed_rate f;
  905. struct clk_hw_proto0 hw0;
  906. struct clk_hw_proto1 hw1;
  907. };
  908. };
  909. #define LPC32XX_DEFINE_FIXED(_idx, _rate, _flags) \
  910. [CLK_PREFIX(_idx)] = { \
  911. .type = CLK_FIXED, \
  912. { \
  913. .f = { \
  914. .fixed_rate = (_rate), \
  915. .flags = (_flags), \
  916. }, \
  917. }, \
  918. }
  919. #define LPC32XX_DEFINE_PLL(_idx, _name, _reg, _enable) \
  920. [CLK_PREFIX(_idx)] = { \
  921. .type = CLK_LPC32XX_PLL, \
  922. { \
  923. .hw0 = { \
  924. .ops = &clk_ ##_name ## _ops, \
  925. { \
  926. .pll = { \
  927. .reg = LPC32XX_CLKPWR_ ## _reg, \
  928. .enable = (_enable), \
  929. }, \
  930. }, \
  931. }, \
  932. }, \
  933. }
  934. #define LPC32XX_DEFINE_MUX(_idx, _reg, _shift, _mask, _table, _flags) \
  935. [CLK_PREFIX(_idx)] = { \
  936. .type = CLK_MUX, \
  937. { \
  938. .hw0 = { \
  939. .ops = (_flags & CLK_MUX_READ_ONLY ? \
  940. &lpc32xx_clk_mux_ro_ops : \
  941. &lpc32xx_clk_mux_ops), \
  942. { \
  943. .mux = { \
  944. .reg = LPC32XX_CLKPWR_ ## _reg, \
  945. .mask = (_mask), \
  946. .shift = (_shift), \
  947. .table = (_table), \
  948. .flags = (_flags), \
  949. }, \
  950. }, \
  951. }, \
  952. }, \
  953. }
  954. #define LPC32XX_DEFINE_DIV(_idx, _reg, _shift, _width, _table, _flags) \
  955. [CLK_PREFIX(_idx)] = { \
  956. .type = CLK_DIV, \
  957. { \
  958. .hw0 = { \
  959. .ops = &lpc32xx_clk_divider_ops, \
  960. { \
  961. .div = { \
  962. .reg = LPC32XX_CLKPWR_ ## _reg, \
  963. .shift = (_shift), \
  964. .width = (_width), \
  965. .table = (_table), \
  966. .flags = (_flags), \
  967. }, \
  968. }, \
  969. }, \
  970. }, \
  971. }
  972. #define LPC32XX_DEFINE_GATE(_idx, _reg, _bit, _flags) \
  973. [CLK_PREFIX(_idx)] = { \
  974. .type = CLK_GATE, \
  975. { \
  976. .hw0 = { \
  977. .ops = &lpc32xx_clk_gate_ops, \
  978. { \
  979. .gate = { \
  980. .reg = LPC32XX_CLKPWR_ ## _reg, \
  981. .bit_idx = (_bit), \
  982. .flags = (_flags), \
  983. }, \
  984. }, \
  985. }, \
  986. }, \
  987. }
  988. #define LPC32XX_DEFINE_CLK(_idx, _reg, _e, _em, _d, _dm, _b, _bm, _ops) \
  989. [CLK_PREFIX(_idx)] = { \
  990. .type = CLK_LPC32XX, \
  991. { \
  992. .hw0 = { \
  993. .ops = &(_ops), \
  994. { \
  995. .clk = { \
  996. .reg = LPC32XX_CLKPWR_ ## _reg, \
  997. .enable = (_e), \
  998. .enable_mask = (_em), \
  999. .disable = (_d), \
  1000. .disable_mask = (_dm), \
  1001. .busy = (_b), \
  1002. .busy_mask = (_bm), \
  1003. }, \
  1004. }, \
  1005. }, \
  1006. }, \
  1007. }
  1008. #define LPC32XX_DEFINE_USB(_idx, _ce, _cd, _cm, _e, _b, _ops) \
  1009. [CLK_PREFIX(_idx)] = { \
  1010. .type = CLK_LPC32XX_USB, \
  1011. { \
  1012. .hw0 = { \
  1013. .ops = &(_ops), \
  1014. { \
  1015. .usb_clk = { \
  1016. .ctrl_enable = (_ce), \
  1017. .ctrl_disable = (_cd), \
  1018. .ctrl_mask = (_cm), \
  1019. .enable = (_e), \
  1020. .busy = (_b), \
  1021. } \
  1022. }, \
  1023. } \
  1024. }, \
  1025. }
  1026. #define LPC32XX_DEFINE_COMPOSITE(_idx, _mux, _div, _gate) \
  1027. [CLK_PREFIX(_idx)] = { \
  1028. .type = CLK_COMPOSITE, \
  1029. { \
  1030. .hw1 = { \
  1031. .mux = (CLK_PREFIX(_mux) == LPC32XX_CLK__NULL ? NULL : \
  1032. &clk_hw_proto[CLK_PREFIX(_mux)].hw0), \
  1033. .div = (CLK_PREFIX(_div) == LPC32XX_CLK__NULL ? NULL : \
  1034. &clk_hw_proto[CLK_PREFIX(_div)].hw0), \
  1035. .gate = (CLK_PREFIX(_gate) == LPC32XX_CLK__NULL ? NULL :\
  1036. &clk_hw_proto[CLK_PREFIX(_gate)].hw0), \
  1037. }, \
  1038. }, \
  1039. }
  1040. static struct clk_hw_proto clk_hw_proto[LPC32XX_CLK_HW_MAX] = {
  1041. LPC32XX_DEFINE_FIXED(RTC, 32768, 0),
  1042. LPC32XX_DEFINE_PLL(PLL397X, pll_397x, HCLKPLL_CTRL, BIT(1)),
  1043. LPC32XX_DEFINE_PLL(HCLK_PLL, hclk_pll, HCLKPLL_CTRL, PLL_CTRL_ENABLE),
  1044. LPC32XX_DEFINE_PLL(USB_PLL, usb_pll, USB_CTRL, PLL_CTRL_ENABLE),
  1045. LPC32XX_DEFINE_GATE(OSC, OSC_CTRL, 0, CLK_GATE_SET_TO_DISABLE),
  1046. LPC32XX_DEFINE_GATE(USB, USB_CTRL, 18, 0),
  1047. LPC32XX_DEFINE_DIV(HCLK_DIV_PERIPH, HCLKDIV_CTRL, 2, 5, NULL,
  1048. CLK_DIVIDER_READ_ONLY),
  1049. LPC32XX_DEFINE_DIV(HCLK_DIV, HCLKDIV_CTRL, 0, 2, clk_hclk_div_table,
  1050. CLK_DIVIDER_READ_ONLY),
  1051. /* Register 3 read-only muxes with a single control PWR_CTRL[2] */
  1052. LPC32XX_DEFINE_MUX(SYSCLK_PERIPH_MUX, PWR_CTRL, 2, 0x1, NULL,
  1053. CLK_MUX_READ_ONLY),
  1054. LPC32XX_DEFINE_MUX(SYSCLK_HCLK_MUX, PWR_CTRL, 2, 0x1, NULL,
  1055. CLK_MUX_READ_ONLY),
  1056. LPC32XX_DEFINE_MUX(SYSCLK_ARM_MUX, PWR_CTRL, 2, 0x1, NULL,
  1057. CLK_MUX_READ_ONLY),
  1058. /* Register 2 read-only muxes with a single control PWR_CTRL[10] */
  1059. LPC32XX_DEFINE_MUX(PERIPH_HCLK_MUX, PWR_CTRL, 10, 0x1, NULL,
  1060. CLK_MUX_READ_ONLY),
  1061. LPC32XX_DEFINE_MUX(PERIPH_ARM_MUX, PWR_CTRL, 10, 0x1, NULL,
  1062. CLK_MUX_READ_ONLY),
  1063. /* 3 always on gates with a single control PWR_CTRL[0] same as OSC */
  1064. LPC32XX_DEFINE_GATE(PERIPH, PWR_CTRL, 0, CLK_GATE_SET_TO_DISABLE),
  1065. LPC32XX_DEFINE_GATE(HCLK, PWR_CTRL, 0, CLK_GATE_SET_TO_DISABLE),
  1066. LPC32XX_DEFINE_GATE(ARM, PWR_CTRL, 0, CLK_GATE_SET_TO_DISABLE),
  1067. LPC32XX_DEFINE_GATE(ARM_VFP, DEBUG_CTRL, 4, 0),
  1068. LPC32XX_DEFINE_GATE(DMA, DMA_CLK_CTRL, 0, 0),
  1069. LPC32XX_DEFINE_CLK(DDRAM, HCLKDIV_CTRL, 0x0, BIT(8) | BIT(7),
  1070. 0x0, BIT(8) | BIT(7), 0x0, BIT(1) | BIT(0), clk_ddram_ops),
  1071. LPC32XX_DEFINE_GATE(TIMER0, TIMCLK_CTRL1, 2, 0),
  1072. LPC32XX_DEFINE_GATE(TIMER1, TIMCLK_CTRL1, 3, 0),
  1073. LPC32XX_DEFINE_GATE(TIMER2, TIMCLK_CTRL1, 4, 0),
  1074. LPC32XX_DEFINE_GATE(TIMER3, TIMCLK_CTRL1, 5, 0),
  1075. LPC32XX_DEFINE_GATE(TIMER4, TIMCLK_CTRL1, 0, 0),
  1076. LPC32XX_DEFINE_GATE(TIMER5, TIMCLK_CTRL1, 1, 0),
  1077. LPC32XX_DEFINE_GATE(SSP0, SSP_CTRL, 0, 0),
  1078. LPC32XX_DEFINE_GATE(SSP1, SSP_CTRL, 1, 0),
  1079. LPC32XX_DEFINE_GATE(SPI1, SPI_CTRL, 0, 0),
  1080. LPC32XX_DEFINE_GATE(SPI2, SPI_CTRL, 4, 0),
  1081. LPC32XX_DEFINE_GATE(I2S0, I2S_CTRL, 0, 0),
  1082. LPC32XX_DEFINE_GATE(I2S1, I2S_CTRL, 1, 0),
  1083. LPC32XX_DEFINE_GATE(I2C1, I2CCLK_CTRL, 0, 0),
  1084. LPC32XX_DEFINE_GATE(I2C2, I2CCLK_CTRL, 1, 0),
  1085. LPC32XX_DEFINE_GATE(WDOG, TIMCLK_CTRL, 0, 0),
  1086. LPC32XX_DEFINE_GATE(HSTIMER, TIMCLK_CTRL, 1, 0),
  1087. LPC32XX_DEFINE_GATE(KEY, KEYCLK_CTRL, 0, 0),
  1088. LPC32XX_DEFINE_GATE(MCPWM, TIMCLK_CTRL1, 6, 0),
  1089. LPC32XX_DEFINE_MUX(PWM1_MUX, PWMCLK_CTRL, 1, 0x1, NULL, 0),
  1090. LPC32XX_DEFINE_DIV(PWM1_DIV, PWMCLK_CTRL, 4, 4, NULL,
  1091. CLK_DIVIDER_ONE_BASED),
  1092. LPC32XX_DEFINE_GATE(PWM1_GATE, PWMCLK_CTRL, 0, 0),
  1093. LPC32XX_DEFINE_COMPOSITE(PWM1, PWM1_MUX, PWM1_DIV, PWM1_GATE),
  1094. LPC32XX_DEFINE_MUX(PWM2_MUX, PWMCLK_CTRL, 3, 0x1, NULL, 0),
  1095. LPC32XX_DEFINE_DIV(PWM2_DIV, PWMCLK_CTRL, 8, 4, NULL,
  1096. CLK_DIVIDER_ONE_BASED),
  1097. LPC32XX_DEFINE_GATE(PWM2_GATE, PWMCLK_CTRL, 2, 0),
  1098. LPC32XX_DEFINE_COMPOSITE(PWM2, PWM2_MUX, PWM2_DIV, PWM2_GATE),
  1099. LPC32XX_DEFINE_MUX(UART3_MUX, UART3_CLK_CTRL, 16, 0x1, NULL, 0),
  1100. LPC32XX_DEFINE_CLK(UART3_DIV, UART3_CLK_CTRL,
  1101. 0, 0, 0, 0, 0, 0, lpc32xx_uart_div_ops),
  1102. LPC32XX_DEFINE_GATE(UART3_GATE, UART_CLK_CTRL, 0, 0),
  1103. LPC32XX_DEFINE_COMPOSITE(UART3, UART3_MUX, UART3_DIV, UART3_GATE),
  1104. LPC32XX_DEFINE_MUX(UART4_MUX, UART4_CLK_CTRL, 16, 0x1, NULL, 0),
  1105. LPC32XX_DEFINE_CLK(UART4_DIV, UART4_CLK_CTRL,
  1106. 0, 0, 0, 0, 0, 0, lpc32xx_uart_div_ops),
  1107. LPC32XX_DEFINE_GATE(UART4_GATE, UART_CLK_CTRL, 1, 0),
  1108. LPC32XX_DEFINE_COMPOSITE(UART4, UART4_MUX, UART4_DIV, UART4_GATE),
  1109. LPC32XX_DEFINE_MUX(UART5_MUX, UART5_CLK_CTRL, 16, 0x1, NULL, 0),
  1110. LPC32XX_DEFINE_CLK(UART5_DIV, UART5_CLK_CTRL,
  1111. 0, 0, 0, 0, 0, 0, lpc32xx_uart_div_ops),
  1112. LPC32XX_DEFINE_GATE(UART5_GATE, UART_CLK_CTRL, 2, 0),
  1113. LPC32XX_DEFINE_COMPOSITE(UART5, UART5_MUX, UART5_DIV, UART5_GATE),
  1114. LPC32XX_DEFINE_MUX(UART6_MUX, UART6_CLK_CTRL, 16, 0x1, NULL, 0),
  1115. LPC32XX_DEFINE_CLK(UART6_DIV, UART6_CLK_CTRL,
  1116. 0, 0, 0, 0, 0, 0, lpc32xx_uart_div_ops),
  1117. LPC32XX_DEFINE_GATE(UART6_GATE, UART_CLK_CTRL, 3, 0),
  1118. LPC32XX_DEFINE_COMPOSITE(UART6, UART6_MUX, UART6_DIV, UART6_GATE),
  1119. LPC32XX_DEFINE_CLK(IRDA, IRDA_CLK_CTRL,
  1120. 0, 0, 0, 0, 0, 0, lpc32xx_uart_div_ops),
  1121. LPC32XX_DEFINE_MUX(TEST1_MUX, TEST_CLK_CTRL, 5, 0x3,
  1122. test1_mux_table, 0),
  1123. LPC32XX_DEFINE_GATE(TEST1_GATE, TEST_CLK_CTRL, 4, 0),
  1124. LPC32XX_DEFINE_COMPOSITE(TEST1, TEST1_MUX, _NULL, TEST1_GATE),
  1125. LPC32XX_DEFINE_MUX(TEST2_MUX, TEST_CLK_CTRL, 1, 0x7,
  1126. test2_mux_table, 0),
  1127. LPC32XX_DEFINE_GATE(TEST2_GATE, TEST_CLK_CTRL, 0, 0),
  1128. LPC32XX_DEFINE_COMPOSITE(TEST2, TEST2_MUX, _NULL, TEST2_GATE),
  1129. LPC32XX_DEFINE_MUX(SYS, SYSCLK_CTRL, 0, 0x1, NULL, CLK_MUX_READ_ONLY),
  1130. LPC32XX_DEFINE_DIV(USB_DIV_DIV, USB_DIV, 0, 4, NULL, 0),
  1131. LPC32XX_DEFINE_GATE(USB_DIV_GATE, USB_CTRL, 17, 0),
  1132. LPC32XX_DEFINE_COMPOSITE(USB_DIV, _NULL, USB_DIV_DIV, USB_DIV_GATE),
  1133. LPC32XX_DEFINE_DIV(SD_DIV, MS_CTRL, 0, 4, NULL, CLK_DIVIDER_ONE_BASED),
  1134. LPC32XX_DEFINE_CLK(SD_GATE, MS_CTRL, BIT(5) | BIT(9), BIT(5) | BIT(9),
  1135. 0x0, BIT(5) | BIT(9), 0x0, 0x0, clk_mask_ops),
  1136. LPC32XX_DEFINE_COMPOSITE(SD, _NULL, SD_DIV, SD_GATE),
  1137. LPC32XX_DEFINE_DIV(LCD_DIV, LCDCLK_CTRL, 0, 5, NULL, 0),
  1138. LPC32XX_DEFINE_GATE(LCD_GATE, LCDCLK_CTRL, 5, 0),
  1139. LPC32XX_DEFINE_COMPOSITE(LCD, _NULL, LCD_DIV, LCD_GATE),
  1140. LPC32XX_DEFINE_CLK(MAC, MACCLK_CTRL,
  1141. BIT(2) | BIT(1) | BIT(0), BIT(2) | BIT(1) | BIT(0),
  1142. BIT(2) | BIT(1) | BIT(0), BIT(2) | BIT(1) | BIT(0),
  1143. 0x0, 0x0, clk_mask_ops),
  1144. LPC32XX_DEFINE_CLK(SLC, FLASHCLK_CTRL,
  1145. BIT(2) | BIT(0), BIT(2) | BIT(0), 0x0,
  1146. BIT(0), BIT(1), BIT(2) | BIT(1), clk_mask_ops),
  1147. LPC32XX_DEFINE_CLK(MLC, FLASHCLK_CTRL,
  1148. BIT(1), BIT(2) | BIT(1), 0x0, BIT(1),
  1149. BIT(2) | BIT(0), BIT(2) | BIT(0), clk_mask_ops),
  1150. /*
  1151. * ADC/TS clock unfortunately cannot be registered as a composite one
  1152. * due to a different connection of gate, div and mux, e.g. gating it
  1153. * won't mean that the clock is off, if peripheral clock is its parent:
  1154. *
  1155. * rtc-->[gate]-->| |
  1156. * | mux |--> adc/ts
  1157. * pclk-->[div]-->| |
  1158. *
  1159. * Constraints:
  1160. * ADC --- resulting clock must be <= 4.5 MHz
  1161. * TS --- resulting clock must be <= 400 KHz
  1162. */
  1163. LPC32XX_DEFINE_DIV(ADC_DIV, ADCCLK_CTRL1, 0, 8, NULL, 0),
  1164. LPC32XX_DEFINE_GATE(ADC_RTC, ADCCLK_CTRL, 0, 0),
  1165. LPC32XX_DEFINE_MUX(ADC, ADCCLK_CTRL1, 8, 0x1, NULL, 0),
  1166. /* USB controller clocks */
  1167. LPC32XX_DEFINE_USB(USB_AHB,
  1168. BIT(24), 0x0, BIT(24), BIT(4), 0, clk_usb_ops),
  1169. LPC32XX_DEFINE_USB(USB_OTG,
  1170. 0x0, 0x0, 0x0, BIT(3), 0, clk_usb_ops),
  1171. LPC32XX_DEFINE_USB(USB_I2C,
  1172. 0x0, BIT(23), BIT(23), BIT(2), 0, clk_usb_i2c_ops),
  1173. LPC32XX_DEFINE_USB(USB_DEV,
  1174. BIT(22), 0x0, BIT(22), BIT(1), BIT(0), clk_usb_ops),
  1175. LPC32XX_DEFINE_USB(USB_HOST,
  1176. BIT(21), 0x0, BIT(21), BIT(0), BIT(1), clk_usb_ops),
  1177. };
  1178. static struct clk * __init lpc32xx_clk_register(u32 id)
  1179. {
  1180. const struct clk_proto_t *lpc32xx_clk = &clk_proto[id];
  1181. struct clk_hw_proto *clk_hw = &clk_hw_proto[id];
  1182. const char *parents[LPC32XX_CLK_PARENTS_MAX];
  1183. struct clk *clk;
  1184. unsigned int i;
  1185. for (i = 0; i < lpc32xx_clk->num_parents; i++)
  1186. parents[i] = clk_proto[lpc32xx_clk->parents[i]].name;
  1187. pr_debug("%s: derived from '%s', clock type %d\n", lpc32xx_clk->name,
  1188. parents[0], clk_hw->type);
  1189. switch (clk_hw->type) {
  1190. case CLK_LPC32XX:
  1191. case CLK_LPC32XX_PLL:
  1192. case CLK_LPC32XX_USB:
  1193. case CLK_MUX:
  1194. case CLK_DIV:
  1195. case CLK_GATE:
  1196. {
  1197. struct clk_init_data clk_init = {
  1198. .name = lpc32xx_clk->name,
  1199. .parent_names = parents,
  1200. .num_parents = lpc32xx_clk->num_parents,
  1201. .flags = lpc32xx_clk->flags,
  1202. .ops = clk_hw->hw0.ops,
  1203. };
  1204. struct clk_hw *hw;
  1205. if (clk_hw->type == CLK_LPC32XX)
  1206. hw = &clk_hw->hw0.clk.hw;
  1207. else if (clk_hw->type == CLK_LPC32XX_PLL)
  1208. hw = &clk_hw->hw0.pll.hw;
  1209. else if (clk_hw->type == CLK_LPC32XX_USB)
  1210. hw = &clk_hw->hw0.usb_clk.hw;
  1211. else if (clk_hw->type == CLK_MUX)
  1212. hw = &clk_hw->hw0.mux.hw;
  1213. else if (clk_hw->type == CLK_DIV)
  1214. hw = &clk_hw->hw0.div.hw;
  1215. else if (clk_hw->type == CLK_GATE)
  1216. hw = &clk_hw->hw0.gate.hw;
  1217. else
  1218. return ERR_PTR(-EINVAL);
  1219. hw->init = &clk_init;
  1220. clk = clk_register(NULL, hw);
  1221. break;
  1222. }
  1223. case CLK_COMPOSITE:
  1224. {
  1225. struct clk_hw *mux_hw = NULL, *div_hw = NULL, *gate_hw = NULL;
  1226. const struct clk_ops *mops = NULL, *dops = NULL, *gops = NULL;
  1227. struct clk_hw_proto0 *mux0, *div0, *gate0;
  1228. mux0 = clk_hw->hw1.mux;
  1229. div0 = clk_hw->hw1.div;
  1230. gate0 = clk_hw->hw1.gate;
  1231. if (mux0) {
  1232. mops = mux0->ops;
  1233. mux_hw = &mux0->clk.hw;
  1234. }
  1235. if (div0) {
  1236. dops = div0->ops;
  1237. div_hw = &div0->clk.hw;
  1238. }
  1239. if (gate0) {
  1240. gops = gate0->ops;
  1241. gate_hw = &gate0->clk.hw;
  1242. }
  1243. clk = clk_register_composite(NULL, lpc32xx_clk->name,
  1244. parents, lpc32xx_clk->num_parents,
  1245. mux_hw, mops, div_hw, dops,
  1246. gate_hw, gops, lpc32xx_clk->flags);
  1247. break;
  1248. }
  1249. case CLK_FIXED:
  1250. {
  1251. struct clk_fixed_rate *fixed = &clk_hw->f;
  1252. clk = clk_register_fixed_rate(NULL, lpc32xx_clk->name,
  1253. parents[0], fixed->flags, fixed->fixed_rate);
  1254. break;
  1255. }
  1256. default:
  1257. clk = ERR_PTR(-EINVAL);
  1258. }
  1259. return clk;
  1260. }
  1261. static void __init lpc32xx_clk_div_quirk(u32 reg, u32 div_mask, u32 gate)
  1262. {
  1263. u32 val;
  1264. regmap_read(clk_regmap, reg, &val);
  1265. if (!(val & div_mask)) {
  1266. val &= ~gate;
  1267. val |= BIT(__ffs(div_mask));
  1268. }
  1269. regmap_update_bits(clk_regmap, reg, gate | div_mask, val);
  1270. }
  1271. static void __init lpc32xx_clk_init(struct device_node *np)
  1272. {
  1273. unsigned int i;
  1274. struct clk *clk_osc, *clk_32k;
  1275. void __iomem *base = NULL;
  1276. /* Ensure that parent clocks are available and valid */
  1277. clk_32k = of_clk_get_by_name(np, clk_proto[LPC32XX_CLK_XTAL_32K].name);
  1278. if (IS_ERR(clk_32k)) {
  1279. pr_err("failed to find external 32KHz clock: %ld\n",
  1280. PTR_ERR(clk_32k));
  1281. return;
  1282. }
  1283. if (clk_get_rate(clk_32k) != 32768) {
  1284. pr_err("invalid clock rate of external 32KHz oscillator");
  1285. return;
  1286. }
  1287. clk_osc = of_clk_get_by_name(np, clk_proto[LPC32XX_CLK_XTAL].name);
  1288. if (IS_ERR(clk_osc)) {
  1289. pr_err("failed to find external main oscillator clock: %ld\n",
  1290. PTR_ERR(clk_osc));
  1291. return;
  1292. }
  1293. base = of_iomap(np, 0);
  1294. if (!base) {
  1295. pr_err("failed to map system control block registers\n");
  1296. return;
  1297. }
  1298. clk_regmap = regmap_init_mmio(NULL, base, &lpc32xx_scb_regmap_config);
  1299. if (IS_ERR(clk_regmap)) {
  1300. pr_err("failed to regmap system control block: %ld\n",
  1301. PTR_ERR(clk_regmap));
  1302. iounmap(base);
  1303. return;
  1304. }
  1305. /*
  1306. * Divider part of PWM and MS clocks requires a quirk to avoid
  1307. * a misinterpretation of formally valid zero value in register
  1308. * bitfield, which indicates another clock gate. Instead of
  1309. * adding complexity to a gate clock ensure that zero value in
  1310. * divider clock is never met in runtime.
  1311. */
  1312. lpc32xx_clk_div_quirk(LPC32XX_CLKPWR_PWMCLK_CTRL, 0xf0, BIT(0));
  1313. lpc32xx_clk_div_quirk(LPC32XX_CLKPWR_PWMCLK_CTRL, 0xf00, BIT(2));
  1314. lpc32xx_clk_div_quirk(LPC32XX_CLKPWR_MS_CTRL, 0xf, BIT(5) | BIT(9));
  1315. for (i = 1; i < LPC32XX_CLK_MAX; i++) {
  1316. clk[i] = lpc32xx_clk_register(i);
  1317. if (IS_ERR(clk[i])) {
  1318. pr_err("failed to register %s clock: %ld\n",
  1319. clk_proto[i].name, PTR_ERR(clk[i]));
  1320. clk[i] = NULL;
  1321. }
  1322. }
  1323. of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data);
  1324. /* Set 48MHz rate of USB PLL clock */
  1325. clk_set_rate(clk[LPC32XX_CLK_USB_PLL], 48000000);
  1326. /* These two clocks must be always on independently on consumers */
  1327. clk_prepare_enable(clk[LPC32XX_CLK_ARM]);
  1328. clk_prepare_enable(clk[LPC32XX_CLK_HCLK]);
  1329. /* Enable ARM VFP by default */
  1330. clk_prepare_enable(clk[LPC32XX_CLK_ARM_VFP]);
  1331. /* Disable enabled by default clocks for NAND MLC and SLC */
  1332. clk_mask_disable(&clk_hw_proto[LPC32XX_CLK_SLC].hw0.clk.hw);
  1333. clk_mask_disable(&clk_hw_proto[LPC32XX_CLK_MLC].hw0.clk.hw);
  1334. }
  1335. CLK_OF_DECLARE(lpc32xx_clk, "nxp,lpc3220-clk", lpc32xx_clk_init);
  1336. static void __init lpc32xx_usb_clk_init(struct device_node *np)
  1337. {
  1338. unsigned int i;
  1339. usb_clk_vbase = of_iomap(np, 0);
  1340. if (!usb_clk_vbase) {
  1341. pr_err("failed to map address range\n");
  1342. return;
  1343. }
  1344. for (i = 1; i < LPC32XX_USB_CLK_MAX; i++) {
  1345. usb_clk[i] = lpc32xx_clk_register(i + LPC32XX_CLK_USB_OFFSET);
  1346. if (IS_ERR(usb_clk[i])) {
  1347. pr_err("failed to register %s clock: %ld\n",
  1348. clk_proto[i].name, PTR_ERR(usb_clk[i]));
  1349. usb_clk[i] = NULL;
  1350. }
  1351. }
  1352. of_clk_add_provider(np, of_clk_src_onecell_get, &usb_clk_data);
  1353. }
  1354. CLK_OF_DECLARE(lpc32xx_usb_clk, "nxp,lpc3220-usb-clk", lpc32xx_usb_clk_init);